+

WO2002003420A3 - Architectures de radio a circuit integre - Google Patents

Architectures de radio a circuit integre Download PDF

Info

Publication number
WO2002003420A3
WO2002003420A3 PCT/US2001/016730 US0116730W WO0203420A3 WO 2002003420 A3 WO2002003420 A3 WO 2002003420A3 US 0116730 W US0116730 W US 0116730W WO 0203420 A3 WO0203420 A3 WO 0203420A3
Authority
WO
WIPO (PCT)
Prior art keywords
integrated circuit
circuits
fabricated
silicon substrate
circuit radio
Prior art date
Application number
PCT/US2001/016730
Other languages
English (en)
Other versions
WO2002003420A2 (fr
Inventor
Thomas A Freeburg
Gary W Grube
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to AU2001263398A priority Critical patent/AU2001263398A1/en
Publication of WO2002003420A2 publication Critical patent/WO2002003420A2/fr
Publication of WO2002003420A3 publication Critical patent/WO2002003420A3/fr

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/08Manufacture or treatment characterised by using material-based technologies using combinations of technologies, e.g. using both Si and SiC technologies or using both Si and Group III-V technologies

Landscapes

  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Recrystallisation Techniques (AREA)
  • Semiconductor Memories (AREA)

Abstract

L'invention concerne des structures semi-conductrices de radios bidirectionnelles, et des procédés de fabrication de ces structures. La structure intégrée comprend un circuit intégré monolithique unique (401) sur lequel des circuits de traitement, tels qu'une UC (420) ou un processeur de signal numérique (418), sont fabriqués dans une structure substrat en silicium. Par l'utilisation d'une couche intermédiaire, une matière semi-conductrice composée, telle que AsGa, peut être déposée en couches sur le substrat en silicium. Cette matière composée peut alors s'utiliser pour les circuits RF dans la radio. Les circuits RF et les circuits de traitement peuvent ainsi être fabriqués sur un CI unique, ce qui réduit les impératifs de puissance et de taille du dispositif assemblé.
PCT/US2001/016730 2000-06-30 2001-05-21 Architectures de radio a circuit integre WO2002003420A2 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001263398A AU2001263398A1 (en) 2000-06-30 2001-05-21 Integrated circuit radio architectures

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US60723900A 2000-06-30 2000-06-30
US09/607,239 2000-06-30

Publications (2)

Publication Number Publication Date
WO2002003420A2 WO2002003420A2 (fr) 2002-01-10
WO2002003420A3 true WO2002003420A3 (fr) 2002-06-06

Family

ID=24431410

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/016730 WO2002003420A2 (fr) 2000-06-30 2001-05-21 Architectures de radio a circuit integre

Country Status (2)

Country Link
AU (1) AU2001263398A1 (fr)
WO (1) WO2002003420A2 (fr)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11158575B2 (en) * 2018-06-05 2021-10-26 Macom Technology Solutions Holdings, Inc. Parasitic capacitance reduction in GaN-on-silicon devices

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5596205A (en) * 1993-07-12 1997-01-21 Peregrine Semiconductor Corporation High-frequency wireless communication system on a single ultrathin silicon on sapphire chip

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5596205A (en) * 1993-07-12 1997-01-21 Peregrine Semiconductor Corporation High-frequency wireless communication system on a single ultrathin silicon on sapphire chip

Also Published As

Publication number Publication date
WO2002003420A2 (fr) 2002-01-10
AU2001263398A1 (en) 2002-01-14

Similar Documents

Publication Publication Date Title
WO2004015854A3 (fr) Circuit monolithique, programmable par logiciel comprenant un amplificateur de puissance
WO2007014294A3 (fr) Solutions permettant d'integrer des materiaux alternatifs dans des circuits integres
CA2406054A1 (fr) Procede de formation de traversees dans du carbure de silicium, dispositifs et circuits resultants
TW200501380A (en) Integrated circuit die I/O cells
EP1094511A3 (fr) Empaquetage pour circuit intégré à profil bas
WO2003021674A3 (fr) Boitier de circuit micro-electronique a bas prix
WO2002033751A3 (fr) Substrat micro-electronique avec dispositifs integres
WO2003021667A3 (fr) Boitier pourvu d'un inducteur et/ou d'un condensateur integres
TW200518350A (en) Integrated circuit device, semiconductor device and fabrication method thereof
TW200516717A (en) Structure and method of a strained channel transistor and a second semiconductor component in an integrated circuit
EP1291918A3 (fr) Circuits integrés à radio-fréquence
WO2004059706A3 (fr) Procedes de fabrication de dispositifs electroniques comprenant des structures et des interconnexions de conductivites mesa a semiconducteurs et dispositifs associes
WO2006060337A3 (fr) Interrupteurs de puissance jfet integres normalement deconnectes, dans des semi-conducteurs a grande largeur de bande interdite, et procedes de fabrication correspondants
TW200715282A (en) Passive elements in mram embedded integrated circuits
TW200629649A (en) Multilayer cavity slot antenna
TW200634946A (en) Device and method for fabricating double-sided SOI wafer scale package with through via connections
WO2003010796A3 (fr) Structure et procede de fabrication d'un porte-puce a souder a antenne integree
WO2003069015A3 (fr) Masques perfores destines a la fabrication de circuits
TW200629490A (en) Semiconductor device, method of manufacturing the same, capacitor structure, and method of manufacturing the same
WO2004059728A3 (fr) Procede de fabrication d'un circuit integre et puce a semi-conducteur associee
MY125437A (en) Semiconductor device, semiconductor wafer, semiconductor module and a method of manufacturing semiconductor device
WO2002029856A3 (fr) Appareil d'essai pour composants a semi-conducteur et procede d'utilisation de cet appareil
WO2002067425A3 (fr) Verrou hautes performances a double porte
TW200511565A (en) SRAM cell and methods of fabrication
TW200509390A (en) Varying carrier mobility in semiconductor devices to achieve overall design goals

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
AK Designated states

Kind code of ref document: A3

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载