WO2018166538A1 - Convertisseur temporel continu analogique-numérique δ-σ et procédé d'étalonnage de coefficient associé, et support de mémorisation - Google Patents
Convertisseur temporel continu analogique-numérique δ-σ et procédé d'étalonnage de coefficient associé, et support de mémorisation Download PDFInfo
- Publication number
- WO2018166538A1 WO2018166538A1 PCT/CN2018/079809 CN2018079809W WO2018166538A1 WO 2018166538 A1 WO2018166538 A1 WO 2018166538A1 CN 2018079809 W CN2018079809 W CN 2018079809W WO 2018166538 A1 WO2018166538 A1 WO 2018166538A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- calibration
- signal
- comparison result
- digital
- analog
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 39
- 101710170231 Antimicrobial peptide 2 Proteins 0.000 description 34
- 101100067427 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) FUS3 gene Proteins 0.000 description 19
- 239000003990 capacitor Substances 0.000 description 16
- 238000010586 diagram Methods 0.000 description 12
- 101100015484 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) GPA1 gene Proteins 0.000 description 9
- 238000004590 computer program Methods 0.000 description 9
- 101710170230 Antimicrobial peptide 1 Proteins 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 8
- 230000006870 function Effects 0.000 description 6
- 238000012545 processing Methods 0.000 description 6
- 238000006243 chemical reaction Methods 0.000 description 5
- 238000004891 communication Methods 0.000 description 4
- 238000005070 sampling Methods 0.000 description 4
- 238000005259 measurement Methods 0.000 description 3
- 230000003321 amplification Effects 0.000 description 2
- 238000004458 analytical method Methods 0.000 description 2
- 238000004364 calculation method Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- HODRFAVLXIFVTR-RKDXNWHRSA-N tevenel Chemical compound NS(=O)(=O)C1=CC=C([C@@H](O)[C@@H](CO)NC(=O)C(Cl)Cl)C=C1 HODRFAVLXIFVTR-RKDXNWHRSA-N 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000013139 quantization Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/10—Calibration or testing
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/38—Calibration
- H03M3/382—Calibration at one point of the transfer characteristic, i.e. by adjusting a single reference value, e.g. bias or gain error
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/46—Analogue/digital converters using delta-sigma modulation as an intermediate step using a combination of at least one delta-sigma modulator in series with at least one analogue/digital converter of a different type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/464—Details of the digital/analogue conversion in the feedback path
Definitions
- the present application relates to the field of integrated circuit design technology, and in particular, to a continuous time delta-sigma analog-to-digital converter, a coefficient calibration method thereof, and a storage medium.
- analog input signals are converted to digital output signals.
- an electronic device is provided with one or more sensors for measurement, and these sensors can generate an analog signal that is then provided to an input of an analog to digital converter (ADC) to produce a digital The signal is output for further processing.
- ADC analog to digital converter
- the delta-sigma analog-to-digital converter includes a continuous-time delta-sigma analog-to-digital converter and a discrete-time delta-sigma analog-to-digital converter.
- continuous-time delta-sigma analog-to-digital converters can digitize their input analog signals with lower sampling resolution and higher sampling rates.
- the circuit structure of the continuous-time delta-sigma analog-to-digital converter is composed of an analog circuit and a digital circuit, wherein the analog circuit portion is a delta-sigma modulator, which is much larger than the sampling rate of the Nyquist frequency.
- the analog signal is sampled and quantized; the digital circuit is a digital filter that filters out most of the quantization noise after shaping by the delta-sigma modulator to achieve low-pass filtering and reduced sampling.
- the continuous-time delta-sigma analog-to-digital converter has anti-aliasing characteristics and is insensitive to process variations, which is beneficial for RF receiver applications. Compared to discrete-time delta-sigma analog-to-digital converters, continuous-time delta-sigma analog-to-digital converters reduce the bandwidth requirements of op amps and have a prominent performance in the measurement of DC and low-frequency signals.
- Calibration of the coefficients is essential during the application of continuous-time delta-sigma analog-to-digital converters. This is because, during the application of the continuous-time ⁇ - ⁇ analog-to-digital converter, there are cases where the process deviation and the operating conditions change. At this time, the coefficient of the continuous-time ⁇ - ⁇ analog-to-digital converter will be deviated, and the coefficient will be deviated. This will result in inaccuracies in the transfer function and noise function in the continuous-time delta-sigma analog-to-digital converter, which not only affects the conversion effect and stability of the continuous-time delta-sigma analog-to-digital converter, but also reduces the continuous time ⁇ - Conversion accuracy of the ⁇ analog-to-digital converter.
- coefficient calibration methods in the existing continuous-time delta-sigma analog-to-digital converter mainly include the following two types:
- the resistance or capacitance calibration control word controls the main circuit in the continuous-time delta-sigma analog-to-digital converter, and finally supplies the calibrated current to the feedback digital-to-analog converter in the continuous-time delta-sigma analog-to-digital converter;
- the current coefficient calibration method for continuous-time delta-sigma analog-to-digital converters requires a calibration circuit independent of the continuous-time delta-sigma analog-to-digital converter, and the deviation and continuous-time ⁇ - ⁇ analog-to-digital conversion of the devices in the calibration circuit
- the main circuit of the device is not completely consistent, which not only makes the calibration accuracy of the coefficients of the continuous-time delta-sigma analog-to-digital converter difficult to guarantee, but also increases the production cost of the continuous-time delta-sigma analog-to-digital converter.
- the embodiments of the present application are expected to provide a continuous time ⁇ - ⁇ analog-to-digital converter and a coefficient calibration method thereof, which can not only improve the calibration precision of the coefficients of the continuous-time ⁇ - ⁇ analog-to-digital converter, Moreover, the production cost of the continuous-time delta-sigma analog-to-digital converter can be saved.
- the embodiment of the present application provides a coefficient calibration method for a continuous time delta-sigma analog-to-digital converter, the continuous time delta-sigma analog-to-digital converter including at least: a voltage comparator and a digital controller; the method includes:
- the voltage comparator compares the pre-acquired first calibration signal with the reference signal when in a preset calibration mode
- the digital controller calibrates all the to-be-calibrated coefficients preset in the continuous-time delta-sigma analog-to-digital converter according to a comparison result of the first calibration signal and the reference signal and a preset calibration parameter;
- the comparison result includes: a high level signal or a low level signal.
- the continuous time delta-sigma analog-to-digital converter further includes: a digital-to-analog converter and a current integrator connected in series with the digital-to-analog converter; the voltage comparator is pre-acquired Before the calibration signal is compared with the reference signal, the method further includes:
- the current integrator receives a pre-generated second calibration signal through the digital to analog converter, and converts the second calibration signal into the first calibration signal;
- the current integrator transmits the first calibration signal to the voltage comparator through the digital to analog converter.
- the digital controller selects all the presets in the continuous time ⁇ - ⁇ analog-to-digital converter according to the comparison result of the first calibration signal and the reference signal and the preset calibration parameter.
- the calibration coefficients to be calibrated include:
- the digital controller determines a target comparison result according to a comparison result of the first calibration signal and the reference signal
- the digital controller determines, according to the target comparison result and the calibration parameter, a calibration control word corresponding to all the to-be-calibrated coefficients; wherein the calibration parameters include: an initial calibration control word and an adjustment step;
- the digital controller calibrates all of the coefficients to be calibrated based on the target comparison result and the calibration control word.
- the digital controller determines the target comparison result according to the comparison result of the first calibration signal and the reference signal, and includes:
- the digital controller When the comparison result of the first calibration signal and the reference signal is plural, the digital controller counts the number of occurrences of the high level signal and the low level signal in all comparison results;
- the high level signal is the target comparison result when the number of occurrences of the high level signal is greater than the number of occurrences of the low level signal;
- the low level signal is determined to be the target comparison result.
- the digital controller determines, according to the target comparison result and the calibration parameter, a calibration control word corresponding to all the to-be-calibrated coefficients, including:
- the digital controller reduces the initial calibration control word by the adjustment step size
- the digital controller increases the initial calibration control word by the adjustment step size when the target comparison result is the low level signal.
- the digital controller calibrates all the coefficients to be calibrated according to the target comparison result and the calibration control word, including:
- the digital controller reduces all the calibration coefficients to the calibration control word
- the digital controller increases all the calibration coefficients to the calibration control word.
- the embodiment of the present application further provides a continuous time delta-sigma analog-to-digital converter, where the continuous-time delta-sigma analog-to-digital converter includes at least: a voltage comparator and a digital controller;
- the voltage comparator is configured to compare the pre-acquired first calibration signal with the reference signal when in a preset calibration mode
- the digital controller is configured to compare all the to-be-calibrated coefficients preset in the continuous-time ⁇ - ⁇ analog-to-digital converter according to a comparison result of the first calibration signal and the reference signal and a preset calibration parameter Performing calibration; wherein the comparison result includes: a high level signal or a low level signal.
- the continuous-time delta-sigma analog-to-digital converter further includes: a digital-to-analog converter and a current integrator connected in series with the digital-to-analog converter;
- the current integrator configured to receive a pre-generated second calibration signal by the digital to analog converter, to convert the second calibration signal to the first calibration signal; to pass the digital to analog converter A first calibration signal is sent to the voltage comparator.
- the digital controller includes: a determining unit and a calibration unit; wherein
- the determining unit is configured to determine a target comparison result according to the comparison result of the first calibration signal and the reference signal; the digital controller determines, according to the target comparison result and the calibration parameter, all the to-be-calibrated coefficients Calibrating a control word; wherein the calibration parameters include: an initial calibration control word and an adjustment step size;
- the calibration unit is configured to calibrate all of the coefficients to be calibrated based on the target comparison result and the calibration control word.
- the determining unit includes: a statistical subunit and a determining subunit;
- the statistical subunit is configured to count, when the comparison result of the first calibration signal and the reference signal is multiple, the number of occurrences of the high level signal and the low level signal in all comparison results;
- the determining subunit is configured to determine that the high level signal is the target comparison result when the number of occurrences of the high level signal is greater than the number of occurrences of the low level signal; When the number of occurrences of the signal is less than the number of occurrences of the low level signal, the low level signal is determined to be the target comparison result.
- the determining unit is configured to reduce the initial calibration control word by the adjustment step when the target comparison result is the high level signal; when the target comparison result is The initial calibration control word is increased by the adjustment step size when the low level signal is present.
- the calibration unit is configured to reduce all the to-be-calibrated coefficients by the calibration control word when the target comparison result is the high-level signal; when the target comparison result is the When the signal is low, all the coefficients to be calibrated are increased by the calibration control word.
- Embodiments of the present application provide a computer storage medium storing a computer program configured to perform a coefficient calibration method of the continuous time delta-sigma analog-to-digital converter.
- the continuous-time delta-sigma analog-to-digital converter includes at least: a voltage comparator and a digital controller; in a preset calibration mode, the voltage comparator first obtains the first obtained in advance The calibration signal is compared with the reference signal, and then the digital controller calibrates all the to-be-calibrated coefficients preset in the continuous-time delta-sigma analog-to-digital converter according to the comparison result of the first calibration signal and the reference signal and the preset calibration parameters.
- all the presets to be set in the continuous-time delta-sigma analog-to-digital converter can be realized by the voltage comparator and the digital controller in the continuous-time delta-sigma analog-to-digital converter.
- the coefficients are calibrated.
- a calibration circuit independent of the continuous-time delta-sigma analog-to-digital converter is required to calibrate all the parameters to be calibrated preset in the continuous-time delta-sigma analog-to-digital converter.
- the continuous-time delta-sigma analog-to-digital converter provided by the embodiments of the present application can not only improve the calibration precision of the coefficients of the continuous-time delta-sigma analog-to-digital converter, but also save the continuous time ⁇ -
- FIG. 1 is a schematic diagram showing an implementation flow of a coefficient calibration method for a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application
- FIG. 2 is a schematic structural diagram of a circuit of a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application
- FIG. 3 is a schematic structural diagram of a circuit of a bias circuit according to an embodiment of the present application.
- FIG. 4 is a schematic flow chart of a method for implementing calibration of all coefficients to be calibrated by a digital controller according to an embodiment of the present application
- FIG. 5 is a schematic diagram of a first component structure of a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application
- FIG. 6 is a schematic diagram showing a second composition structure of a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application.
- FIG. 1 is a schematic flow chart showing the implementation of a coefficient calibration method for a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application.
- the coefficient calibration method of the continuous time delta-sigma analog-to-digital converter may include the following steps:
- Step 101 When in a preset calibration mode, the voltage comparator compares the pre-acquired first calibration signal with the reference signal.
- the continuous time delta-sigma analog-to-digital converter can be in two preset operating modes: a calibration mode and a non-calibration mode. Specifically, when the continuous-time delta-sigma analog-to-digital converter is in the calibration mode, the continuous-time delta-sigma analog-to-digital converter can be implemented in the continuous-time delta-sigma analog-to-digital converter by the voltage comparator and the digital controller.
- the continuous-time delta-sigma analog-to-digital converter may include: a digital-to-analog converter DAC1, a digital-to-analog converter DAC2, a digital-to-analog converter DAC3, a voltage comparator, a digital controller, and a digital-to-analog converter, respectively.
- the DAC1 and the digital-to-analog converter DAC2 are connected in series with a current integrator AMP1 and a current integrator AMP2.
- the digital-to-analog converter DAC2 When the continuous-time delta-sigma analog-to-digital converter is in the calibration mode, the digital-to-analog converter DAC2, the voltage comparator, the digital controller, and the current integrator AMP2 are in operation, and the digital-to-analog converter DAC1, the digital-to-analog converter DAC3, and Current integrator AMP1 is inactive; digital-to-analog converter DAC1, digital-to-analog converter DAC2, digital-to-analog converter DAC3, voltage comparator, current integrator when continuous-time delta-sigma analog-to-digital converter is in non-calibration mode Both AMP1 and current integrator AMP2 are in operation.
- the coefficient calibration principle of the continuous time delta-sigma analog-to-digital converter is consistent with the coefficient calibration principle of the existing continuous-time delta-sigma analog-to-digital converter, that is, when the continuous time ⁇ - ⁇ modulus
- the continuous-time ⁇ - ⁇ analog-to-digital converter ensures that the product of the resistance and capacitance of each current integrator is constant, and the product of the current and resistance of each digital-to-analog converter is also guaranteed. constant.
- the enable signal ccal_enb when the continuous time delta-sigma analog-to-digital converter is in a preset calibration mode, the enable signal ccal_enb can control the digital-to-analog converter DAC1 and the current integrator AMP1 to be in an inoperative state.
- the enable signal ccal_enb can control the digital-to-analog converter DAC1 and the current integrator AMP1 to be in an active state.
- the enable signal ccal_enb can control the switch S1 and the switch S2 between the current integrator AMP1 and the current integrator AMP2 to be turned on or off.
- the enable signal ccal_enb When the enable signal ccal_enb is low, the enable signal ccal_enb controls the switch S1 and the switch S2 to be turned on; when the enable signal ccal_enb is high, the enable signal ccal_enb controls the switch S1 and the switch S2 to be turned off. Therefore, when the continuous-time delta-sigma analog-to-digital converter is in the preset calibration mode, the digital-to-analog converter DAC1 and the current integrator AMP1 are in an inoperative state; when the continuous-time delta-sigma analog-to-digital converter is in a preset non-position In the calibration mode, the digital-to-analog converter DAC1 and the current integrator AMP1 are in operation.
- the enable signal dac2_en when the continuous time delta-sigma analog-to-digital converter is in a preset calibration mode, the enable signal dac2_en can control the digital-to-analog converter DAC2 to be in an active state; when continuous time ⁇ - When the ⁇ -analog converter is in the preset non-calibration mode, the enable signal dac2_en can control the digital-to-analog converter DAC2 to be inactive.
- the enable signal dac2_en When the enable signal dac2_en is high, the enable signal dac2_en controls the digital-to-analog converter DAC2 to be in an active state; when the enable signal dac2_en is low, the enable signal dac2_en controls the digital-to-analog converter DAC2 to be in an inoperative state. Therefore, when the continuous-time delta-sigma analog-to-digital converter is in the preset calibration mode, the digital-to-analog converter DAC2 is in an active state; when the continuous-time delta-sigma analog-to-digital converter is in a preset non-calibration mode, the digital-analog Converter DAC2 is in an inactive state.
- the enable signal dac3_en when the continuous time delta-sigma analog-to-digital converter is in a preset calibration mode, the enable signal dac3_en can control the digital-to-analog converter DAC3 to be in an inoperative state; when the continuous time ⁇ - When the ⁇ -analog converter is in the pre-set non-calibration mode, the enable signal dac2_en can control the digital-to-analog converter DAC3 to be in operation.
- the enable signal dac3_en When the enable signal dac3_en is low, the enable signal dac3_en controls the digital-to-analog converter DAC3 to be inactive; when the enable signal dac3_en is high, the enable signal dac3_en controls the digital-to-analog converter DAC3 to be in an active state. Therefore, when the continuous-time delta-sigma analog-to-digital converter is in the preset calibration mode, the digital-to-analog converter DAC3 is in an inactive state; when the continuous-time delta-sigma analog-to-digital converter is in the preset non-calibration mode, the number The analog converter DAC3 is in operation.
- the enable signal ccal_enb when the continuous time delta-sigma analog-to-digital converter is in a preset calibration mode, can also control the positive output of the current integrator AMP2 and the positive of the voltage comparator.
- the input terminal is in a connected state; when the continuous time delta-sigma analog-to-digital converter is in a preset non-calibration mode, the enable signal ccal_enb can also control the negative output terminal of the current integrator AMP2 to be disconnected from the positive input terminal of the voltage comparator. Open state.
- the enable signal ccal-enb can control the switch S5 between the negative output of the current integrator AMP2 and the positive input of the voltage comparator to be turned on or off.
- the enable signal ccal_enb controls the switch S5 to be turned on; when the enable signal ccal_enb is high, the enable signal ccal_enb controls the switch S5 to be turned off.
- the negative output of the current integrator AMP2 is in communication with the positive input of the voltage comparator; when the continuous-time delta-sigma analog-to-digital converter When in the pre-set non-calibration mode, the negative output of the current integrator AMP2 is disconnected from the positive input of the voltage comparator.
- the enable signal ccal_en when the continuous time delta-sigma analog-to-digital converter is in a preset calibration mode, can control the positive output of the current integrator AMP2 and the negative of the voltage comparator.
- the input terminal is in a connected state, and the reference voltage Vref is connected to the positive input terminal of the voltage comparator;
- the enable signal ccal_en when the continuous time delta-sigma analog-to-digital converter is in a preset non-calibration mode, the enable signal ccal_en can control the current integrator AMP2
- the positive input is disconnected from the negative input of the voltage comparator, and the reference voltage Vref is not connected to the positive input of the voltage comparator.
- the enable signal ccal_en can control whether the switch S3 between the positive output terminal of the current integrator AMP2 and the negative input terminal of the voltage comparator is turned on or off, and the enable signal ccal_en can control whether the reference voltage Vref is connected to the voltage comparator. Positive input.
- the enable signal ccal_en When the continuous time delta-sigma analog-to-digital converter is in the preset calibration mode, the enable signal ccal_en is high, the enable signal ccal_en controls the switch S3 to be turned off, and the enable signal ccal_en controls the switch S4 to be turned off; when the continuous time ⁇ - When the ⁇ -analog converter is in the preset non-calibration mode, the enable signal ccal_en is low, the enable signal ccal_en controls the switch S3 to be turned on, and the enable signal ccal_en controls the switch S4 to be turned on.
- the positive output terminal of the current integrator AMP2 is in communication with the negative input terminal of the voltage comparator, and the reference voltage Vref is connected to the voltage comparator.
- the enable signal ccal_enb and the clock signal CLK can control the digital-to-analog converter DAC2 and the current integrator AMP2.
- the enable signal ccal_enb can control the digital-to-analog converter DAC2 and the current integrator AMP2 to be in a continuous state.
- the enable signal ccal-enb and the clock signal CLK can control the switches S10 and S11 between the digital-to-analog converter DAC2 and the current integrator AMP2 to be turned on or off.
- the enable signal ccal_enb and the clock signal CLK control the switches S10 and S11 are turned off, when the enable signal ccal_enb is low and the clock signal CLK is low.
- the enable signal ccal_enb and the clock signal CLK control the switches S10 and S11 to be turned on; when the enable signal ccal_enb is at the high level, the enable signal ccal_enb controls the switches S10 and S11 to be turned off.
- the digital-to-analog converter DAC2 and the current integrator AMP2 are in a connected state or an off state; when the continuous-time delta-sigma analog-to-digital converter is in advance
- the digital-to-analog converter DAC2 and the current integrator AMP2 are always in communication.
- the current integrator AMP2 after the current integrator AMP2 receives the pre-generated second calibration signal Iref_ccal through the digital-to-analog converter DAC2, the current integrator AMP2 can output the converted value at time T/2.
- the first calibration signal Voutp_amp2 to the voltage comparator, that is, the current integrator AMP2 is output after the T/2 duration is the first calibration signal Voutp_amp2.
- the expression of the first calibration signal Voutp_amp2 may be:
- Voutp_amp2 (Iref_ccal ⁇ T)/(2 ⁇ C2)+V cm
- Iref_ccal is the second calibration signal
- T is the period of the clock signal CLK
- C2 is the capacitance corresponding to the current integrator AMP2
- Vcm is the common mode voltage generated when the second calibration signal is generated.
- the continuous-time delta-sigma analog-to-digital converter may further include: a bias circuit and a current mirror circuit; wherein the bias circuit may generate a current signal Iref in advance and input to The current mirror circuit outputs a second calibration signal Iref_ccal to the digital-to-analog converter DAC2 after mirroring the current signal Iref.
- FIG. 3 is a schematic structural diagram of a circuit of a bias circuit according to an embodiment of the present application.
- the bias circuit is composed of the following three parts: a current integrator, a field effect transistor, and a voltage dividing resistor string.
- the bias circuit may include a current integrator AMP3, field effect transistors PM0, PM1, PM2, PM3, and a voltage dividing resistor string composed of R4, R5, and R6.
- Iref_ccal Vbg/(R4+R5+R6)
- Vbg is a preset reference voltage source
- R4, R5 and R6 are three preset resistors; according to the above equation analysis, since the reference voltage source Vbg is a fixed value, the current signal Iref and the resistors R4, R5, and R6 The product of the sum is also a fixed value.
- all the resistors in the continuous-time delta-sigma analog-to-digital converter are of the same type as the resistors R4, R5, and R6, it is possible to ensure the deviation of all resistors in the continuous-time delta-sigma analog-to-digital converter due to process and temperature. Consistent.
- the current mirror circuit can obtain the current signal Iref through the bias circuit, and then the current mirror circuit mirrors the current signal Iref, and outputs the second calibration signal Iref-_ccal expression:
- Iref_ccal (m ⁇ Vbg)/(R4+R5+R6)
- m is the amplification factor of the current Iref preset in the current mirror circuit
- Vbg is a reference voltage source preset in the bias circuit
- R4, R5, and R6 are three resistors preset in the bias circuit. Since the reference voltage source Vbg in the bias circuit is a preset value, the product of the current Iref in the bias circuit and the sum of the resistors R4, R5, and R6 is a constant value, that is, the current Iref is a function of the resistors R4, R5, and R6. And the same ratio is reversely changed.
- the second calibration signal Iref_ccal after the current Iref is amplified by m times by the current mirror circuit also changes inversely with the sum of the resistors R4, R5, and R6, that is, the second calibration signal Iref_ccal is located therewith.
- the resistance of the circuit changes inversely in proportion.
- the current mirror circuit supplies the second calibration signal Iref_ccal to the digital-to-analog converter DAC1, the digital-to-analog converter DAC2, and the digital-to-analog converter DAC3 to ensure the current corresponding to each digital-to-analog converter in the continuous-time ⁇ - ⁇ analog-to-digital converter.
- the product of the resistance does not change.
- the current integrator AMP2 can receive the second calibration signal Iref_ccal generated by the bias circuit and the current mirror circuit through the digital-to-analog converter DAC2. After the T/2 duration, the first calibration signal Voutp_amp is output to the voltage comparator.
- the voltage comparator can compare the output signal of the current integrator with a preset reference signal that is input to the positive input of the voltage comparator when receiving the output signal of the current integrator, and Output the output comparison result to the digital controller.
- the voltage comparator may be on the falling edge of the preset clock signal CLK for the first calibration signal Voutp_amp2 output from the reference voltage Vref input from the negative input terminal and the current integrator AMP2 input from the positive input terminal. Compare at the moment and output the comparison result.
- the first calibration signal Voutp_amp2 output by the current integrator AMP2 is smaller than the reference voltage Vref, the output of the voltage comparator can output a high level signal; when the first calibration signal Voutp_amp2 output by the current integrator AMP2 is greater than the reference voltage Vref, The output of the voltage comparator can output a low level signal.
- the preset reset clock signal CLKN can control the current integrator.
- AMP2 is active or not working.
- the reset clock signal CLKN can control the switches S6, S7, S8, and S9 connected to the current integrator AMP2 to be turned on or off.
- the reset clock signal CLKN When the reset clock signal CLKN is at a high level, the reset clock signal CLKN controls the switches S6, S7, S8, and S9 to be turned off; when the reset clock signal CLKN is at a low level, the reset clock signal CLKN controls the switches S6, S7, S8, and S9 to be turned on. Therefore, when the reset clock signal CLKN is at a high level, the reset clock signal CLK controls the current integrator AMP2 to be in an inoperative state; when the reset clock signal CLKN is at a low level, the reset clock signal CLK controls the current integrator AMP2 to be in an active state.
- the reset clock signal CLKN and the clock signal CLK do not overlap in phase, and the period of the reset clock signal CLKN and the clock signal CLK are the same.
- Step 102 The digital controller calibrates all the to-be-calibrated coefficients preset in the continuous-time ⁇ - ⁇ analog-to-digital converter according to the comparison result of the first calibration signal and the reference signal and the preset calibration parameter; wherein the comparison result includes : High level signal or low level signal.
- FIG. 4 is a schematic flow chart of a method for implementing calibration of all coefficients to be calibrated by a digital controller according to an embodiment of the present application. As shown in FIG. 4, the method for the digital controller to calibrate all the coefficients to be calibrated may include the following steps:
- Step 102a The digital controller determines a target comparison result according to a comparison result of the first calibration signal and the reference signal.
- the digital controller may first determine the target comparison result according to the comparison result of the first calibration signal and the reference signal.
- the voltage comparator compares the first calibration signal Voutp_amp2 and the reference signal Vref at each falling edge of the clock signal CLK and outputs a plurality of comparison results. Therefore, the digital controller can determine the target comparison result based on the plurality of comparison results.
- the digital controller may determine the calibration signal as the target calibration signal; when the first calibration signal Voutp_amp2 and When the comparison result of the reference signal Vref is plural, the digital controller may first count the number of occurrences of the high level signal and the low level signal in all the comparison results, when the number of occurrences of the high level signal is greater than the number of occurrences of the low level signal The digital controller determines that the high level signal is the target comparison result; when the number of occurrences of the high level signal is less than the number of occurrences of the low level signal, the digital controller determines that the low level signal is the target comparison result.
- the digital controller may first select a partial comparison result among all the comparison results, and then according to the selected Part of the comparison results determine the target comparison results.
- the digital controller can select the comparison result of the intermediate position among all the comparison results to determine the target comparison result, which can ensure that the calibration control word output by the digital controller is more accurate.
- the voltage comparator continuously outputs nine comparison results, and the digital controller may first select the third to seventh comparison results among the nine comparison results; and then determine the target comparison result based on the five comparison results.
- Step 102b The digital controller determines, according to the target comparison result and the calibration parameter, a calibration control word corresponding to all the coefficients to be calibrated.
- the calibration parameters preset in the digital controller are an initial calibration control word and an adjustment step size, and the digital controller according to the obtained target comparison result and a preset initial calibration control word and an adjustment step size It is possible to determine the output of the calibration control word.
- the target comparison result determined by the digital controller includes: a high level signal or a low level signal.
- the digital controller calculates the calibration control word for the first time, when the target comparison result is a high level signal, the digital controller reduces the initial calibration control word by a preset adjustment step; when the target comparison result is a low level signal The digital controller increases the initial calibration control word by a preset adjustment step size.
- the digital controller calculates the calibration control word for the Kth time, when the target comparison result is a high level signal, the digital controller reduces the K-1 calculated calibration control word by a preset adjustment step; when the target compares When the result is a low level signal, the digital controller increases the calibration control word after the K-1th calculation by a preset adjustment step size.
- the reference voltage Vref can also be connected to the negative input terminal of the voltage comparator through an adjustment circuit, and the first calibration signal Voutp_amp2 is connected to the positive input terminal of the voltage comparator.
- the digital controller calculates the calibration control word for the first time, when the target comparison result is a high level signal, the digital controller increases the initial calibration control word by a preset adjustment step; when the target comparison result is a low level signal The digital controller reduces the initial calibration control word by a preset adjustment step size.
- the digital controller calculates the calibration control word for the Kth time, when the target comparison result is a high level signal, the digital controller increases the K-1 calculated calibration control word by a preset adjustment step; when the target compares When the result is a low level signal, the digital controller reduces the calibration control word after the K-1th calculation by a preset adjustment step size; wherein K is a natural number greater than or equal to 2.
- the calibration parameter may include: an initial calibration control word and an adjustment step; in addition, the target comparison result may be a high level signal, or the target comparison result may also be a low level signal.
- the digital controller when the target comparison result is a high level signal, the digital controller can reduce the initial calibration control word by an adjustment step size; when the target comparison result is a low level signal, the digital controller can increase the initial calibration control word Great adjustment step size. For example, assume that the initial calibration control word in the calibration parameters is: 10; the adjustment step size in the calibration parameters is: 2.
- the digital controller may reduce the initial calibration control word 10 by the adjustment step size 2, and obtain a calibration control word corresponding to all the coefficients to be calibrated to be 8; when the target comparison result is a low level signal
- the digital controller can increase the initial calibration control word 10 by the adjustment step size 2, the calibration control word corresponding to all the coefficients to be calibrated is 12.
- the reference voltage Vref can also be connected to the negative input terminal of the voltage comparator through an adjustment circuit, and the first calibration signal Voutp_amp2 is connected to the positive input terminal of the voltage comparator.
- the digital controller may reduce the initial calibration control word by an adjustment step; when the target comparison result is a high level signal, the digital controller may increase the initial calibration control word by an adjustment step. long.
- Step 102c The digital controller calibrates all the coefficients to be calibrated according to the target comparison result and the calibration control word.
- the digital controller can calibrate all the coefficients to be calibrated according to the target comparison result and the calibration control word.
- the calibration parameter may include: an initial calibration control word and an adjustment step; in addition, the target comparison result may be a high level signal, or the target comparison result may also be a low level signal.
- the digital controller can increase the capacitance C1 and C2 in the continuous time ⁇ - ⁇ analog-to-digital converter by the calibration control word; when the target comparison result is a high level signal, the digital control The capacitors C1 and C2 in the continuous-time delta-sigma analog-to-digital converter can be reduced by the calibration control word.
- the calibration control word obtained by step 102b is: 10.
- the digital controller can reduce the values of the capacitors C1 and C2 in the continuous-time delta-sigma analog-to-digital converter by 10, and when the target comparison result is a low-level signal, the digital control
- the value of capacitors C1 and C2 in the continuous-time delta-sigma analog-to-digital converter can be increased by 10.
- the capacitors C1 and C2 are adjustable capacitors, and the size of the capacitors C1 and C2 can be adjusted by turning on or off part of the switches of the capacitors C1 and C2 capacitor arrays.
- the reference voltage Vref can also be connected to the negative input terminal of the voltage comparator through an adjustment circuit, and the first calibration signal Voutp_amp2 is connected to the positive input terminal of the voltage comparator.
- the digital controller can increase the capacitance C1 and C2 in the continuous time ⁇ - ⁇ analog-to-digital converter by the calibration control word; when the target comparison result is a low level signal, the digital controller The capacitors C1 and C2 in the continuous time delta-sigma analog-to-digital converter can be reduced by the calibration control word.
- the calibration of the capacitors C1 and C2 ends when the current target comparison result is compared with the previous target comparison result.
- the current target comparison result is changed compared with the previous target result, including the following two cases: the previous target comparison result is a high level signal, the current target comparison result is a low level signal; or, the previous target comparison result For the low level signal, the current target comparison result is a high level signal.
- the first calibration signal Voutp_amp2 output by the current integrator AMP2 and the reference voltage Vref are infinitely close, and the first calibration signal Voutp_amp2 and the reference output by the current integrator AMP2 are determined.
- the voltages Vref are equal.
- the expression that the reference voltage Vref can be obtained according to the bias circuit can be:
- Vref V cm +(R5)/(R4+R5+R6)
- the expression of the calibration current Iref_ccal in step 101 is substituted into the expression of the first calibration signal Voutp_amp2, and the expression of the first calibration signal Voutp_amp2 after the substitution may be:
- Voutp_amp2 (m ⁇ Vbg ⁇ T)/(2 ⁇ C2 ⁇ (R4+R5+R6))+V cm
- the first calibration signal Voutp_amp2 after calibration and the reference voltage Vref are equal, and the above formula is actually established. Since the amplification factor m, the reference voltage Vbg, and the period T of the clock signal CLK in the above equation are all set values in advance, it is ensured that the product of the resistor R5 and the capacitor C2 is a constant value. In the same continuous-time ⁇ - ⁇ analog-to-digital converter, the same type of resistance changes with the external factors such as process and temperature. If the product of resistor R5 and capacitor C2 is guaranteed to be constant, the resistor R2 can be guaranteed.
- the product of the capacitor C2 is constant, and the product of the capacitor C1 and the resistor R1 adjusted according to the same calibration control word is also ensured, thereby realizing the guarantee of each current integrator in the coefficient calibration of the continuous time ⁇ - ⁇ analog-to-digital converter.
- the corresponding resistance and capacitance products are unchanged for this purpose.
- the continuous-time delta-sigma analog-to-digital converter when the continuous-time delta-sigma analog-to-digital converter is in the preset calibration mode, the continuous-time delta-sigma analog-to-digital converter can calibrate its own coefficients through its own related device without independent
- the calibration circuit calibrates its own coefficients. Therefore, the deviation of the calibration result caused by the inconsistency of the independent calibration circuit and the main circuit process or the working environment is avoided, not only the coefficient calibration of the continuous time delta-sigma analog-to-digital converter is realized, but also the calibration precision is improved, and the production is saved. cost.
- a coefficient calibration method for a continuous-time delta-sigma analog-to-digital converter includes at least: a digital-to-analog converter, a voltage comparator, a digital controller, and a digital-to-analog converter a current integrator connected in series; in a preset calibration mode, the voltage comparator compares the pre-acquired first calibration signal with a preset reference signal, and then the digital controller according to the first calibration signal and the reference signal The comparison result and the preset calibration parameters calibrate all the parameters to be calibrated set in advance in the continuous time delta-sigma analog-to-digital converter.
- the coefficient calibration method of the continuous-time delta-sigma analog-to-digital converter of the present application can realize the continuous time ⁇ - ⁇ by the voltage comparator and the digital controller in the continuous-time delta-sigma analog-to-digital converter. All the parameters to be calibrated preset in the analog-to-digital converter are calibrated. In the prior art, a calibration circuit independent of the continuous-time delta-sigma analog-to-digital converter is required to calibrate all the parameters to be calibrated preset in the continuous-time delta-sigma analog-to-digital converter.
- the coefficient calibration method of the continuous time ⁇ - ⁇ analog-to-digital converter provided by the embodiment of the present application can not only improve the calibration precision of the coefficients of the continuous-time ⁇ - ⁇ analog-to-digital converter, but also saves The production cost of the continuous-time ⁇ - ⁇ analog-to-digital converter; and the technical solution of the embodiment of the present application is simple, convenient, popular, and applicable.
- FIG. 5 is a schematic diagram of a first component structure of a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application.
- the continuous time delta-sigma analog-to-digital converter includes at least: a voltage comparator 501 and a digital controller 502;
- the voltage comparator 501 is configured to compare the pre-acquired first calibration signal with the reference signal when the calibration mode is set in advance;
- the digital controller 502 is configured to: all presets to be set in the continuous time delta-sigma analog-to-digital converter according to a comparison result of the first calibration signal and the reference signal and a preset calibration parameter The coefficients are calibrated; wherein the comparison results include: a high level signal or a low level signal.
- the continuous-time delta-sigma analog-to-digital converter further includes: a digital-to-analog converter 503 and a current integrator 504 connected in series with the digital-to-analog converter 503;
- the current integrator 504 is configured to receive a second calibration signal generated in advance by the digital-to-analog converter 503, convert the second calibration signal into the first calibration signal, and use the digital-to-analog conversion The 503 sends the first calibration signal to the voltage comparison 501.
- FIG. 6 is a schematic diagram showing a second composition structure of a continuous time delta-sigma analog-to-digital converter according to an embodiment of the present application.
- the digital controller 502 includes: a determining unit 5021 and a calibration unit 5022; wherein
- the determining unit 5021 is configured to determine a target comparison result according to the first calibration signal and the reference signal comparison result, and to determine calibration control corresponding to all to-be-calibrated coefficients according to the target comparison result and the calibration parameter. a word; wherein the calibration parameters include: an initial calibration control word and an adjustment step size;
- the calibration unit 5022 is configured to calibrate all of the coefficients to be calibrated based on the target comparison result and the calibration control word.
- the determining unit 5021 includes: a statistical subunit (not shown in the figure) and a determining subunit (not shown); wherein
- the statistical subunit is configured to count the number of occurrences of the high level signal and the low level signal in all comparison result statistics when the comparison result of the first calibration signal and the reference signal is multiple ;
- the determining subunit is configured to determine that the high level signal is the target comparison result when the number of occurrences of the high level signal is greater than the number of occurrences of the low level signal; When the number of occurrences of the signal is less than the number of occurrences of the low level signal, the low level signal is determined to be the target comparison result.
- the determining unit 5021 is configured to reduce the initial calibration control word by the adjustment step when the target comparison result is the high level signal; when the target comparison result When the low level signal is the low calibration signal, the initial calibration control word is increased by the adjustment step size.
- the calibration unit 5022 is configured to reduce all the to-be-calibrated coefficients by the calibration control word when the target comparison result is the high-level signal; when the target comparison result is When a low level signal is described, all of the coefficients to be calibrated are increased by the calibration control word.
- the continuous time delta-sigma analog-to-digital converter includes at least: a voltage comparator and a digital controller; in a preset calibration mode, the voltage comparator will pre-acquire the first calibration signal and preset The reference signals are compared, and then the digital controller calibrates all the to-be-calibrated coefficients preset in the continuous-time delta-sigma analog-to-digital converter according to the comparison result of the first calibration signal and the reference signal and the preset calibration parameters.
- the continuous-time delta-sigma analog-to-digital converter of the present application can realize the continuous-time delta-sigma analog-to-digital converter by the voltage comparator and the digital controller in the continuous-time delta-sigma analog-to-digital converter. All the calibration coefficients to be set in advance are calibrated. In the prior art, a calibration circuit independent of the continuous-time delta-sigma analog-to-digital converter is required to calibrate all the parameters to be calibrated preset in the continuous-time delta-sigma analog-to-digital converter.
- the continuous-time delta-sigma analog-to-digital converter provided by the embodiments of the present application can not only improve the calibration precision of the coefficients of the continuous-time delta-sigma analog-to-digital converter, but also save the continuous time ⁇ -
- embodiments of the present application can be provided as a method, system, or computer program product. Accordingly, the application can take the form of a hardware embodiment, a software embodiment, or an embodiment in combination with software and hardware. Moreover, the application can take the form of a computer program product embodied on one or more computer-usable storage media (including but not limited to disk storage and optical storage, etc.) including computer usable program code.
- the computer program instructions can also be stored in a computer readable memory that can direct a computer or other programmable data processing device to operate in a particular manner, such that the instructions stored in the computer readable memory produce an article of manufacture comprising the instruction device.
- the apparatus implements the functions specified in one or more blocks of a flow or a flow and/or block diagram of the flowchart.
- These computer program instructions can also be loaded onto a computer or other programmable data processing device such that a series of operational steps are performed on a computer or other programmable device to produce computer-implemented processing for execution on a computer or other programmable device.
- the instructions provide steps for implementing the functions specified in one or more of the flow or in a block or blocks of a flow diagram.
- embodiments of the present invention also provide a storage medium in which a computer program is stored, the computer program being configured to perform a coefficient calibration method of a continuous time delta-sigma analog-to-digital converter of an embodiment of the present invention.
- the continuous-time delta-sigma analog-to-digital converter includes at least: a voltage comparator and a digital controller; in a preset calibration mode, the voltage comparator first obtains the pre-acquired first calibration signal and reference The signals are compared, and then the digital controller calibrates all of the to-be-calibrated coefficients preset in the continuous-time delta-sigma analog-to-digital converter according to the comparison result of the first calibration signal and the reference signal and the preset calibration parameters.
- all the presets to be set in the continuous-time delta-sigma analog-to-digital converter can be realized by the voltage comparator and the digital controller in the continuous-time delta-sigma analog-to-digital converter.
- the coefficients are calibrated.
- a calibration circuit independent of the continuous-time delta-sigma analog-to-digital converter is required to calibrate all the parameters to be calibrated preset in the continuous-time delta-sigma analog-to-digital converter.
- the continuous-time delta-sigma analog-to-digital converter provided by the embodiments of the present application can not only improve the calibration precision of the coefficients of the continuous-time delta-sigma analog-to-digital converter, but also save the continuous time ⁇ -
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
L'invention concerne un convertisseur temporel continu analogique-numérique et un procédé d'étalonnage de coefficient associé, et un support de mémorisation. Un convertisseur temporel continu analogique-numérique Δ-Σ comprend au moins : un comparateur de tension et un dispositif de commande numérique. Le procédé comprend les étapes suivantes : dans un mode d'étalonnage prédéfini, un comparateur de tension compare un premier signal d'étalonnage préacquis à un signal de référence prédéfini ; et en fonction d'un résultat de comparaison du premier signal d'étalonnage au signal de référence, et d'un paramètre d'étalonnage prédéfini, un dispositif de commande numérique étalonne tous les coefficients prédéfinis, qui doivent être étalonnés, dans un convertisseur temporel continu analogique-numérique Δ-Σ, le résultat de comparaison comprenant un signal de haut niveau ou un signal de bas niveau.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710161531.2 | 2017-03-17 | ||
CN201710161531.2A CN108631785B (zh) | 2017-03-17 | 2017-03-17 | 一种连续时间δ-σ模数转换器及其系数校准方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2018166538A1 true WO2018166538A1 (fr) | 2018-09-20 |
Family
ID=63522787
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2018/079809 WO2018166538A1 (fr) | 2017-03-17 | 2018-03-21 | Convertisseur temporel continu analogique-numérique δ-σ et procédé d'étalonnage de coefficient associé, et support de mémorisation |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN108631785B (fr) |
WO (1) | WO2018166538A1 (fr) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN113125940B (zh) * | 2021-04-16 | 2022-08-23 | 桥弘数控科技(上海)有限公司 | 一种电路板校正方法、装置及电子设备 |
CN113328632B (zh) * | 2021-05-08 | 2022-05-06 | 南京君海数能科技有限公司 | 交流链路直流偏置电流检测及抑制方法、设备和介质 |
CN116743170B (zh) * | 2023-08-16 | 2023-10-13 | 南京芯惠半导体有限公司 | 一种多通道模数转换器及其校准方法 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6567022B1 (en) * | 2002-08-12 | 2003-05-20 | Lsi Corporation | Matching calibration for dual analog-to-digital converters |
CN104124967A (zh) * | 2014-07-10 | 2014-10-29 | 天津大学 | 一种分段电容阵列型逐次逼近模数转换器校准结构及方法 |
CN104168020A (zh) * | 2014-08-19 | 2014-11-26 | 复旦大学 | 一种逐位逼近型模数转换器的电容非线性校准电路及方法 |
CN104980154A (zh) * | 2014-04-07 | 2015-10-14 | 亚德诺半导体集团 | 数模转换器静态误失配误差的估计 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9537497B2 (en) * | 2015-05-14 | 2017-01-03 | Mediatek Inc. | Continuous time delta sigma modulator, analog to digital converter and associated compensation method |
CN106357271A (zh) * | 2015-07-15 | 2017-01-25 | 深圳市中兴微电子技术有限公司 | 额外环路延迟补偿电路、方法和连续时间δ-σ模数转换器 |
WO2017084067A1 (fr) * | 2015-11-19 | 2017-05-26 | 上海萌芯电子科技有限公司 | Modulateur δ-∑ à temps continu comportant une structure de mise en forme du bruit en cascade x-0 |
-
2017
- 2017-03-17 CN CN201710161531.2A patent/CN108631785B/zh active Active
-
2018
- 2018-03-21 WO PCT/CN2018/079809 patent/WO2018166538A1/fr active Application Filing
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6567022B1 (en) * | 2002-08-12 | 2003-05-20 | Lsi Corporation | Matching calibration for dual analog-to-digital converters |
CN104980154A (zh) * | 2014-04-07 | 2015-10-14 | 亚德诺半导体集团 | 数模转换器静态误失配误差的估计 |
CN104124967A (zh) * | 2014-07-10 | 2014-10-29 | 天津大学 | 一种分段电容阵列型逐次逼近模数转换器校准结构及方法 |
CN104168020A (zh) * | 2014-08-19 | 2014-11-26 | 复旦大学 | 一种逐位逼近型模数转换器的电容非线性校准电路及方法 |
Also Published As
Publication number | Publication date |
---|---|
CN108631785A (zh) | 2018-10-09 |
CN108631785B (zh) | 2020-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6693572B1 (en) | Digital tuning scheme for continuous-time sigma delta modulation | |
JP6401765B2 (ja) | アナログデジタル変換器 | |
US10158369B2 (en) | A/D converter | |
JP2994497B2 (ja) | D/aコンバータのdcオフセットキャリブレーション方法とd/aコンバータのdcオフセットキャリブレーションシステム | |
US6628216B2 (en) | Calibration of resistor ladder using difference measurement and parallel resistive correction | |
CN1977458B (zh) | 用于连续时间的增量累加模数转换器的混合调谐电路 | |
US6714886B2 (en) | System and method of DC calibration of amplifiers | |
TWI376886B (en) | Method and systems for calibrating rc apparatus | |
WO2018166538A1 (fr) | Convertisseur temporel continu analogique-numérique δ-σ et procédé d'étalonnage de coefficient associé, et support de mémorisation | |
CN106169934B (zh) | 一种用于压力传感器的温度补偿电路及其模拟结果的量化方法及其温度传感器工作方法 | |
CN108233937A (zh) | 积分量化器电路、其操作方法和使用它的系统 | |
KR101919635B1 (ko) | 적분형 아날로그-디지털 변환기 | |
JP6636880B2 (ja) | 増幅回路 | |
US9823285B2 (en) | Charge measurement | |
CN106788428B (zh) | 用于流水线模数转换器的调节电路及流水线模数转换器 | |
CN111010188B (zh) | 一种连续时间sigma-delta模数转换器的电阻电容校准电路 | |
CN109196780A (zh) | 利用芯片上生成的精密参考信号的数据转换器系统误差校准 | |
de Brito | Study of a Calibration Scheme for a Sigma-Delta Modulator Using Passive Integrators | |
JP2003060504A (ja) | A/d変換装置およびa/dコンバータ用誤差補正装置 | |
JPH10322209A (ja) | フィルタ装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 18767976 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 18767976 Country of ref document: EP Kind code of ref document: A1 |