WO2003013051A2 - Timing recovery in data communication circuits - Google Patents
Timing recovery in data communication circuits Download PDFInfo
- Publication number
- WO2003013051A2 WO2003013051A2 PCT/IE2002/000114 IE0200114W WO03013051A2 WO 2003013051 A2 WO2003013051 A2 WO 2003013051A2 IE 0200114 W IE0200114 W IE 0200114W WO 03013051 A2 WO03013051 A2 WO 03013051A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- timing
- ted
- timing recovery
- circuit
- adc
- Prior art date
Links
- 238000011084 recovery Methods 0.000 title claims abstract description 48
- 238000004891 communication Methods 0.000 title claims description 8
- 238000005070 sampling Methods 0.000 claims description 15
- 238000000034 method Methods 0.000 description 17
- 101710096660 Probable acetoacetate decarboxylase 2 Proteins 0.000 description 5
- 238000001514 detection method Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000001360 synchronised effect Effects 0.000 description 3
- 230000006978 adaptation Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000003044 adaptive effect Effects 0.000 description 1
- 239000000872 buffer Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000003467 diminishing effect Effects 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0054—Detection of the synchronisation error by features other than the received signal transition
- H04L7/0062—Detection of the synchronisation error by features other than the received signal transition detection of error based on data decision error, e.g. Mueller type detection
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/40—Bus networks
- H04L12/40006—Architecture of a communication node
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/28—Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
- H04L12/40—Bus networks
- H04L12/403—Bus networks with centralised control, e.g. polling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0004—Initialisation of the receiver
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0334—Processing of samples having at least three levels, e.g. soft decisions
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L2025/03433—Arrangements for removing intersymbol interference characterised by equaliser structure
- H04L2025/03439—Fixed structures
- H04L2025/03445—Time domain
- H04L2025/03471—Tapped delay lines
- H04L2025/03477—Tapped delay lines not time-recursive
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0334—Processing of samples having at least three levels, e.g. soft decisions
- H04L7/0335—Gardner detector
Definitions
- the invention relates to timing recovery in data communication circuits such as those for 1000BASE-T ("Gigabit”) communication.
- each two-point link consist of one device configured as MASTER and another device configured as SLAVE.
- a startup procedure is specified in the IEEE standard and this dictates that the SLAVE must transmit its data at the exact same rate at which the MASTER is transmitting its data. Nominally the transmission rate of the MASTER will be 125MHz, however in reality this rate will vary by some small amount, ⁇ due to crystal oscillator variations arising from factors such as process and temperature variations. It is a function of the SLAVE to determine the value of ⁇ from the incoming received signal and to ensure that it transmits to the MASTER at 125MHz + ⁇ . This determination of ⁇ is called timing recovery and is normally done using an implementation of a timing recovery algorithm. When the timing recovery algorithm involves the received symbols it is called decision directed (DD) timing recovery, otherwise it is called non-decision directed (NDD) timing recovery.
- DD decision directed
- NDD non-decision directed
- Fig. A illustrates a two-phase timing recovery strategy.
- phase 1 only the MASTER PHY sends idle data into the link. No timing and no reliable decisions are available yet so the SLAVE PHY applies a Non-Decision Directed (NDD) algorithm to recover timing.
- NDD Non-Decision Directed
- the NDD algorithm recovers the frequency and phase of the MASTER clock by applying a non-linearity to the received signal taken from the ADC output. Once timing has been recovered the PHY proceeds with detection.
- An adaptive FFE performs equalization of the channel. After equalization is achieved, the symbol decisions are reliable at the output of the slicer and a scrambler (SCR) is fed with these symbols.
- SCR scrambler
- the scrambler Before entering phase 2, the scrambler is locked so that transmitted symbols can be generated in the SLAVE PHY independently of the decisions at the output of the sheer, and the PHY applies a Decision Directed (DD) algorithm to recover timing.
- DD Decision Directed
- NDD and DD algorithms differ in the non-linearities which they use to recover phase information.
- DD would typically choose a sampling phase which is different from that of NDD. Therefore, there is a strong possibility that the eye of the equalizer output will close when switching from NDD to DD timing recovery. This is not a problem since, at this point, the decisions are taken from the SCR.
- phase 2 the SLAVE PHY starts sending idle data into the link. Noise is added to the system due to the echo and NEXT signals.
- the FFE adapts to the new phase chosen by DD and to the new noise conditions. The adaptation process starts again with perfect timing recovered by the DD algorithm. Once symbol decisions are reliable at the output of the slicer the scrambler is switched off and timing then takes these decisions as input to the DD algorithm.
- timing recovery methods are classified into two categories: ones with feedback configuration and ones with feedforward configuration.
- feedback configuration there is a feedback loop which feeds the information of the timing error into a decision block which tries to correct the error.
- feedforward configuration a signal for estimating the timing is calculated from the signal on the line. This previously obtained timing estimator signal is used in the timing corrector block.
- the feedback configurations are separated into two according to their Timing Error Detector (TED) algorithms.
- the decision directed (DD) method relies on the data decisions available at the output of the detector.
- the TED of that method gets the data available at the detector output as its input.
- the timing recovery configurations with decision directed methods depend highly on the performance of the detector. If the performance of the detector reduces for some reason the timing recovery performance also reduces.
- the non-data aided method, or non-decision directed (NDD) method does not rely on the decisions at the detector output, and the TED tries to give a decision by using only the received signal from the cable.
- NDD methods may not be sufficient to extract the timing information.
- FIG. B A typical timing recovery circuit is shown in Fig. B.
- the inputs are taken from the output of the FFE and the output of the decision device.
- a disadvantage of this technique is that the input to the timing recovery circuit is a function of the FFE and hence interactions between the timing recovery algorithm and the FFE adaptation algorithm are possible.
- the invention is directed towards providing improved timing recovery to overcome these problems.
- a timing recovery circuit for a data communication transceiver, the recovery circuit comprising a timing error detector (TED) providing an input to an oscillator via a loop filter, characterized in that,
- the timing error detector comprises means for performing both decision directed (DD) and non decision directed (NDD) recovery, and
- the TED is decoupled from a feed forward equalizer.
- the circuit comprises means for providing an input to the TED solely from an analog to digital converter (ADC) for NDD recovery.
- ADC analog to digital converter
- DD a third, DD, stage during which the TED has inputs from both the ADC and from a decision device for locally predicting symbols.
- the ADC comprises means for over-sampling during the first stage.
- the over-sampling rate is twice the symbol rate.
- circuit further comprises means for scaling output of the timing error detector by a varying correction factor based on cable length.
- the correction factor is determined according to AGC gain value during start-up without echo or NEXT.
- the invention provides a data communications transceiver comprising a timing recovery circuit as defined above.
- Fig. 1 is a diagram illustrating a timing recovery circuit of the invention
- Fig. 2 is a more detailed diagram of a timing error detector of the circuit
- Fig. 3 is a more detailed diagram of a loop filter
- Fig. 4 is a set of plots showing uncompensated NDD TED output curves of the circuit.
- Fig. 5 is a set of plots showing compensated NDD TED curves for varying length cable.
- a timing recovery circuit 1 of the invention comprises an ADC 2 connected to a FFE 3, in turn connected to a decision device 4.
- a timing error detector (TED) 5 has inputs from both the ADC 2 and the decision device 4 for DD recovery, and only from the ADC 2 for NDD recovery. Its output feeds a timing loop filter 6, in turn feeding a VCO 7.
- the TED 5 receives a gain value from the AGC. This is proportional to the length of the cable at startup of the circuit 1.
- the NDD timing recovery circuitry is completely decoupled from the FFE because it takes its input solely from the output of the ADC 2. This input is fed through a nonlinearity (the TED) and the error generated is passed into a control loop which drives the Numerically Controlled Oscillator (NCO) which, in turn drives the ADC.
- the TED 5 does not require the FFE information indicating cable length as this is derived from the AGC gain value instead.
- the DD timing recovery is also decoupled since its inputs are from the ADC 2 and the decision device 4 and the recovered symbols are independent of the properties of the FFE (provided the decision device is making good decisions about the symbols).
- y(t) is the waveform at the input to the ADC
- T is the sampling period of the ADC.
- a disadvantage of using the ADC output rather than the FFE output is that the quality of the input to the TED will vary with the length of the cable. As the cable gets longer the useful timing information per sample decreases, even though the Automatic Gain Control (AGC) unit ensures the power of the sampled signal is a constant. This variation in useful information means that the error signal in the TED for a given phase offset will decrease with channel length.
- the circuit 1 corrects for this diminishing TED output by increasing the TED output by a varying factor called the "TED correction factor" (TCF). This TCF is selected based on the length of cable over which the PHY is operating.
- the AGC gain index is used to index a table of values for the TCF which ensures the overall performance of the TED does not vary with cable length.
- Figs. 4 and 5 The uncompensated and compensated TED output curves are given in Figs. 4 and 5.
- the lower-amplitude curves represent error for longer lengths.
- the TED scales the error according to the TCF so that the operation is independent of length.
- NDD_ACQUIRE will always appear to end successfully as there is no way of detecting failure at this point.
- FFE on dimension A will adapt following which reliable decisions on dimension A will be available. These decisions will be used to acquire the remote scrambler during MSL_AC QUIRE. When the remote scrambler has been acquired the scrambler will be used to predict the symbols being transmitted by the Master and these symbols will be used during DD_ACQUIRE.
- DD_ACQUIRE The operation of DD_ACQUIRE is very similar to that of NDD_ACQUIRE except that the locally predicted symbols are also used in acquisition.
- the overall structure of the timing error detector is shown in Fig. 2 and that of the loop filter in Figure 3.
- the scrambler select signal (scr_select) determines whether the decision about the present symbol is taken from the slicer (slicer_out_dim_a) or the scrambler (scr_output_a) and this is then assigned to the hard_decision.
- this hard decision is only used in DD mode which is indicated by the value of the signal trjmode. If tr_mode is equal to 1 then we are in DD mode and the hard decision is used, otherwise we are in NDD mode and only the ADC outputs are used to generate the timing error signal (ted_err).
- the loop filter is a second order loop and thus consists of a proportional part with gain gl and an integral part with gain g2.
- the input is the timing error (ted_err) and this is multiplied with a term g which factors in the TCF (TED Compensation Factor) derived from the AGC gain.
- the output of the loop filter (freq_error) is used to drive the NCO.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US30916401P | 2001-08-02 | 2001-08-02 | |
IE20010739 | 2001-08-02 | ||
IE2001/0739 | 2001-08-02 | ||
US60/309,164 | 2001-08-02 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2003013051A2 true WO2003013051A2 (en) | 2003-02-13 |
WO2003013051A3 WO2003013051A3 (en) | 2003-11-27 |
Family
ID=26320332
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IE2002/000114 WO2003013051A2 (en) | 2001-08-02 | 2002-07-31 | Timing recovery in data communication circuits |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO2003013051A2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2010055448A3 (en) * | 2008-11-11 | 2010-07-08 | Nxp B.V. | Oscillator prescale calibration for harmonizing multiple devices with independent oscillators over an i2c bus interface |
US8224602B2 (en) | 2008-11-11 | 2012-07-17 | Nxp B.V. | Automatic on-demand prescale calibration across multiple devices with independent oscillators over an I2C Bus interface |
EP4213390A4 (en) * | 2020-09-16 | 2024-10-23 | Sanechips Technology Co., Ltd. | LOOP FILTER AND CLOCK RECOVERY METHOD AND DEVICE |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09130443A (en) * | 1995-10-31 | 1997-05-16 | Toshiba Corp | Digital demodulator |
-
2002
- 2002-07-31 WO PCT/IE2002/000114 patent/WO2003013051A2/en not_active Application Discontinuation
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2010055448A3 (en) * | 2008-11-11 | 2010-07-08 | Nxp B.V. | Oscillator prescale calibration for harmonizing multiple devices with independent oscillators over an i2c bus interface |
US7930127B2 (en) | 2008-11-11 | 2011-04-19 | Nxp B.V. | Oscillator prescale calibration for harmonizing multiple devices with independent oscillators over an I2C bus interface |
US8224602B2 (en) | 2008-11-11 | 2012-07-17 | Nxp B.V. | Automatic on-demand prescale calibration across multiple devices with independent oscillators over an I2C Bus interface |
EP4213390A4 (en) * | 2020-09-16 | 2024-10-23 | Sanechips Technology Co., Ltd. | LOOP FILTER AND CLOCK RECOVERY METHOD AND DEVICE |
Also Published As
Publication number | Publication date |
---|---|
WO2003013051A3 (en) | 2003-11-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7519137B2 (en) | Timing recovery in data communication circuits | |
US5703905A (en) | Multi-channel timing recovery system | |
US7508892B2 (en) | Receiver circuit comprising equalizer | |
AU709892B2 (en) | Method and apparatus for timing recovery | |
US20090245448A1 (en) | Adaptation of a digital receiver | |
US5703904A (en) | Impulse noise effect reduction | |
US8467440B2 (en) | Compensated phase detector for generating one or more clock signals using DFE detected data in a receiver | |
US20050207519A1 (en) | Digital radio receiver | |
US5732112A (en) | Channel training of multi-channel receiver system | |
US7447262B2 (en) | Adaptive blind start-up receiver architecture with fractional baud rate sampling for full-duplex multi-level PAM systems | |
WO2005083923A1 (en) | Optimum phase timing recovery in the presence of strong intersymbol interference | |
WO2001048993A1 (en) | Erasure based instantaneous loop control in a data receiver | |
KR100446301B1 (en) | Burst mode receiver and method for receiving packet-based data stably on a telephone line | |
US6249557B1 (en) | Apparatus and method for performing timing recovery | |
US7187731B2 (en) | Precise frequency estimation of short data bursts | |
US4494242A (en) | Timing recovery in a baud-rate sampled-data system | |
US6178201B1 (en) | Controlling an adaptive equalizer in a demodulator | |
JP2001358790A (en) | Quadrature amplitude modulator-demodulator and receiver | |
WO2003013051A2 (en) | Timing recovery in data communication circuits | |
EP1006700B1 (en) | Signal carrier recovery method | |
CN115664901B (en) | Signal equalization circuit based on timing recovery loop | |
US7154946B1 (en) | Equalizer and equalization method for return-to-zero signals | |
IES20020641A2 (en) | Timing recovery in data communication circuits | |
IE83501B1 (en) | Timing recovery in data communication circuits | |
US6138244A (en) | Timing recovery with minimum jitter movement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BY BZ CA CH CN CO CR CU CZ DE DM DZ EC EE ES FI GB GD GE GH HR HU ID IL IN IS JP KE KG KP KR LC LK LR LS LT LU LV MA MD MG MN MW MX MZ NO NZ OM PH PL PT RU SD SE SG SI SK SL TJ TM TN TR TZ UA UG US UZ VN YU ZA ZM Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ UG ZM ZW AM AZ BY KG KZ RU TJ TM AT BE BG CH CY CZ DK EE ES FI FR GB GR IE IT LU MC PT SE SK TR BF BJ CF CG CI GA GN GQ GW ML MR NE SN TD TG Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: PA/a/2004/000739 Country of ref document: MX |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PUSUANT TO RULE 69(1) EPC (F1205A DATED 14.04.04) |
|
122 | Ep: pct application non-entry in european phase | ||
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: JP |