+

WO2018191154A1 - Slew control for high-side switch - Google Patents

Slew control for high-side switch Download PDF

Info

Publication number
WO2018191154A1
WO2018191154A1 PCT/US2018/026686 US2018026686W WO2018191154A1 WO 2018191154 A1 WO2018191154 A1 WO 2018191154A1 US 2018026686 W US2018026686 W US 2018026686W WO 2018191154 A1 WO2018191154 A1 WO 2018191154A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit
charge
side switch
limiting
sampling capacitor
Prior art date
Application number
PCT/US2018/026686
Other languages
French (fr)
Inventor
Sureshkumar Ramalingam
Udo Karthaus
Original Assignee
Microchip Technology Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US15/916,421 external-priority patent/US10516333B2/en
Application filed by Microchip Technology Incorporated filed Critical Microchip Technology Incorporated
Priority to DE112018001948.9T priority Critical patent/DE112018001948T5/en
Priority to CN201880011210.7A priority patent/CN110268630B/en
Priority to JP2019541714A priority patent/JP7307680B2/en
Priority to KR1020197022569A priority patent/KR102498234B1/en
Publication of WO2018191154A1 publication Critical patent/WO2018191154A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of DC power input into DC power output
    • H02M3/02Conversion of DC power input into DC power output without intermediate conversion into AC
    • H02M3/04Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
    • H02M3/06Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0006Arrangements for supplying an adequate voltage to the control circuit of converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0029Circuits or arrangements for limiting the slope of switching signals, e.g. slew rate
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/08Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/08Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
    • H02M1/088Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices
    • H02M1/096Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices the power supply of the control circuit being connected in parallel to the main switching element
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/06Modifications for ensuring a fully conducting state
    • H03K17/063Modifications for ensuring a fully conducting state in field-effect transistor switches
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/16Modifications for eliminating interference voltages or currents
    • H03K17/161Modifications for eliminating interference voltages or currents in field-effect transistor switches
    • H03K17/162Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
    • H03K17/163Soft switching
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K2217/00Indexing scheme related to electronic switching or gating, i.e. not by contact-making or -breaking covered by H03K17/00
    • H03K2217/0063High side switches, i.e. the higher potential [DC] or life wire [AC] being directly connected to the switch and not via the load

Definitions

  • the present disclosure relates to transistor-based switches and, more particularly, to slew control for a high-side switch.
  • High-side switches can be used to drive a variety of loads, and therefore can be used in a number of different applications.
  • Typical systems and methods for driving a high-side switch utilize a charge-pump.
  • a charge-pump is a DC to DC converter that uses capacitors as energy- storage elements to create either a higher- or lower-voltage power source.
  • the charge-pump is relied on to supply other circuit components (such as amplifiers) in addition to supplying a DC current for driving the high-side switch. This method necessitates the use of large capacitors within the charge-pump to supply DC load currents. Large capacitors can take up valuable surface area if an on-chip integrated solution is required.
  • high-side switches include three main elements: a pass element, a gate-control block, and an input logic block.
  • the pass element is usually a transistor which is typically a metal-oxide-semiconductor field-effect transistor (MOSFET) or a laterally diffused metal oxide semiconductor transistor (LDMOS).
  • MOSFET metal-oxide-semiconductor field-effect transistor
  • LDMOS laterally diffused metal oxide semiconductor transistor
  • the pass element operates in the linear region to pass the current from a power source to a load.
  • the gate-control block provides a voltage to the gate of the pass element to switch it "on” or “off.”
  • the input logic block interprets the on/off signal and triggers the gate control block to switch the pass element "on” or “off.”
  • slew rate is defined as the change of voltage per unit of time. Exceeding a circuit's slew rate can cause signal distortion. Also, exceeding the slew rate can cause an increased amount of electromagnetic emissions (EME), thereby violating electromagnetic compatibility (EMC) standards, and potentially disturbing other electronic devices. Accordingly, the slew rate can place significant limitations on the operation of a corresponding circuit. Adding current limiters can provide some control over slew rate, but this solution still requires the use of a large charge pump.
  • FIG. 1 is a circuit-level schematic of a known system and method for driving a high- side switch with additional current limiters.
  • a charge-pump 2 is connected to a current controller 4.
  • the current controller 4 includes an amplifier 6 and a transistor 10.
  • the transistor 10 used is a p-channel metal-oxide semiconductor (pMOS).
  • the current controller 4 is supplied by the charge-pump 2 and controls an output based on the voltage difference resulting from resistors 12, 24.
  • the positive rail of the amplifier 6 is powered by the charge-pump 2 and the negative rail of the amplifier 6 is powered by a supply voltage 8.
  • a current sensing resistor 12 is connected between the charge-pump 2 and the amplifier 6.
  • a current-sensing FET 14 is connected between the amplifier 6 and an output pin 18.
  • a high- side switch FET 16 has the drain side connected to the charge-pump 2, the gate side is connected to the output of the amplifier 6, via transistor 10, and the source side is connected to the output pin 18.
  • the output pin 18 is used to connect the system to a circuit load 20.
  • a resistor 32 is connected between the gate side and the source side of the FET 16.
  • the circuit further includes a clock generator 22.
  • a resistor 24 is connected between the charge-pump 2 and the amplifier 6.
  • the circuit further includes a load reference 26.
  • a FET 28 is connected in series with a resistor 30 for when the high-side switch FET 16 is turned “off.”
  • Current limiters 34 are used to provide some control over the slew rate of the high-side switch FET 16. Still referring to FIG. 1, the charge-pump 2 needs to deliver a significant output current due to its connection to the amplifier 6 and the high-side switch FET 16. Quickly charging the
  • the charge-pump 2 includes relatively large capacitors, making it difficult to integrate the circuit of FIG. 1 onto a single chip. Large integrated capacitors increase the silicon die size and thereby product cost. Should the large capacitors be extemally located, additional pins become necessary, and any extemal capacitors may increase the BOM cost, therefore increasing the cost of the overall system. Controlling the slew rate of the high-side switch FET 16 with the current limiters 34 results in the need for a large charge-pump 2.
  • An exemplary circuit for slew rate control for a high-side switch comprises a sample and level-shift circuit.
  • the sample and level-shift circuit is connected to the high-side switch.
  • the circuit further comprises a sampling capacitor, and the sampling capacitor is configured to sample an input voltage corresponding to the sample and level-shift circuit.
  • the circuit includes a charge-limiting mechanism, implementable as a circuit.
  • the sampling capacitor is configured to charge a gate capacitance of the high-side switch.
  • the charge-limiting mechanism is configured to limit a rate of charge transferred to the gate capacitance of the high-side switch per unit of time.
  • An exemplary method for controlling a slew rate of a high-side switch comprises supplying an input current to a sample and level-shift circuit.
  • the method further includes sampling an input voltage.
  • a sampling capacitor is configured for the sampling of the input voltage.
  • the method includes level-shifting the input voltage.
  • the method includes charging a gate capacitance of the high-side switch using the sampling capacitor. Further, the method includes limiting a charge supplied to the sampling capacitor, the charge limited by at least one current sink.
  • FIG. 1 is a circuit-level schematic of a known system and method for driving a high- side switch with current limiters.
  • FIG. 2 is a circuit-level schematic of one embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
  • FIG. 3 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
  • FIG. 4 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
  • FIG. 5 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
  • Embodiments of the present disclosure provide a system and a method for controlling the slew rate of a high-side switch, the high-side switch for use in selectively providing power to an output load.
  • FIG. 2 is a circuit-level schematic of one embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure.
  • a sample and level-shift circuit 40 may be provided.
  • the sample and level-shift circuit 40 may be connected to a voltage supply 42.
  • the voltage supply 42 may be the output of an amplifier (for example, an operational amplifier). Alternatively, the voltage supply 42 may supply a fixed or variable supply voltage.
  • the sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56.
  • the sample and level-shift circuit 40 may further include a sampling capacitor 58.
  • the sample and level-shift circuit 40 may include a field-effect transistor (FET) 60.
  • FET field-effect transistor
  • a slew control 80 may include current sinks 82, 84, 86 that may be connected in parallel. The slew control 80 may be connected in parallel with the FET 60.
  • a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor).
  • nMOS transistor n-channel metal-oxide semiconductor field-effect transistor
  • nLDMOS transistor n-channel laterally diffused metal oxide semiconductor transistor
  • One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70.
  • the drain side of the high- side switch 70 may be connected to a voltage supply 48.
  • the output pin 72 may be connected to a circuit load.
  • a low-side switch may be included and
  • the sample and level-shift circuit 40 may eliminate a need for a charge-pump when driving the high-side switch 70.
  • the sampling capacitor 58 may sample the voltage of the voltage supply 42.
  • the sampling capacitor 58 may then be used to charge the gate side capacitance of the high-side switch 70.
  • the charging of the gate side capacitance may enable the high-side switch 70 to turn “on. "
  • an input voltage may be supplied to a circuit load.
  • the gate capacitance of the high-side switch 70 may serve as a holding capacitor. Accordingly, there may be no DC loading required for a holding capacitor.
  • the sample and level-shift circuit 40 may not provide any DC current.
  • an explicit hold capacitor may be connected in parallel to the gate capacitance of the high-side switch 70. Again, there may be no DC loading required for a holding capacitor.
  • the voltage supplies 48, 42 may supply a fixed voltage, as opposed to having charge-pump power amplifiers. In situations where an amplifier serves as the voltage supply 42, the amplifier may serve as a short-circuit current controller. In certain situations, it may be beneficial to use different amplifier configurations, or a different type of amplifier.
  • an amplifier that is configured to function within a common mode voltage range from the voltage supply 48 down to several volts below the voltage supply 48.
  • the amplifier may be specifically designed to handle a high input common mode voltage as well as a low output common mode voltage.
  • the voltage supply 48, 42 may include a voltage supply 48, 42 that provides 3.3 volts.
  • the voltage supply 48, 42 may supply any other predetermined voltage level, including 5, 12, 14, 24, and 48 volts.
  • the voltage supplies 48, 42 may be configured to increase the respective supplied voltages over a predetermined time (i.e. ramp voltage).
  • the disclosed system may be an integrated circuit on a single chip.
  • the integrated circuit may use 1/3 of the chip surface area used by the charge- pump system as shown by FIG. 1.
  • the disclosed system may use up to 99% of the chip surface area used by the charge-pump system as shown by FIG. 1.
  • the sampling capacitor 58 may be smaller than the capacitors associated with the charge-pump system shown by FIG. 1.
  • the sampling capacitor may be within a capacitance range of 2 pF to 250 pF.
  • the number of pins included by the present disclosure may be less than the number of pins included by the charge-pump system as shown by FIG. 1. In one non-limiting example, the present disclosure may include one less pin than the charge- pump system as shown by FIG. 1. In another non-limiting example, the present disclosure may include up to three fewer pins than the charge-pump system as shown by FIG. 1. In one non-limiting embodiment, the current sinks 82, 84, 86 may each control the amount of charge stored in the sampling capacitor 58. By selecting which of the current sinks 82, 84, 86 is operating, the slew rate of charging of the high-side switch 70 may also be selected.
  • each of the current sinks 82, 84, 86 may correspond to a different slew rate charging of the high-side switch 70.
  • the FET 60 may be used to short each of the current sinks 82, 84, 86 when slew rate control is not desired. By controlling the amount of charge stored in the sampling capacitor 58, control may be possible over the charge rate to the VGS of the high- side switch 70.
  • the sampling capacitor 58 may reach a full charge, and the slew rate of charging the high-side switch 70 may be relatively higher.
  • the slew rate of the high-side switch 70 may be programmable. FIG.
  • a sample and level-shift circuit 40 may be provided.
  • the sample and level-shift circuit 40 may be connected to a voltage supply 42.
  • the voltage supply 42 may be the output of an amplifier (for example, an operational amplifier).
  • the voltage supply 42 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts. Alternatively, any other voltage level
  • the sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56.
  • the sample and level-shift circuit 40 may further include a sampling capacitor 58.
  • the sample and level-shift circuit 40 may include a field-effect transistor (FET) 60.
  • FET field-effect transistor
  • a slew control 88 may include at least one current sink 82 that may be tunable. The slew control 88 may be connected in parallel with the FET 60.
  • a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor).
  • nMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor.
  • One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70.
  • the drain side of the high- side switch 70 may be connected to a voltage supply 48.
  • the output pin 72 may be connected to a circuit load.
  • a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
  • the sample and level-shift circuit 40 may eliminate a need for a charge-pump when driving the high-side switch 70.
  • the sampling capacitor 58 may sample the voltage of the voltage supply 42.
  • the sampling capacitor 58 may then be used to charge the gate side capacitance of the high-side switch 70.
  • the charging of the gate side capacitance may enable the high-side switch 70 to turn “on.”
  • an input voltage may be supplied to a circuit load.
  • the current sink 82 controls the amount of charge stored in the sampling capacitor 58.
  • the slew rate of charging of the high-side switch 70 may also be selected.
  • the FET 60 may be used to short the current sink 82 when slew rate control is not desired.
  • control may be possible over the charge rate to the VGS of the high- side switch 70.
  • the sampling capacitor 58 may reach a full charge, and the slew rate of charging the high-side switch 70 may be relatively higher.
  • the slew rate of the high-side switch 70 may be programmable.
  • one non-limiting example embodiment includes three current sinks 82, 84, 86 connected in parallel. Alternatively, any number of current sinks connected in parallel may be included. Any of the current sinks 82, 84, 86 may be tunable and selectable.
  • FIG. 4 is a circuit-level schematic of another embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure.
  • a sample and level-shift circuit 90 may be provided.
  • the sample and level-shift circuit 90 may be connected to a voltage supply 42.
  • the voltage supply 42 may be the output of an amplifier (for example, an operational amplifier).
  • the voltage supply 42 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts. Alternatively, any other voltage level may be supplied by the voltage supply 42.
  • the sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56.
  • the sample and level-shift circuit 40 may further include a sampling capacitor 92. Slew control may be implemented via the sampling capacitor 92.
  • a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor).
  • nMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor.
  • One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70.
  • the drain side of the high- side switch 70 may be connected to a voltage supply 48.
  • the output pin 72 may be connected to a circuit load.
  • a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
  • the sample and level-shift circuit 90 may eliminate a need for a charge-pump when driving the high-side switch 70.
  • the sampling capacitor 92 may sample the voltage of the voltage supply 42.
  • the sampling capacitor 92 may then be used to charge the gate side capacitance of the high-side switch 70.
  • the charging of the gate side capacitance may enable the high-side switch 70 to turn “on.”
  • an input voltage may be supplied to a circuit load.
  • the sampling capacitor 92 may be adjustable. In certain situations, it may be beneficial to include an adjustable sampling capacitor 92, as the sampling capacitor 92 may then be used as a charge-limiting mechanism. In this non-limiting embodiment, the sampling capacitance corresponds to the sample and level-shift circuit. Therefore, adjusting the capacitance of the sampling capacitor 92 may enable slew control of the high-side switch 70.
  • FIG. 5 is a circuit-level schematic of another embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure.
  • a sample and level-shift circuit 96 may be provided.
  • the sample and level-shift circuit 96 may be connected to a voltage supply 98.
  • the sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56.
  • the sample and level-shift circuit 40 may further include a sampling capacitor 58.
  • a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor).
  • nMOS transistor n-channel metal-oxide semiconductor field-effect transistor
  • nLDMOS transistor n-channel laterally diffused metal oxide semiconductor transistor
  • One output of the sample and level-shift circuit 96 may be connected to the gate side of the high-side switch 70.
  • the drain side of the high- side switch 70 may be connected to a voltage supply 48.
  • the output pin 72 may be connected to a circuit load.
  • a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
  • the sample and level-shift circuit 96 may eliminate a need for a charge-pump when driving the high-side switch 70.
  • the sampling capacitor 96 may sample the voltage of the voltage supply 98.
  • the sampling capacitor 96 may then be used to charge the gate side capacitance of the high-side switch 70.
  • the charging of the gate side capacitance may enable the high-side switch 70 to turn “on.”
  • an input voltage may be supplied to a circuit load.
  • the voltage supply 98 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts.
  • any other voltage level may be supplied by the voltage supply 42.
  • the voltage supply 98 may be configured to increase the supplied voltage over a predetermined time (i.e. ramp voltage).
  • the voltage supply 98 may be used as a charge-limiting mechanism.
  • An adjustable voltage supply 98 may limit a voltage corresponding to charging the sampling capacitor. As such, the slew rate of the high-side switch may be controlled.
  • the slew control circuit may include other types of charge-limiting mechanisms.
  • the charge-limiting mechanism may limit the sampled current of the sampling capacitor 58.
  • the charge-limiting mechanism may limit the sampled voltage of the sampling capacitor 58.
  • the sampled current may be within the range 5 ⁇ to 5 mA.
  • the sampled voltage may be within the range 0% to 100% of the final target gate-source voltage.
  • the charge-limiting mechanism may be configured to limit a frequency corresponding to a sample and level-shift circuit.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Electronic Switches (AREA)

Abstract

A circuit for slew rate control for a high-side switch is disclosed. The circuit comprises a sample and level-shift circuit. The sample and level-shift circuit is connected to the high-side switch. The circuit further comprises a sampling capacitor, and the sampling capacitor is configured to sample an input voltage corresponding to the sample and level-shift circuit. Additionally, the circuit includes a charge-limiting circuit. The sampling capacitor is configured to charge a gate capacitance of the high-side switch. The charge-limiting circuit is configured to limit a rate of charge transferred to the gate capacitance of the high-side switch per unit of time.

Description

SLEW CONTROL FOR HIGH-SIDE SWITCH
FIELD OF THE INVENTION
The present disclosure relates to transistor-based switches and, more particularly, to slew control for a high-side switch. APPLICATION PRIORITY
The present application claims priority to Indian Application No. 201711012738, filed April 10, 2017, the contents of which are hereby incorporated in their entirety.
BACKGROUND
High-side switches can be used to drive a variety of loads, and therefore can be used in a number of different applications. Typical systems and methods for driving a high-side switch utilize a charge-pump. A charge-pump is a DC to DC converter that uses capacitors as energy- storage elements to create either a higher- or lower-voltage power source. In regards to high- side switches, the charge-pump is relied on to supply other circuit components (such as amplifiers) in addition to supplying a DC current for driving the high-side switch. This method necessitates the use of large capacitors within the charge-pump to supply DC load currents. Large capacitors can take up valuable surface area if an on-chip integrated solution is required. To solve this problem, some systems implement external capacitors for supplying the DC current. While this reduces the required surface area of the chip, extra pins are then included to connect the extemal capacitors. Using a charge-pump design for driving a high-side switch is not conducive to situations that require a reduced chip size or situations that are cost sensitive and therefore require a reduced number of pins. Additionally, using a charge-pump design is not conducive to situations that require as few external components as possible, such as extemal capacitors, because the extemal components also add to the overall bill of materials (BOM) and cost. Generally speaking, high-side switches include three main elements: a pass element, a gate-control block, and an input logic block. The pass element is usually a transistor which is typically a metal-oxide-semiconductor field-effect transistor (MOSFET) or a laterally diffused metal oxide semiconductor transistor (LDMOS). An LDMOS transistor is considered to be a
1 type of MOSFET. The pass element operates in the linear region to pass the current from a power source to a load. The gate-control block provides a voltage to the gate of the pass element to switch it "on" or "off." The input logic block interprets the on/off signal and triggers the gate control block to switch the pass element "on" or "off." In electronics, slew rate is defined as the change of voltage per unit of time. Exceeding a circuit's slew rate can cause signal distortion. Also, exceeding the slew rate can cause an increased amount of electromagnetic emissions (EME), thereby violating electromagnetic compatibility (EMC) standards, and potentially disturbing other electronic devices. Accordingly, the slew rate can place significant limitations on the operation of a corresponding circuit. Adding current limiters can provide some control over slew rate, but this solution still requires the use of a large charge pump.
FIG. 1 is a circuit-level schematic of a known system and method for driving a high- side switch with additional current limiters. As shown, a charge-pump 2 is connected to a current controller 4. The current controller 4 includes an amplifier 6 and a transistor 10. Here, the transistor 10 used is a p-channel metal-oxide semiconductor (pMOS). The current controller 4 is supplied by the charge-pump 2 and controls an output based on the voltage difference resulting from resistors 12, 24. The positive rail of the amplifier 6 is powered by the charge-pump 2 and the negative rail of the amplifier 6 is powered by a supply voltage 8. A current sensing resistor 12 is connected between the charge-pump 2 and the amplifier 6. A current-sensing FET 14 is connected between the amplifier 6 and an output pin 18. A high- side switch FET 16 has the drain side connected to the charge-pump 2, the gate side is connected to the output of the amplifier 6, via transistor 10, and the source side is connected to the output pin 18. The output pin 18 is used to connect the system to a circuit load 20. Additionally, a resistor 32 is connected between the gate side and the source side of the FET 16. The circuit further includes a clock generator 22. A resistor 24 is connected between the charge-pump 2 and the amplifier 6. The circuit further includes a load reference 26. Also shown, a FET 28 is connected in series with a resistor 30 for when the high-side switch FET 16 is turned "off." Current limiters 34 are used to provide some control over the slew rate of the high-side switch FET 16. Still referring to FIG. 1, the charge-pump 2 needs to deliver a significant output current due to its connection to the amplifier 6 and the high-side switch FET 16. Quickly charging the
2 gate of the high-side switch to the desired voltage VGS with the current controller 4 draws a significant amount of current from the charge-pump 2. Therefore, the charge-pump 2 includes relatively large capacitors, making it difficult to integrate the circuit of FIG. 1 onto a single chip. Large integrated capacitors increase the silicon die size and thereby product cost. Should the large capacitors be extemally located, additional pins become necessary, and any extemal capacitors may increase the BOM cost, therefore increasing the cost of the overall system. Controlling the slew rate of the high-side switch FET 16 with the current limiters 34 results in the need for a large charge-pump 2.
Therefore what is needed is an improved system and method for controlling the slew rate of a high-side switch.
SUMMARY
The preceding needs are met via the presently disclosed system and method for controlling a high-side switch slew rate including a sampling and level-shift circuit.
An exemplary circuit for slew rate control for a high-side switch is disclosed. The circuit comprises a sample and level-shift circuit. The sample and level-shift circuit is connected to the high-side switch. The circuit further comprises a sampling capacitor, and the sampling capacitor is configured to sample an input voltage corresponding to the sample and level-shift circuit. Additionally, the circuit includes a charge-limiting mechanism, implementable as a circuit. The sampling capacitor is configured to charge a gate capacitance of the high-side switch. The charge-limiting mechanism is configured to limit a rate of charge transferred to the gate capacitance of the high-side switch per unit of time.
An exemplary method for controlling a slew rate of a high-side switch is disclosed. The method comprises supplying an input current to a sample and level-shift circuit. The method further includes sampling an input voltage. A sampling capacitor is configured for the sampling of the input voltage. Additionally, the method includes level-shifting the input voltage. The method includes charging a gate capacitance of the high-side switch using the sampling capacitor. Further, the method includes limiting a charge supplied to the sampling capacitor, the charge limited by at least one current sink.
DESCRIPTION OF THE DRAWINGS
3 FIG. 1 is a circuit-level schematic of a known system and method for driving a high- side switch with current limiters.
FIG. 2 is a circuit-level schematic of one embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure. FIG. 3 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
FIG. 4 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
FIG. 5 is a circuit-level schematic of another embodiment of a system and method for controlling the slew rate of a high-side switch in accordance with the present disclosure.
DETAILED DESCRIPTION
Before any embodiments of the invention are explained in detail, it is to be understood that the invention is not limited in its application to the details of construction and the arrangement of components set forth in the following description or illustrated in the following drawings. The invention is capable of other embodiments and of being practiced or of being carried out in various ways. Also, it is to be understood that the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting. The use of "including," "comprising," or "having" and variations thereof herein is meant to encompass the items listed thereafter and equivalents thereof as well as additional items. Unless specified or limited otherwise, the terms "mounted," "connected," "supported," and "coupled" and variations thereof are used broadly and encompass both direct and indirect mountings, connections, supports, and couplings. Further, "connected" and "coupled" are not restricted to physical or mechanical connections or couplings.
The following discussion is presented to enable a person skilled in the art to make and use embodiments of the invention. Various modifications to the illustrated embodiments will be readily apparent to those skilled in the art, and the generic principles herein can be applied to other embodiments and applications without departing from embodiments of the invention. Thus, embodiments of the invention are not intended to be limited to embodiments shown, but
4 are to be accorded the widest scope consistent with the principles and features disclosed herein. The following detailed description is to be read with reference to the figures, in which like elements in different figures have like reference numerals. The figures, which are not necessarily to scale, depict selected embodiments and are not intended to limit the scope of embodiments of the invention. Skilled artisans will recognize the examples provided herein have many useful alternatives that fall within the scope of embodiments of the invention.
Embodiments of the present disclosure provide a system and a method for controlling the slew rate of a high-side switch, the high-side switch for use in selectively providing power to an output load. FIG. 2 is a circuit-level schematic of one embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure. In one embodiment, a sample and level-shift circuit 40 may be provided. The sample and level-shift circuit 40 may be connected to a voltage supply 42. The voltage supply 42 may be the output of an amplifier (for example, an operational amplifier). Alternatively, the voltage supply 42 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts. Alternatively, any other voltage level may be supplied by the voltage supply 42. The sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56. The sample and level-shift circuit 40 may further include a sampling capacitor 58. Additionally, the sample and level-shift circuit 40 may include a field-effect transistor (FET) 60. A slew control 80 may include current sinks 82, 84, 86 that may be connected in parallel. The slew control 80 may be connected in parallel with the FET 60.
In one non-limiting example, as shown by FIG. 2, a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor). An nLDMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor. One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70. The drain side of the high- side switch 70 may be connected to a voltage supply 48. The output pin 72 may be connected to a circuit load. In certain non-limiting embodiments, a low-side switch may be included and
5 connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
Still referring to FIG. 2, the sample and level-shift circuit 40 may eliminate a need for a charge-pump when driving the high-side switch 70. The sampling capacitor 58 may sample the voltage of the voltage supply 42. The sampling capacitor 58 may then be used to charge the gate side capacitance of the high-side switch 70. The charging of the gate side capacitance may enable the high-side switch 70 to turn "on. " In one non-limiting embodiment, when the high-side switch 70 is "on," an input voltage may be supplied to a circuit load.
In another non-limiting embodiment, the gate capacitance of the high-side switch 70 may serve as a holding capacitor. Accordingly, there may be no DC loading required for a holding capacitor. The sample and level-shift circuit 40 may not provide any DC current. In another non-limiting embodiment, an explicit hold capacitor may be connected in parallel to the gate capacitance of the high-side switch 70. Again, there may be no DC loading required for a holding capacitor. In certain non-limiting embodiments, the voltage supplies 48, 42 may supply a fixed voltage, as opposed to having charge-pump power amplifiers. In situations where an amplifier serves as the voltage supply 42, the amplifier may serve as a short-circuit current controller. In certain situations, it may be beneficial to use different amplifier configurations, or a different type of amplifier. In certain situations, it may be beneficial to include an amplifier that is configured to function within a common mode voltage range from the voltage supply 48 down to several volts below the voltage supply 48. The amplifier may be specifically designed to handle a high input common mode voltage as well as a low output common mode voltage.
In certain situations, it may be beneficial to include a voltage supply 48, 42 that provides 3.3 volts. Alternatively, the voltage supply 48, 42 may supply any other predetermined voltage level, including 5, 12, 14, 24, and 48 volts. In certain situations, it may be beneficial to use a vehicle battery for at least one of the voltage supplies 48, 42. In certain situations, it may be beneficial have at least one of the voltage supplies 48, 42 have a supply voltage within the range of 4.5 volts to 60 volts. In one non-limiting embodiment, the voltage supplies 48, 42 may be configured to increase the respective supplied voltages over a predetermined time (i.e. ramp voltage).
6 In one non-limiting embodiment, the disclosed system may be an integrated circuit on a single chip. The integrated circuit may use 1/3 of the chip surface area used by the charge- pump system as shown by FIG. 1. Alternatively, the disclosed system may use up to 99% of the chip surface area used by the charge-pump system as shown by FIG. 1. In certain situations, it may be beneficial to specifically include the sampling capacitor 58 within the integrated circuit on a single chip. In one non-limiting embodiment, the sampling capacitor 58 may be smaller than the capacitors associated with the charge-pump system shown by FIG. 1. In some non-limiting embodiments, the sampling capacitor may be within a capacitance range of 2 pF to 250 pF. In one non-limiting embodiment, the number of pins included by the present disclosure may be less than the number of pins included by the charge-pump system as shown by FIG. 1. In one non-limiting example, the present disclosure may include one less pin than the charge- pump system as shown by FIG. 1. In another non-limiting example, the present disclosure may include up to three fewer pins than the charge-pump system as shown by FIG. 1. In one non-limiting embodiment, the current sinks 82, 84, 86 may each control the amount of charge stored in the sampling capacitor 58. By selecting which of the current sinks 82, 84, 86 is operating, the slew rate of charging of the high-side switch 70 may also be selected. Accordingly, each of the current sinks 82, 84, 86 may correspond to a different slew rate charging of the high-side switch 70. The FET 60 may be used to short each of the current sinks 82, 84, 86 when slew rate control is not desired. By controlling the amount of charge stored in the sampling capacitor 58, control may be possible over the charge rate to the VGS of the high- side switch 70. When the FET 60 shorts the current sinks 82, 84, 86, the sampling capacitor 58 may reach a full charge, and the slew rate of charging the high-side switch 70 may be relatively higher. The slew rate of the high-side switch 70 may be programmable. FIG. 3 is a circuit-level schematic of another embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure. In one embodiment, a sample and level-shift circuit 40 may be provided. The sample and level-shift circuit 40 may be connected to a voltage supply 42. The voltage supply 42 may be the output of an amplifier (for example, an operational amplifier). Alternatively, the voltage supply 42 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts. Alternatively, any other voltage level
7 may be supplied by the voltage supply 42. The sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56. The sample and level-shift circuit 40 may further include a sampling capacitor 58. Additionally, the sample and level-shift circuit 40 may include a field-effect transistor (FET) 60. A slew control 88 may include at least one current sink 82 that may be tunable. The slew control 88 may be connected in parallel with the FET 60.
In one non-limiting example, as shown by FIG. 3, a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor). An nLDMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor. One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70. The drain side of the high- side switch 70 may be connected to a voltage supply 48. The output pin 72 may be connected to a circuit load. In certain non-limiting embodiments, a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
Still referring to FIG. 3, the sample and level-shift circuit 40 may eliminate a need for a charge-pump when driving the high-side switch 70. The sampling capacitor 58 may sample the voltage of the voltage supply 42. The sampling capacitor 58 may then be used to charge the gate side capacitance of the high-side switch 70. The charging of the gate side capacitance may enable the high-side switch 70 to turn "on." In one non-limiting embodiment, when the high-side switch 70 is "on," an input voltage may be supplied to a circuit load.
In one non-limiting embodiment, the current sink 82 controls the amount of charge stored in the sampling capacitor 58. By selecting the current sink 82, the slew rate of charging of the high-side switch 70 may also be selected. The FET 60 may be used to short the current sink 82 when slew rate control is not desired. By controlling the amount of charge stored in the sampling capacitor 58, control may be possible over the charge rate to the VGS of the high- side switch 70. When the FET 60 shorts the current sink 82, the sampling capacitor 58 may reach a full charge, and the slew rate of charging the high-side switch 70 may be relatively higher. The slew rate of the high-side switch 70 may be programmable.
8 Referring to FIGs. 2 and 3, it becomes apparent that when at least one current sink 82 is implemented, it may become possible to implement any number of current sinks. Referring to FIG. 2, one non-limiting example embodiment includes three current sinks 82, 84, 86 connected in parallel. Alternatively, any number of current sinks connected in parallel may be included. Any of the current sinks 82, 84, 86 may be tunable and selectable.
FIG. 4 is a circuit-level schematic of another embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure. In one embodiment, a sample and level-shift circuit 90 may be provided. The sample and level-shift circuit 90 may be connected to a voltage supply 42. The voltage supply 42 may be the output of an amplifier (for example, an operational amplifier). Alternatively, the voltage supply 42 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts. Alternatively, any other voltage level may be supplied by the voltage supply 42. The sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56. The sample and level-shift circuit 40 may further include a sampling capacitor 92. Slew control may be implemented via the sampling capacitor 92.
In one non-limiting example, as shown by FIG. 4, a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor). An nLDMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor. One output of the sample and level-shift circuit 40 may be connected to the gate side of the high-side switch 70. The drain side of the high- side switch 70 may be connected to a voltage supply 48. The output pin 72 may be connected to a circuit load. In certain non-limiting embodiments, a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
Still referring to FIG. 4, the sample and level-shift circuit 90 may eliminate a need for a charge-pump when driving the high-side switch 70. The sampling capacitor 92 may sample the voltage of the voltage supply 42. The sampling capacitor 92 may then be used to charge the gate side capacitance of the high-side switch 70. The charging of the gate side capacitance may enable the high-side switch 70 to turn "on." In one non-limiting embodiment, when the high-side switch 70 is "on," an input voltage may be supplied to a circuit load.
9 In one non-limiting embodiment, the sampling capacitor 92 may be adjustable. In certain situations, it may be beneficial to include an adjustable sampling capacitor 92, as the sampling capacitor 92 may then be used as a charge-limiting mechanism. In this non-limiting embodiment, the sampling capacitance corresponds to the sample and level-shift circuit. Therefore, adjusting the capacitance of the sampling capacitor 92 may enable slew control of the high-side switch 70.
FIG. 5 is a circuit-level schematic of another embodiment of a system and method for controlling a slew rate of a high-side switch in accordance with the present disclosure. In one embodiment, a sample and level-shift circuit 96 may be provided. The sample and level-shift circuit 96 may be connected to a voltage supply 98. The sample and level-shift circuit 40 may include a plurality of switches 50, 52, 54, 56. The sample and level-shift circuit 40 may further include a sampling capacitor 58.
In one non-limiting example, as shown by FIG. 5, a high-side switch 70 may be an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor) or an n-channel laterally diffused metal oxide semiconductor transistor (nLDMOS transistor). An nLDMOS transistor is considered to be a type of nMOS transistor. In certain situations, it may be beneficial to use a different type of transistor. One output of the sample and level-shift circuit 96 may be connected to the gate side of the high-side switch 70. The drain side of the high- side switch 70 may be connected to a voltage supply 48. The output pin 72 may be connected to a circuit load. In certain non-limiting embodiments, a low-side switch may be included and connected to the output pin 72, such that the high-side switch 70 and the low-side switch constitute a half-bridge configuration.
Still referring to FIG. 5, the sample and level-shift circuit 96 may eliminate a need for a charge-pump when driving the high-side switch 70. The sampling capacitor 96 may sample the voltage of the voltage supply 98. The sampling capacitor 96 may then be used to charge the gate side capacitance of the high-side switch 70. The charging of the gate side capacitance may enable the high-side switch 70 to turn "on." In one non-limiting embodiment, when the high-side switch 70 is "on," an input voltage may be supplied to a circuit load.
The voltage supply 98 may supply a fixed or variable supply voltage. In certain embodiments, it may be beneficial for the voltage supply 42 to be 1.8, 2.5, 3.3, or 5 volts.
10 Alternatively, any other voltage level may be supplied by the voltage supply 42. In one non- limiting embodiment, the voltage supply 98 may be configured to increase the supplied voltage over a predetermined time (i.e. ramp voltage). In one non-limiting embodiment, the voltage supply 98 may be used as a charge-limiting mechanism. An adjustable voltage supply 98 may limit a voltage corresponding to charging the sampling capacitor. As such, the slew rate of the high-side switch may be controlled.
In one non-limiting embodiment, the slew control circuit may include other types of charge-limiting mechanisms. The charge-limiting mechanism may limit the sampled current of the sampling capacitor 58. In certain non-limiting embodiments, the charge-limiting mechanism may limit the sampled voltage of the sampling capacitor 58. The sampled current may be within the range 5 μΑ to 5 mA. The sampled voltage may be within the range 0% to 100% of the final target gate-source voltage. The charge-limiting mechanism may be configured to limit a frequency corresponding to a sample and level-shift circuit.
It will be appreciated by those skilled in the art that while the invention has been described above in connection with particular embodiments and examples, the invention is not necessarily so limited, and that numerous other embodiments, examples, uses, modifications and departures from the embodiments, examples and uses are intended to be encompassed by the claims attached hereto. The entire disclosure of each patent and publication cited herein is incorporated by reference, as if each such patent or publication were individually incorporated by reference herein. Various features and advantages of the invention are set forth in the following claims.
11

Claims

CLAIMS What is claimed is:
1. A circuit for slew rate control for a high-side switch, the circuit comprising: a sample and level-shift circuit, the sample and level-shift circuit connected to the high-side switch;
a charge-limiting circuit; and
a sampling capacitor configured to:
sample an input voltage corresponding to the sample and level-shift circuit; and
charge a gate capacitance of the high-side switch; and
wherein the charge-limiting circuit configured to limit a rate of charge transferred to the gate capacitance of the high-side switch per unit of time.
2. The circuit of Claim 1, wherein the charge-limiting circuit is further configured to limit a current corresponding to the sampling capacitor.
3. The circuit of Claim 1, wherein the charge-limiting circuit is further configured to limit a voltage corresponding to the sampling capacitor.
4. The circuit of any of Claims 1-3, wherein the charge-limiting circuit is further configured to limit a sampling capacitance corresponding to the sample and level-shift circuit.
5. The circuit of any of Claims 1-3, wherein the charge-limiting circuit is further configured to limit a frequency corresponding to the sample and level-shift circuit.
6. The circuit of any of Claims 1-5, wherein the high-side switch is an n-channel metal-oxide semiconductor field-effect transistor (nMOS transistor).
7. The circuit of any of Claims 1-6, wherein the slew rate control circuit for the high-side switch is an integrated circuit on a single chip.
12
8. The circuit of any of Claims 1-7, wherein the charge-limiting circuit includes an adjustable voltage supply.
9. The circuit of any of Claims 1-8, wherein the charge-limiting circuit includes the sampling capacitor.
10. The circuit of any of Claims 1-9, wherein:
the sampling capacitor is an adjustable sampling capacitor; and
the charge-limiting circuit includes the sampling capacitor.
11. A method for controlling a slew rate of a high-side switch, the method comprising:
supplying an input current to a sample and level-shift circuit;
sampling an input voltage with a sampling capacitor configured for the sampling of the input voltage;
level-shifting the input voltage;
charging a gate capacitance of the high-side switch using the sampling capacitor; and limiting a charge supplied to the sampling capacitor, the charge limited by at least one current sink.
12. The method of Claim 1 1, further comprising connecting a transistor in parallel with the at least one current sink, and turning on the transistor to remove any charge limitation corresponding to the at least one current sink.
13. The method of any of Claims 1 1-12, further comprising selecting one of the at least one current sink or the at least one current sink, corresponding to a different high-side switch slew rate.
14. The method of any of Claims 1 1-13, further comprising limiting a current corresponding to the sampling capacitor.
13
15. The method of any of Claims 11-13, further comprising limiting a voltage corresponding to the sampling capacitor.
16. The method of any of Claims 11-15, further comprising limiting a sampling capacitance corresponding to the sample and level-shift circuit.
17. The method of any of Claims 11-16, further comprising limiting a frequency corresponding to the sample and level-shift circuit.
18. The method of any of Claims 11-17, wherein the high-side switch is an n- channel metal-oxide semiconductor field-effect transistor (nMOS transistor).
19. The method of any of Claims 11-18, wherein the slew rate is controlled from an integrated circuit on a single chip.
20. The method of any of Claims 11-19, wherein charge limiting is performed by an adjustable voltage supply.
21. The method of any of Claims 11-20, wherein charge limiting is further performed by the sampling capacitor.
22. A switch apparatus, comprising:
a high-side switch; and
any of the circuits of Claims 1-10.
23. A microcontroller, comprising:
a high-side switch; and
any of the circuits of Claims 1-10.
14
PCT/US2018/026686 2017-04-10 2018-04-09 Slew control for high-side switch WO2018191154A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE112018001948.9T DE112018001948T5 (en) 2017-04-10 2018-04-09 CONTROL OF THE FLANK PART FOR A HIGH-SIDE SWITCH
CN201880011210.7A CN110268630B (en) 2017-04-10 2018-04-09 Swing control for high side switch
JP2019541714A JP7307680B2 (en) 2017-04-10 2018-04-09 Slew control of high-side switch
KR1020197022569A KR102498234B1 (en) 2017-04-10 2018-04-09 Slew Control for High-Side Switches

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
IN201711012738 2017-04-10
IN201711012738 2017-04-10
US15/916,421 2018-03-09
US15/916,421 US10516333B2 (en) 2018-03-09 2018-03-09 Slew control for high-side switch

Publications (1)

Publication Number Publication Date
WO2018191154A1 true WO2018191154A1 (en) 2018-10-18

Family

ID=63711294

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2018/026686 WO2018191154A1 (en) 2017-04-10 2018-04-09 Slew control for high-side switch

Country Status (4)

Country Link
KR (1) KR102498234B1 (en)
CN (1) CN110268630B (en)
TW (1) TW201842725A (en)
WO (1) WO2018191154A1 (en)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5426334A (en) * 1992-04-06 1995-06-20 Linear Technology Corp. Micropower gate charge pump for power MOSFETS
US20120126861A1 (en) * 2010-11-19 2012-05-24 Kazuki Sasaki Load driving circuit
US20130241601A1 (en) * 2012-03-15 2013-09-19 Tsung-Lin Chen High-side driver circuit
US9148078B2 (en) * 2012-11-19 2015-09-29 Rohm Co., Ltd. Switch driving circuit

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5742193A (en) * 1996-10-24 1998-04-21 Sgs-Thomson Microelectronics, Inc. Driver circuit including preslewing circuit for improved slew rate control
US6566827B2 (en) * 2000-11-09 2003-05-20 Matsushita Electric Industrial Co., Ltd. Disk drive apparatus and motor
JP4168836B2 (en) * 2003-06-03 2008-10-22 ソニー株式会社 Display device
JP4360326B2 (en) * 2005-01-21 2009-11-11 サンケン電気株式会社 Resonant switching power supply
JP2008139697A (en) * 2006-12-04 2008-06-19 Nec Electronics Corp Circuit and method for driving capacitive load, and method of driving liquid crystal display device
KR101989575B1 (en) * 2012-12-07 2019-06-14 삼성전자주식회사 Adaptive power converting device
US9240780B1 (en) * 2014-07-21 2016-01-19 Continental Automotive Systems, Inc. Preventing voltage pulse propagation in a disabled capacitive feedback slew-controlled switch
US9667245B2 (en) * 2014-10-10 2017-05-30 Efficient Power Conversion Corporation High voltage zero QRR bootstrap supply
US20170070223A1 (en) * 2015-06-11 2017-03-09 KSR IP Holdings, LLC Dv/dt control in mosfet gate drive

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5426334A (en) * 1992-04-06 1995-06-20 Linear Technology Corp. Micropower gate charge pump for power MOSFETS
US20120126861A1 (en) * 2010-11-19 2012-05-24 Kazuki Sasaki Load driving circuit
US20130241601A1 (en) * 2012-03-15 2013-09-19 Tsung-Lin Chen High-side driver circuit
US9148078B2 (en) * 2012-11-19 2015-09-29 Rohm Co., Ltd. Switch driving circuit

Also Published As

Publication number Publication date
KR102498234B1 (en) 2023-02-09
CN110268630B (en) 2023-09-05
CN110268630A (en) 2019-09-20
KR20190133665A (en) 2019-12-03
TW201842725A (en) 2018-12-01

Similar Documents

Publication Publication Date Title
EP2963821B1 (en) Load drive control device
EP1881606B1 (en) Switch arrangement and method for electrical switching
EP2426820B1 (en) Circuit controlling HS-NMOS power switches with slew-rate limitation
US8970185B1 (en) Method for maintaining high efficiency power conversion in DC-DC switching regulators over wide input supply range
EP2800274B1 (en) Gate driver circuit
CN107659295B (en) Isolated gate driver and power device drive system including the same
US10516333B2 (en) Slew control for high-side switch
EP2978130B1 (en) Circuit for controlling slew rate of a high-side switching element
KR101603566B1 (en) Semiconductor device drive circuit and semiconductor device drive unit
US10666039B2 (en) Electronic fuse circuit, corresponding device and method
US10243548B2 (en) Gate driver circuit for high-side switch
WO2016203691A1 (en) Switching element driving device
CN114096857B (en) Apparatus and method for measuring current flowing through PWM controlled inductive load
JP7307680B2 (en) Slew control of high-side switch
WO2018191154A1 (en) Slew control for high-side switch
US7924065B2 (en) Control circuit for a power field-effect transistor and method for configuring a control circuit for a power field-effect transistor
US20180302083A1 (en) Switching driving circuit, switching circuit, and power supply device
JP2012049664A (en) Overcurrent detector
US9871448B2 (en) Super N-phase switching mode power supply
JP2021512535A (en) Control of high-side switching elements using bootstrap capacitors
CN105322927B (en) Method for operating a driver circuit for controlling a field effect transistor structure
KR20140073800A (en) Circuit for elctronic relay

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 18721550

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 20197022569

Country of ref document: KR

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 2019541714

Country of ref document: JP

Kind code of ref document: A

122 Ep: pct application non-entry in european phase

Ref document number: 18721550

Country of ref document: EP

Kind code of ref document: A1

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载