WO2013046377A1 - 半導体装置およびその製造方法 - Google Patents
半導体装置およびその製造方法 Download PDFInfo
- Publication number
- WO2013046377A1 WO2013046377A1 PCT/JP2011/072273 JP2011072273W WO2013046377A1 WO 2013046377 A1 WO2013046377 A1 WO 2013046377A1 JP 2011072273 W JP2011072273 W JP 2011072273W WO 2013046377 A1 WO2013046377 A1 WO 2013046377A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- diode
- igbt
- trench
- region
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 126
- 238000004519 manufacturing process Methods 0.000 title claims description 35
- 238000000034 method Methods 0.000 title description 33
- 239000000758 substrate Substances 0.000 claims abstract description 49
- 239000013078 crystal Substances 0.000 claims abstract description 17
- 230000007547 defect Effects 0.000 claims abstract description 17
- 239000000463 material Substances 0.000 claims description 50
- 239000011800 void material Substances 0.000 claims description 31
- 239000012535 impurity Substances 0.000 claims description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 29
- 229920005591 polysilicon Polymers 0.000 description 29
- 238000010586 diagram Methods 0.000 description 13
- 238000010438 heat treatment Methods 0.000 description 9
- 238000005530 etching Methods 0.000 description 8
- 150000002500 ions Chemical class 0.000 description 8
- 238000000926 separation method Methods 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 230000001678 irradiating effect Effects 0.000 description 4
- 238000010301 surface-oxidation reaction Methods 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 230000001590 oxidative effect Effects 0.000 description 2
- 238000011084 recovery Methods 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 239000007864 aqueous solution Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 230000001771 impaired effect Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3086—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/60—Impurity distributions or concentrations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0107—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
- H10D84/0109—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/322—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
- H01L21/3221—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering
Definitions
- the technology described in this specification relates to a semiconductor device and a manufacturing method thereof.
- Patent Document 1 Japanese Patent Publication No. 2007-103770 (Patent Document 1) and Japanese Patent Publication No. 2008-192737 (Patent Document 2) disclose a semiconductor device in which a diode region and an IGBT region are formed on the same semiconductor substrate. Has been.
- a damage layer for controlling the lifetime of the carrier is formed in the diode region of these semiconductor devices.
- the damaged layer is formed by irradiating light ions or the like in the depth direction of the semiconductor substrate.
- light ions or the like are irradiated in a state where a region of the semiconductor substrate where the damaged layer is not formed is covered with a mask.
- alignment adjustment is required to align the position of the damaged layer and the position of the diode region. If the alignment accuracy is insufficient and the position for forming the mask is not appropriate, a damage layer is also formed in the IGBT region. If the damaged layer is formed in the IGBT region, the IGBT characteristics may deteriorate, for example, the on-resistance of the IGBT increases and the loss increases.
- An object of the present application is to provide a configuration of a semiconductor device capable of selectively forming a damage layer in a diode region without using a mask to irradiate light ions or the like, and a manufacturing method thereof.
- This specification discloses a semiconductor device in which a diode region and an IGBT region are formed on the same semiconductor substrate.
- the diode region is formed on the first conductive type anode layer exposed on the surface of the semiconductor substrate, the first conductive type diode body layer formed on the back side of the anode layer, and the back side of the diode body layer.
- the IGBT region is formed on the second conductivity type emitter layer exposed on the surface of the semiconductor substrate, and on the side and back side of the emitter layer, and a part thereof is exposed on the surface of the semiconductor substrate.
- An IGBT body layer of one conductivity type a second conductivity type IGBT drift layer formed on the back surface side of the IGBT body layer, a first conductivity type collector layer formed on the back surface side of the IGBT drift layer, An IGBT gate that penetrates the IGBT body layer from the surface side of the semiconductor substrate and reaches the IGBT drift layer.
- the second layer presses the first layer from the inside to the outside of the diode trench.
- a lifetime control region is formed at least at the depth of the lower end of the second layer, and the crystal defect density in the lifetime control region is higher than the crystal defect density outside the lifetime control region.
- the second layer presses the first layer from the inside to the outside of the diode trench. Accordingly, the first layer is pressed in the range where the second layer is formed, and the first layer is not pressed in the range where the second layer is not formed. As a result, a lifetime control region having a high crystal defect density is formed in the vicinity of the depth of the lower end of at least the second layer of the semiconductor substrate. Since the lower end of the second layer is located deeper than the boundary between the diode body layer and the diode drift layer, the lifetime control region is formed in the diode drift layer.
- a semiconductor device capable of selectively forming a damage layer in a diode region without irradiating light ions or the like using a mask can be provided.
- the lifetime control region is formed corresponding to the position of the diode trench, alignment adjustment is unnecessary and the reproducibility is excellent. Since alignment adjustment and irradiation with light ions or the like are not required, a manufacturing process can be simplified, and a semiconductor device capable of forming a lifetime control region with high accuracy can be provided.
- the second material that is the material of the second layer may be an oxide of the first material that is the material of the first layer.
- the present application can also provide a method for manufacturing the semiconductor device.
- the second material is an oxide of the first material, and in the step of expanding, the first material may be oxidized and expanded in the void.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 6 is a diagram for explaining the method for manufacturing the semiconductor device according to the first embodiment.
- FIG. 7 is a cross-sectional view of a semiconductor device according to Example 2.
- FIG. 6 is a diagram illustrating a method for manufacturing a semiconductor device according to Example 2.
- FIG. 6 is a diagram illustrating a method for manufacturing a semiconductor device according to Example 2.
- FIG. 6 is a diagram illustrating a method for manufacturing a semiconductor device according to Example 2.
- FIG. 6 is a diagram illustrating a method for manufacturing a semiconductor device according to Example 2.
- This specification discloses a semiconductor device in which a diode region and an IGBT region are formed on the same semiconductor substrate.
- a vertical diode trench that reaches the diode drift layer from the surface side of the semiconductor substrate is formed.
- a first layer is embedded in the diode trench, and a second layer is embedded in the first layer.
- the lower end of the second layer is located deeper than the boundary between the diode body layer and the diode drift layer.
- the second layer presses the first layer from the inside to the outside of the diode trench.
- a lifetime control region is formed in the diode drift layer. The lifetime control region is formed near the lower end of the second layer.
- the lifetime control region is formed at least at the depth of the lower end of the second layer, and further (above the surface of the semiconductor substrate) or below (semiconductor surface) the depth of the lower end of the second layer. It may extend to the back surface of the substrate.
- the same material as the gate electrode formed in the IGBT region may be used. If the same material as the gate electrode in the IGBT region is used as the first material to be the material of the first layer, the step of forming the first layer and the step of forming the gate electrode can be shared.
- the first material although not limited, polysilicon, silicon nitride (SiN x ), silicon germanium (SiGe), silicon carbide (SiC), or the like can be suitably used.
- the first layer may be separated from a surface electrode (for example, an emitter electrode) formed on the surface of the semiconductor substrate by an insulating film. Alternatively, the first layer and the surface electrode may be electrically connected.
- the second layer may be any material that is embedded in the first layer and presses the first layer from the inside to the outside of the diode trench.
- the second layer may be formed by filling the void of the first layer with a material that expands in volume by heat treatment.
- the second layer may be formed of a material that is generated in the void of the first layer by heat treatment and expands in volume. The second layer pressurizes the first layer from the inside to the outside of the diode trench as a result of the second layer being generated or volume expanded by heat treatment.
- the second material used as the material of the second layer is a heat treatment usually performed in a semiconductor device manufacturing process (for example, a silicon oxide film forming step such as a surface insulating film, or a heat treatment in an annealing process after implanting impurity ions). ) Is preferably produced or volume expanded.
- the second layer is preferably an oxide formed by oxidizing the first layer.
- the first layer is formed with a void, and then the portion of the first layer facing the void is oxidized to grow an oxide film on the surface of the first layer in the void. It is preferable to form the second layer. It is possible to perform the step of forming the second layer using heat treatment that is normally performed in the manufacturing process of the semiconductor device.
- the first layer has voids means that the surfaces of the first layers are separated from each other through a space in the diode trench, or the surface of the first layer. It means that they are in contact with each other.
- the second layer only needs to be filled with voids in the formation process, and preferably expands beyond the void volume.
- the semiconductor device may include a buffer layer in contact with the back surface of the drift layer, and a collector layer and a cathode layer may be formed in contact with the back surface of the buffer layer.
- the first layer and the second layer may be isolated from or in contact with the surface electrode.
- the semiconductor device disclosed in the present application can be easily manufactured by using a conventional method for manufacturing a semiconductor device.
- the first layer and the second layer are formed in the trench formed in the diode region without adding a complicated manufacturing process, while the void formed in the trench formed in the IGBT region is free of voids.
- the gate electrode can be filled.
- the first layer and the gate electrode are made of the same material, or in addition to this, when the second layer is an oxide generated by heat-treating the first layer, the gate electrode or the surface insulating film It is possible to form the first layer and the second layer of the diode region at the same time by using the process of forming etc., and the number of processes is reduced.
- the trench width of the diode gate width in the direction perpendicular to the longitudinal direction of the trench
- a first layer having a void is formed in the diode trench
- the gate electrode can be filled in the IGBT trench without any voids.
- the trench width of the IGBT gate is inclined so as to become narrower from the front surface side to the back surface side of the semiconductor substrate, while the trench width of the diode gate is designed to be constant in the depth direction of the semiconductor substrate.
- the first layer and the gate electrode can be formed.
- the lifetime control region when the lifetime control region is formed by forming the second layer, the reproducibility of the position where the lifetime control region is formed is superior to the case of irradiating the conventional charged particles. ing.
- the lifetime control region can be formed at an appropriate position with good reproducibility by examining the relationship between the position of the second layer and the like and the lifetime control region in advance through experiments and simulations. Since reproducibility can be ensured, it is not necessary to increase the interval between the IGBT region and the diode region in consideration of manufacturing variations. For this reason, even if the interval between the IGBT region and the diode region is designed to be narrower than before, the lifetime control region can be prevented from being formed in the IGBT region.
- a semiconductor device 10 shown in FIG. 1 is an RC-IGBT in which an IGBT and a diode are formed on the same semiconductor substrate 100.
- the semiconductor device 10 includes a semiconductor substrate 100, an insulating gate 130, a dummy gate 140 and a surface insulating film 150 formed on the surface side of the semiconductor substrate 100, a surface electrode 102 in contact with the surface of the semiconductor substrate 100, and the semiconductor substrate 100. And a back electrode 103 in contact with the back surface.
- the semiconductor substrate 100 includes an IGBT region 11 and a diode region 12.
- the insulated gate 130 and the dummy gate 140 are formed on the semiconductor substrate 100 at substantially constant intervals.
- the semiconductor substrate 100 includes an n + -type emitter layer 114, a p + -type body contact layer 115, a p + -type anode layer 125, a p-type body layer 113, an n-type drift layer 112, p A + type collector layer 111 and an n + type cathode layer 121 are provided.
- the emitter layer 114, the body contact layer 115 and the anode layer 125 are exposed on the surface of the semiconductor substrate 100 and are in contact with the surface electrode 102.
- the body layer 113 is formed on the back surface of the emitter layer 114, the body contact layer 115, and the anode layer 125.
- the drift layer 112 is formed on the back surface of the body layer 114.
- the collector layer 111 and the cathode layer 121 are formed on the back surface of the drift layer 112.
- Collector layer 111, body contact layer 115, and anode layer 125 have a higher p-type impurity concentration than body layer 114.
- the emitter layer 114 and the cathode layer 121 have an n-type impurity concentration higher than that of the drift layer 112.
- the diode drift layer and the IGBT drift layer are formed as one layer (drift layer 112). Of the drift layer 112, a portion included in the IGBT region 11 is an IGBT drift layer, and a portion included in the diode region 12 is a diode drift layer.
- a part of the diode body layer and the IGBT body layer are formed as one layer (body layer 113).
- body layer 113 the portion included in the IGBT region 11 is an IGBT body layer, and the portion included in the diode region 12 is a diode body layer.
- the IGBT body layer further includes a body contact layer 115.
- an insulating gate 130 that penetrates the body layer 113 from the surface side of the semiconductor substrate 100 and reaches the drift layer 112 is formed.
- the insulated gate 130 includes a gate insulating film 132 formed on the inner wall of the trench 131 formed on the surface side of the semiconductor substrate 100, and a gate electrode 133 covered with the gate insulating film 132 and filled in the trench 131. I have.
- the insulated gate 130 is in contact with a portion of the body layer 113 that separates the emitter layer 114 and the drift layer 112.
- the gate electrode 133 is isolated from the surface electrode 102 by the surface insulating film 150.
- a dummy gate 140 that penetrates the body layer 113 from the surface side of the semiconductor substrate 100 and reaches the drift layer 112 is formed.
- the dummy gate 140 includes a dummy gate insulating film 142 formed on the inner wall of the trench 141, a first layer 143 covered with the dummy gate insulating film 142 and filled in the trench 141, and embedded in the first layer 143.
- the second layer 144 is provided.
- the dummy gate 140 is in contact with the body layer 113.
- the first layer 143 is isolated from the surface electrode 102 by the surface insulating film 150.
- the trench width D12 of the dummy gate 140 is wider than the trench width D11 of the insulated gate 130.
- the second layer 144 extends along the longitudinal direction of the dummy gate 140.
- the lower end 144 a of the second layer 144 is located at a depth deeper than the boundary between the body layer 113 and the drift layer 112.
- the second layer 144 presses the first layer 143 from the inside of the trench 141 to the outside.
- the first layer 143 is not pressed.
- the second layer 144 is in contact with the first layer 143 in the back surface direction of the semiconductor substrate 100, the longitudinal direction of the dummy gate, and the trench width direction (short direction).
- the second layer 144 is in contact with the surface insulating layer 153 in the surface direction of the semiconductor substrate 100.
- the gate electrode 133 and the first layer 143 are formed of the same material (polysilicon).
- the second layer uses the oxide (silicon oxide) of the first layer 143 as a material.
- a lifetime control region 127 is formed in the drift layer 112 in the diode region 52.
- the lifetime control region 127 extends to the boundary between the IGBT region 51 and the diode region 52 (which coincides with the boundary between the collector layer 111 and the cathode layer 121), but is not formed in the IGBT region 51.
- the lifetime control region 127 is formed at and near the depth of the lower end 144a of the second layer 144, and extends in the planar direction of the semiconductor substrate 100 at this depth.
- the crystal defect density in the lifetime control region 127 is higher than the crystal defect density in the drift layer 112 outside the lifetime control region 127.
- the lifetime control region 127 is formed in the diode region 51, the lifetime of carriers can be reduced, and the diode characteristics (for example, recovery characteristics) can be improved. On the other hand, since the lifetime control region 127 is not formed in the IGBT region 51, the IGBT characteristics are not impaired (for example, the on-resistance of the IGBT is not increased).
- a manufacturing method of the semiconductor device 10 will be described focusing on manufacturing steps of the insulated gate 130 and the dummy gate 140.
- the first material that is the material of the first layer 143 is polysilicon
- the second material that is the material of the second layer 144 is silicon oxide that is an oxide of the first material.
- the semiconductor wafer 500 is prepared.
- the semiconductor wafer 500 is an n-type silicon wafer.
- a patterned resist 601 is formed on the surface of the semiconductor wafer 500, and the silicon wafer is etched.
- a trench 531 is formed in the IGBT region 51 and a trench 541 is formed in the diode region 52. Similar to FIG. 1, the width of the trench 531 is D11, and the width of the trench 541 is D12 (D11 ⁇ D12).
- a silicon nitride film can be used instead of the resist 601.
- a surface oxidation process is performed. As a result, as shown in FIG. 3, an oxide layer 602 that is an insulating film is formed on the surface of the semiconductor wafer 500 and the inner walls of the trenches 531 and 541.
- a polysilicon layer 630 is formed.
- the polysilicon layer 630 is filled in the trench 531 and is formed along the inner wall of the trench 541.
- the polysilicon layer 630 formed along the inner wall of the trench 541 is opposed to and separated from the spacing surface 631 through the space (void 544), and is in contact with each other at the contact surface 632.
- the lower end of the separation surface 631 (that is, the lower end of the void 544) is adjusted so as to be positioned at a depth deeper than the boundary between the body layer and the drift layer when the body layer is formed in a process described later.
- the polysilicon layer 630 Since the trench 531 is narrower than the trench 541, the polysilicon layer 630 is filled without any voids in the trench 531, and at the same time, the polysilicon layer 630 has voids 544 in the trench 541. It is formed. By adjusting the width D11 of the trench 531, the width D12 of the trench 541, and the thickness P of the polysilicon layer 630 so as to satisfy D11 ⁇ 2P ⁇ D12, the polysilicon layer 630 inside the trench 531 and the trench 541 is illustrated. 4 is possible.
- the polysilicon layer 630 filled in the trench 531 becomes the gate electrode 133.
- the polysilicon layer 630 formed in the trench 541 becomes the first layer 143.
- unnecessary portions of the polysilicon layer 630 are removed using a method such as dry etching.
- the upper portion 632 of the polysilicon layer 630 is removed, and the separation surface 631 is exposed.
- the surface oxidation treatment of the polysilicon layer 630 is performed.
- an oxide layer 640 is formed on the surface of the polysilicon layer 630 and the surface of the oxide layer 602 exposed in FIG.
- the oxide layer 640 is also formed on the surface of the separation surface 631 of the polysilicon layer 630, and the void 544 in the trench 541 is filled with the oxide layer 640.
- a void oxide layer 641 that is a part of the oxide layer 640 filled in the void is embedded in the polysilicon layer 630.
- the void oxide layer 641 expands larger than the volume of the void 544, the void oxide layer 641 is the first layer in the range where the void oxide layer 641 is formed along the depth direction of the semiconductor substrate 500. 143 is pressed from the inside to the outside of the trench 541. In the range where the void oxide layer 641 is not formed, the polysilicon layer 630 is not pressed. Therefore, by forming the void oxide layer 641, stress acting on the semiconductor wafer 500 is generated in the diode region 52 in the range where the void oxide layer 641 is formed, as indicated by the arrows in FIG. Due to this stress, a crystal defect region 527 is formed in the semiconductor wafer 500 as shown in FIG.
- the crystal defect region 527 is formed starting from the lower end of the void oxide layer 641, the crystal defect is adjusted by adjusting the depth of the lower end of the void oxide layer 641 (or the depth of the lower end of the void 544). The position (depth) at which the region 527 is formed can be adjusted.
- semiconductor layers such as a collector layer 511, a cathode layer 512, a body layer 513, an emitter layer 514, a body contact layer 515, and an anode layer 525 are formed in the semiconductor wafer 500. Further, a surface insulating film 550, a front surface electrode 502, a back surface electrode 503, and the like are formed on the front surface or the back surface of the semiconductor wafer 500.
- the crystal defect region 527 is located in the drift layer 512 of the diode region 52, and functions as a lifetime control region that reduces the lifetime of carriers.
- the semiconductor device 10 shown in FIG. 1 can be manufactured by dicing the semiconductor wafer 500 shown in FIG.
- the second material that is the material of the second layer 144 is an oxide that is formed by oxidizing the first material that is the material of the first layer 143. .
- the second layer 144 is formed by a heat treatment normally performed in the semiconductor device manufacturing process.
- a void oxide layer 641 to be the second layer 144 is formed, and its volume expands.
- the void oxide layer 641 to be the second layer 144 is connected to the polysilicon layer 630 to be the first layer 143 from the inside of the diode trench. By pressing outward, a crystal defect region 527 is formed in the semiconductor layer around the trench 541.
- the lifetime control region is formed in the diode drift layer.
- the gate electrode can be filled in the IGBT trench without a void, the crystal defect region 527 is not formed.
- a semiconductor device capable of selectively forming a damaged layer only in a diode region without irradiating light ions or the like using a mask can be provided. Since the lifetime control region is formed corresponding to the position of the diode trench, alignment adjustment is unnecessary and the reproducibility is excellent. According to the first embodiment, the manufacturing process is simplified, and the lifetime control region can be formed with high accuracy.
- the form of the first layer having voids formed in the diode trench is not limited to the trench 541 shown in FIG.
- a polysilicon layer 630 a that has a contact surface 632 a but does not have a separation surface may be designed to be formed inside the trench 541.
- FIG. 10 it may be designed such that a polysilicon layer 630b having a separation surface 631b but no contact surface is formed inside the trench 541.
- an oxide film 640b is formed on the surface of the separation surface 631b as shown in FIG. Similar to FIGS. 6 and 7, if the distance d of the facing separation surface 631b shown in FIG. 10 is designed to have a relationship of 2a> d with respect to the thickness a of the oxide film 640b shown in FIG.
- the crystal defect region is formed by the stress when the second layer is generated.
- the semiconductor device 30 shown in FIG. 12 is an RC-IGBT in which an IGBT and a diode are formed on the same semiconductor substrate 300.
- the semiconductor device 30 differs from the semiconductor device 10 in the shapes of the insulated gate 330 formed in the IGBT region 31 and the dummy gate 340 formed in the diode region 32.
- the trench width of the trench 331 becomes narrower from the front surface side to the back surface side of the semiconductor substrate 300.
- the trench width of the trench 341 is substantially constant from the surface side of the semiconductor substrate 300 to the vicinity of the bottom surface of the trench 341.
- the trench width D32 of the dummy gate 340 is narrower than the trench width D31 of the insulated gate 330. Since the other configuration is the same as that of the semiconductor device 10 shown in FIG. 1, duplicate explanation is omitted by replacing the reference number 100 in FIG. 1 with the number 300 in FIG.
- the trench width of the trench 331 of the insulated gate 330 is narrowed from the front surface side to the back surface side of the semiconductor substrate 300. For this reason, in the manufacturing process of the semiconductor device 30, voids are unlikely to occur when filling polysilicon or the like to be the gate electrode 333.
- the trench width of the trench 341 of the dummy gate 340 is substantially constant in the depth direction of the semiconductor substrate 300, if the first layer 343 is formed simultaneously with the filling of the gate electrode 333, voids are formed in the first layer 343. It is easy to generate. If the trench 331 is shaped as shown in FIG.
- the first layer in a state having voids in the trench 341. 343 can be formed, and the trench 331 can be filled with the gate electrode 333 without voids.
- the second layer can be formed by the heat treatment normally performed in the semiconductor device manufacturing process, and the lifetime control region 327 can be formed.
- an n-type semiconductor wafer 700 (silicon wafer) is prepared, and as shown in FIG. 13, a patterned mask 811 is formed on the surface of the IGBT region 71 of the semiconductor wafer 700, and is patterned on the surface of the diode region 72.
- a mask 801 is formed.
- the mask 801 is made of a silicon nitride film, and the mask 811 is made of a silicon oxide film.
- etching solution for example, KOH, tetramethylammonium hydroxide aqueous solution (TMAH)
- plasma for example, SF 6 , HBr, or O 2
- Etching is performed using plasma or the like.
- a trench 731 is formed in the IGBT region 71 and a trench 732 is formed in the diode region 72 as shown in FIG.
- the trench widths of the trench 731 and the trench 732 are substantially constant from the surface side of the semiconductor wafer 700 to the vicinity of the bottom surfaces of the trenches 731 and 741.
- an etching process is performed using an etching solution (for example, hydrofluoric acid) that selectively etches silicon oxide.
- an etching solution for example, hydrofluoric acid
- the mask 811 is partially removed, and the surface of the semiconductor wafer 700 is exposed in the vicinity of the trench 731.
- an etching process is performed again using an etching solution that selectively etches silicon, plasma, or the like.
- an etching process is performed again using an etching solution that selectively etches silicon, plasma, or the like.
- the exposed portion of the semiconductor wafer 700 in the vicinity of the trench 731 and the portion of the inner wall of the trench 731 are removed, and a trench 751 is formed.
- the trench 751 has a trench width that decreases from the front surface side to the back surface side of the semiconductor wafer 700.
- the inner wall portion of the trench 741 is also removed to form a trench 761.
- the trench width of the trench 761 is substantially constant in the depth direction of the semiconductor substrate 700.
- the semiconductor device 30 shown in FIG. 12 can be formed.
- the trench 751 can be filled with polysilicon as in FIG. 4, and voids are formed in the trench 761. It is possible to form polysilicon in the state of holding.
- FIGS. 5 to 6 if a thermal oxidation process is performed after removing a part of the polysilicon, an oxide film to be the second layer 344 is formed in the trench 761, and as in FIG. Stress is generated in the vicinity and a crystal defect region is formed. Further, as in FIG. 8, dicing is performed after the other structure of the semiconductor device 30 shown in FIG. 12 is formed.
- the first and second embodiments and the modification examples have been illustrated and described, other methods may be used when forming the first layer and the second layer of the diode gate.
- the void may be filled as a second layer with a material that expands by heat treatment.
- the first layer and the gate electrode may not be the same material. As described in the above embodiments, etc., if the same material is used for the first layer and the gate electrode, they can be formed simultaneously in the same process, so that the number of steps in the manufacturing process of the semiconductor device can be reduced. preferable.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
図1に示す半導体装置10は、IGBTとダイオードが同一の半導体基板100に形成されたRC-IGBTである。
半導体装置10の製造方法について、絶縁ゲート130およびダミーゲート140の製造工程を中心に説明する。既に説明したとおり、第1層143の材料となる第1材料はポリシリコンであり、第2層144の材料となる第2材料は、第1材料の酸化物であるシリコン酸化物である。
ダイオードトレンチ内に形成される、ボイドを有する状態の第1層の形態は、図4等に示すトレンチ541に限られない。例えば、図9に示すように、接触面632aを有するが、離間面を有さないポリシリコン層630aがトレンチ541の内部に形成されるように設計してもよい。ポリシリコン層630aに表面酸化処理を行うことによって接触面632aの表面に酸化膜が形成され、図6および7と同様に、酸化膜が生成する際の応力によって結晶欠陥領域が形成される。
Claims (4)
- ダイオード領域とIGBT領域が同一半導体基板に形成されている半導体装置であって、
ダイオード領域は、
半導体基板の表面に露出している第1導電型のアノード層と、
アノード層の裏面側に形成されている第1導電型のダイオードボディ層と、
ダイオードボディ層の裏面側に形成されている第2導電型のダイオードドリフト層と、
ダイオードドリフト層の裏面側に形成されており、ダイオードドリフト層より第2導電型の不純物濃度が高い、第2導電型のカソード層と、
半導体基板の表面側からダイオードドリフト層に達するダイオードトレンチ内に埋め込まれた第1層と、
第1層内に埋設されており、その下端がダイオードボディ層とダイオードドリフト層との境界よりも深い深さに位置している第2層と、
を備えており、
IGBT領域は、
半導体基板の表面に露出している第2導電型のエミッタ層と、
エミッタ層の側方および裏面側に形成されており、その一部が半導体基板の表面に露出している第1導電型のIGBTボディ層と、
IGBTボディ層の裏面側に形成されている第2導電型のIGBTドリフト層と、
IGBTドリフト層の裏面側に形成されている第1導電型のコレクタ層と、
半導体基板の表面側からIGBTボディ層を貫通し、IGBTドリフト層に達するIGBTゲートと、
を備えており、
第2層は、第1層をダイオードトレンチの内側から外側に向かって押圧しており、
ダイオードドリフト層には、少なくとも第2層の下端の深さにライフタイム制御領域が形成されており、
ライフタイム制御領域内の結晶欠陥密度は、ライフタイム制御領域外の結晶欠陥密度よりも高い、
半導体装置。 - 第2層の材料となる第2材料は、第1層の材料となる第1材料の酸化物である、請求項1に記載の半導体装置。
- 請求項1または2に記載の半導体装置の製造方法であって、
ダイオードトレンチ内に、ボイドを有する状態で第1層の材料である材料となる第1材料を充填する工程と、
充填された第1材料のボイド内に、第2層の材料となる第2材料を充填するとともに膨張させる工程とを含む、製造方法。 - 第2材料は、第1材料の酸化物であり、
膨張させる工程では、ボイド内で第1材料を酸化して膨張させる、請求項3に記載の製造方法。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201180041733.4A CN103125023B (zh) | 2011-09-28 | 2011-09-28 | 半导体装置及其制造方法 |
DE112011105681.8T DE112011105681B4 (de) | 2011-09-28 | 2011-09-28 | Verfahren zur Herstellung einer Halbleitervorrichtung |
PCT/JP2011/072273 WO2013046377A1 (ja) | 2011-09-28 | 2011-09-28 | 半導体装置およびその製造方法 |
JP2012502344A JP5488687B2 (ja) | 2011-09-28 | 2011-09-28 | 半導体装置およびその製造方法 |
US13/616,171 US8659052B2 (en) | 2011-09-28 | 2012-09-14 | Semiconductor device and method for manufacturing the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2011/072273 WO2013046377A1 (ja) | 2011-09-28 | 2011-09-28 | 半導体装置およびその製造方法 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/616,171 Continuation US8659052B2 (en) | 2011-09-28 | 2012-09-14 | Semiconductor device and method for manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2013046377A1 true WO2013046377A1 (ja) | 2013-04-04 |
Family
ID=47910293
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2011/072273 WO2013046377A1 (ja) | 2011-09-28 | 2011-09-28 | 半導体装置およびその製造方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US8659052B2 (ja) |
JP (1) | JP5488687B2 (ja) |
CN (1) | CN103125023B (ja) |
DE (1) | DE112011105681B4 (ja) |
WO (1) | WO2013046377A1 (ja) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015201617A (ja) * | 2014-03-31 | 2015-11-12 | サンケン電気株式会社 | 半導体装置及びその製造方法 |
JP2016100464A (ja) * | 2014-11-21 | 2016-05-30 | 三菱電機株式会社 | 逆導通型半導体装置 |
WO2017038296A1 (ja) * | 2015-09-03 | 2017-03-09 | 株式会社デンソー | 半導体装置 |
JPWO2017010393A1 (ja) * | 2015-07-16 | 2017-11-02 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
JP2021190657A (ja) * | 2020-06-04 | 2021-12-13 | 三菱電機株式会社 | 半導体装置 |
US11239234B2 (en) | 2017-12-14 | 2022-02-01 | Fuji Electric Co., Ltd. | Semiconductor device |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5937413B2 (ja) * | 2011-06-15 | 2016-06-22 | 株式会社デンソー | 半導体装置 |
US9184255B2 (en) | 2011-09-30 | 2015-11-10 | Infineon Technologies Austria Ag | Diode with controllable breakdown voltage |
KR20140049313A (ko) * | 2012-10-17 | 2014-04-25 | 에스케이하이닉스 주식회사 | 반도체 소자의 정렬 키 및 이의 형성 방법 |
CN104425245B (zh) | 2013-08-23 | 2017-11-07 | 无锡华润上华科技有限公司 | 反向导通绝缘栅双极型晶体管制造方法 |
JP6158058B2 (ja) * | 2013-12-04 | 2017-07-05 | 株式会社東芝 | 半導体装置 |
JP6119593B2 (ja) * | 2013-12-17 | 2017-04-26 | トヨタ自動車株式会社 | 半導体装置 |
JP6107767B2 (ja) * | 2013-12-27 | 2017-04-05 | トヨタ自動車株式会社 | 半導体装置とその製造方法 |
JP6169249B2 (ja) * | 2014-02-28 | 2017-07-26 | 三菱電機株式会社 | 半導体装置および半導体装置の製造方法 |
JP6277814B2 (ja) * | 2014-03-25 | 2018-02-14 | 株式会社デンソー | 半導体装置 |
JP6181597B2 (ja) * | 2014-04-28 | 2017-08-16 | トヨタ自動車株式会社 | 半導体装置及び半導体装置の製造方法 |
JP2016058654A (ja) * | 2014-09-11 | 2016-04-21 | 株式会社東芝 | 半導体装置 |
JP6197773B2 (ja) * | 2014-09-29 | 2017-09-20 | トヨタ自動車株式会社 | 半導体装置 |
CN105789331B (zh) | 2014-12-25 | 2019-09-17 | 无锡华润上华科技有限公司 | 半导体整流器件及其制作方法 |
US9929260B2 (en) | 2015-05-15 | 2018-03-27 | Fuji Electric Co., Ltd. | IGBT semiconductor device |
US10217738B2 (en) * | 2015-05-15 | 2019-02-26 | Smk Corporation | IGBT semiconductor device |
US9660084B2 (en) | 2015-07-01 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure and method for forming the same |
US10332990B2 (en) | 2015-07-15 | 2019-06-25 | Fuji Electric Co., Ltd. | Semiconductor device |
CN109478513B (zh) * | 2016-07-19 | 2021-09-28 | 三菱电机株式会社 | 半导体装置及其制造方法 |
TWI719262B (zh) | 2016-11-03 | 2021-02-21 | 美商應用材料股份有限公司 | 用於圖案化之薄膜的沉積與處理 |
JP2018182254A (ja) * | 2017-04-21 | 2018-11-15 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
CN110140199B (zh) * | 2017-07-14 | 2022-07-05 | 富士电机株式会社 | 半导体装置 |
KR102471273B1 (ko) * | 2017-08-22 | 2022-11-28 | 삼성전자주식회사 | 적층 구조체와 트렌치들을 갖는 반도체 소자 |
JP7114901B2 (ja) * | 2018-01-11 | 2022-08-09 | 株式会社デンソー | 半導体装置 |
CN111954926B (zh) * | 2018-04-11 | 2024-04-30 | 三菱电机株式会社 | 半导体装置、半导体晶片及半导体装置的制造方法 |
JP7250473B2 (ja) * | 2018-10-18 | 2023-04-03 | 三菱電機株式会社 | 半導体装置 |
US10651281B1 (en) * | 2018-12-03 | 2020-05-12 | Globalfoundries Inc. | Substrates with self-aligned buried dielectric and polycrystalline layers |
JP7331720B2 (ja) * | 2020-02-06 | 2023-08-23 | 三菱電機株式会社 | 半導体装置 |
JP7364027B2 (ja) * | 2020-02-12 | 2023-10-18 | 富士電機株式会社 | 半導体装置およびその製造方法 |
JP7614896B2 (ja) * | 2021-03-19 | 2025-01-16 | 株式会社東芝 | 半導体装置及びその製造方法 |
JP2024075220A (ja) * | 2022-11-22 | 2024-06-03 | 株式会社 日立パワーデバイス | 半導体装置 |
CN118630012B (zh) * | 2024-08-09 | 2024-10-29 | 安建科技(深圳)有限公司 | 一种逆导型功率半导体器件及其制造方法 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01238026A (ja) * | 1988-03-17 | 1989-09-22 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
JPH07201842A (ja) * | 1993-12-28 | 1995-08-04 | Nippon Steel Corp | 半導体装置の製造方法 |
JPH11266010A (ja) * | 1998-03-17 | 1999-09-28 | Toshiba Corp | 絶縁ゲート型半導体装置及びその製造方法 |
JP2008192737A (ja) * | 2007-02-02 | 2008-08-21 | Denso Corp | 半導体装置 |
JP2009141005A (ja) * | 2007-12-04 | 2009-06-25 | Rohm Co Ltd | 半導体装置およびその製造方法 |
JP2010263149A (ja) * | 2009-05-11 | 2010-11-18 | Toyota Motor Corp | 半導体装置 |
JP2011166052A (ja) * | 2010-02-15 | 2011-08-25 | Toyota Central R&D Labs Inc | 半導体素子とその半導体素子を備えた電力変換装置 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5929508A (en) * | 1998-05-21 | 1999-07-27 | Harris Corp | Defect gettering by induced stress |
JP4791704B2 (ja) | 2004-04-28 | 2011-10-12 | 三菱電機株式会社 | 逆導通型半導体素子とその製造方法 |
JP2007103770A (ja) * | 2005-10-06 | 2007-04-19 | Sanken Electric Co Ltd | 絶縁ゲート型バイポーラトランジスタ |
JP4240140B1 (ja) | 2007-09-10 | 2009-03-18 | トヨタ自動車株式会社 | 給電装置とその駆動方法 |
US8022472B2 (en) | 2007-12-04 | 2011-09-20 | Rohm Co., Ltd. | Semiconductor device and method of manufacturing semiconductor device |
JP4788734B2 (ja) * | 2008-05-09 | 2011-10-05 | トヨタ自動車株式会社 | 半導体装置 |
-
2011
- 2011-09-28 DE DE112011105681.8T patent/DE112011105681B4/de not_active Expired - Fee Related
- 2011-09-28 JP JP2012502344A patent/JP5488687B2/ja not_active Expired - Fee Related
- 2011-09-28 WO PCT/JP2011/072273 patent/WO2013046377A1/ja active Application Filing
- 2011-09-28 CN CN201180041733.4A patent/CN103125023B/zh not_active Expired - Fee Related
-
2012
- 2012-09-14 US US13/616,171 patent/US8659052B2/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01238026A (ja) * | 1988-03-17 | 1989-09-22 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
JPH07201842A (ja) * | 1993-12-28 | 1995-08-04 | Nippon Steel Corp | 半導体装置の製造方法 |
JPH11266010A (ja) * | 1998-03-17 | 1999-09-28 | Toshiba Corp | 絶縁ゲート型半導体装置及びその製造方法 |
JP2008192737A (ja) * | 2007-02-02 | 2008-08-21 | Denso Corp | 半導体装置 |
JP2009141005A (ja) * | 2007-12-04 | 2009-06-25 | Rohm Co Ltd | 半導体装置およびその製造方法 |
JP2010263149A (ja) * | 2009-05-11 | 2010-11-18 | Toyota Motor Corp | 半導体装置 |
JP2011166052A (ja) * | 2010-02-15 | 2011-08-25 | Toyota Central R&D Labs Inc | 半導体素子とその半導体素子を備えた電力変換装置 |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015201617A (ja) * | 2014-03-31 | 2015-11-12 | サンケン電気株式会社 | 半導体装置及びその製造方法 |
JP2016100464A (ja) * | 2014-11-21 | 2016-05-30 | 三菱電機株式会社 | 逆導通型半導体装置 |
JPWO2017010393A1 (ja) * | 2015-07-16 | 2017-11-02 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
US10211299B2 (en) | 2015-07-16 | 2019-02-19 | Fuji Electric Co., Ltd. | Semiconductor device and semiconductor device manufacturing method |
WO2017038296A1 (ja) * | 2015-09-03 | 2017-03-09 | 株式会社デンソー | 半導体装置 |
JP2017050471A (ja) * | 2015-09-03 | 2017-03-09 | 株式会社デンソー | 半導体装置 |
US11239234B2 (en) | 2017-12-14 | 2022-02-01 | Fuji Electric Co., Ltd. | Semiconductor device |
US11810914B2 (en) | 2017-12-14 | 2023-11-07 | Fuji Electric Co., Ltd. | Semiconductor device |
JP2021190657A (ja) * | 2020-06-04 | 2021-12-13 | 三菱電機株式会社 | 半導体装置 |
JP7459666B2 (ja) | 2020-06-04 | 2024-04-02 | 三菱電機株式会社 | 半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
JP5488687B2 (ja) | 2014-05-14 |
DE112011105681T5 (de) | 2014-07-10 |
US20130075784A1 (en) | 2013-03-28 |
CN103125023A (zh) | 2013-05-29 |
DE112011105681B4 (de) | 2015-10-15 |
CN103125023B (zh) | 2016-05-25 |
US8659052B2 (en) | 2014-02-25 |
JPWO2013046377A1 (ja) | 2015-03-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5488687B2 (ja) | 半導体装置およびその製造方法 | |
CN102403338B (zh) | SiC半导体器件及其制造方法 | |
JP5510309B2 (ja) | 炭化珪素半導体装置およびその製造方法 | |
JP5505407B2 (ja) | 高電圧fet用ゲートエッチング方法 | |
JP6179409B2 (ja) | 炭化珪素半導体装置の製造方法 | |
JP2007250855A (ja) | 半導体装置及びその製造方法 | |
JP5845714B2 (ja) | 炭化珪素半導体装置の製造方法 | |
CN102386100A (zh) | 制造碳化硅半导体器件的方法 | |
JP2014187364A (ja) | 炭化ケイ素デバイスを製造するための方法および炭化ケイ素デバイス | |
JP2002541660A (ja) | 半導体デバイスの製造方法 | |
JP2010263149A (ja) | 半導体装置 | |
JP2011129619A (ja) | 半導体装置の製造方法 | |
JP2013008716A (ja) | 半導体装置及びその製造方法 | |
CN104718627A (zh) | 半导体装置及其制造方法 | |
JP7643618B2 (ja) | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 | |
JP2010258252A (ja) | 半導体装置の製造方法 | |
KR100944858B1 (ko) | 반도체 장치 및 그 제조 방법 | |
JP2009283818A (ja) | 半導体装置およびその製造方法 | |
JP5446297B2 (ja) | 半導体装置の製造方法 | |
JP5353174B2 (ja) | 半導体装置の製造方法 | |
JP6511034B2 (ja) | 炭化珪素半導体装置の製造方法 | |
JP5507060B2 (ja) | 縦型トレンチmosfetの製造方法 | |
JP2010177474A (ja) | 半導体装置の製造方法 | |
JP2013004641A (ja) | 半導体装置の製造方法、半導体装置 | |
JP4127293B2 (ja) | 半導体装置及びその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201180041733.4 Country of ref document: CN |
|
ENP | Entry into the national phase |
Ref document number: 2012502344 Country of ref document: JP Kind code of ref document: A |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 11873297 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1120111056818 Country of ref document: DE Ref document number: 112011105681 Country of ref document: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 11873297 Country of ref document: EP Kind code of ref document: A1 |