WO2005020367A1 - 平面誘電体線路、高周波能動回路および送受信装置 - Google Patents
平面誘電体線路、高周波能動回路および送受信装置 Download PDFInfo
- Publication number
- WO2005020367A1 WO2005020367A1 PCT/JP2004/010829 JP2004010829W WO2005020367A1 WO 2005020367 A1 WO2005020367 A1 WO 2005020367A1 JP 2004010829 W JP2004010829 W JP 2004010829W WO 2005020367 A1 WO2005020367 A1 WO 2005020367A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- slot
- slots
- electrodes
- dielectric substrate
- line
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01P—WAVEGUIDES; RESONATORS, LINES, OR OTHER DEVICES OF THE WAVEGUIDE TYPE
- H01P3/00—Waveguides; Transmission lines of the waveguide type
- H01P3/02—Waveguides; Transmission lines of the waveguide type with two longitudinal conductors
- H01P3/023—Fin lines; Slot lines
Definitions
- the present invention relates to a planar dielectric line for transmitting a high-frequency signal such as a microwave and a millimeter wave, and a high-frequency active circuit and a transmitting / receiving device configured using the planar dielectric line.
- first and second electrodes facing each other at a predetermined interval are formed on a surface of a dielectric substrate, and the first and second electrodes are formed.
- a first slot is provided between the third and fourth electrodes, and third and fourth electrodes facing each other at a predetermined interval are formed on the back surface of the dielectric substrate, and are sandwiched between the third and fourth electrodes.
- a device provided with a second slot provided at a position facing the first slot for example, see Patent Document 1).
- the high-frequency signal propagates along the first and second slots inside the dielectric substrate while repeating total reflection between the first and second slots.
- Patent Document 1 Japanese Patent Application Laid-Open No. 8-265007
- Patent Document 2 JP-A-10-242717
- the present invention has been made in view of the above-described problems of the related art, and an object of the present invention is to concentrate electromagnetic field energy of a high-frequency signal on one side of a dielectric substrate to reduce connection loss with electronic components and the like.
- An object of the present invention is to provide a planar dielectric line, a high-frequency active circuit, and a transmission / reception device that can be reduced.
- the present invention provides a dielectric substrate, and first and second electrodes formed on a surface of the dielectric substrate so as to face each other at a predetermined interval, A first slot interposed between the first and second electrodes, and third and fourth slots formed opposite to each other on the back surface of the dielectric substrate at a predetermined interval. And a second slot interposed between the third and fourth electrodes and arranged at a position facing the first slot, along the first and second slots.
- the width dimension of the first slot and the width dimension of the second slot are set to values different from each other in a planar dielectric line for transmitting a high-frequency signal.
- the width of the first slot and the width of the second slot are set to different values, the electromagnetic field energy of the high-frequency signal is concentrated on the slot having the narrow width. be able to. For this reason, by arranging the electronic component on the slot side having the narrow width dimension, the connection loss between the planar dielectric line and the electronic component can be reduced.
- the width dimensions of the first and second slots are set to different values from each other, the design freedom of each slot is larger than when the width dimensions of the two slots are set to the same value as in the prior art. The degree can be increased.
- the thickness of the dielectric substrate is set to 0.1.
- 3 X l gO-0.4 Set to about 4 X ⁇ g0, the width dimension of one of the first and second slots; l gO / 10 0 or less, the width dimension of the other slot Is preferably set to at least IgO / 10.
- the electromagnetic field energy of 80% or more of the high frequency signal is concentrated on the slot side having a narrow width of less than IgO / 100, and the leakage loss in the parallel plate mode is reduced. be able to.
- an electronic component may be connected to a slot having a narrow width dimension among the first and second slots.
- connection electrode pattern of the electronic component may be arranged so as to bridge the slot having a narrow width, the connection of the electronic component to the electrodes on both sides of the dielectric substrate is smaller than that in the case where the electronic component is connected to the electrodes on both surfaces of the dielectric substrate.
- the degree of freedom in designing the electrode pattern can be increased, and the degree of freedom in designing the first to fourth electrodes on the dielectric substrate side can also be increased.
- the line conversion for connecting the electronic components is not performed, so that the portion connected to the electronic components can be reduced in size.
- the first and second slots also face each other across the dielectric substrate even at the part where the electronic components are connected, as in the prior art, the slot line whose surface facing the slot is covered with an electrode is used. As compared with the case where an electronic component is connected, the generation of an unnecessary mode (parallel plate mode) in the dielectric substrate can be suppressed, and the leakage loss of the unnecessary mode can be reduced.
- the dielectric substrate may further include: a third slot positioned at one end of the first slot and interposed between the first and second electrodes; A fourth slot interposed between the third and fourth electrodes positioned at one end of the slot and opposed to the third slot and having the same width dimension as the third slot;
- the first and third slots are connected using a first connection slot
- the second and fourth slots are connected using a second connection slot.
- At least one of the second connection slots may be constituted by a tapered slot whose width dimension changes gradually.
- the upper and lower asymmetric transmission lines composed of the first and second slots having different widths are provided with the third and fourth slots having the same width. Since the vertically symmetric transmission line is connected, the connectivity and matching with the electronic component can be improved by using the vertically asymmetric transmission line, and the transmission loss of the high-frequency signal can be reduced by using the vertically symmetric transmission line. it can. In addition, since the vertically asymmetric transmission line and the vertically symmetric transmission line are connected using the tapered slot, insertion loss between them can be reduced.
- the line length of the tapered slot is set to about ⁇ g / 4— ⁇ g / 2. It is better to do.
- the line length of the tapered slot is set to a value of about g / 4- ⁇ g / 2, so that the effect of reducing the insertion loss can be obtained while shortening the line length of the tapered slot. it can.
- the dielectric substrate further includes a third slot positioned at one end of the first slot and interposed between the first and second electrodes, A fourth slot which is located at one end of the second slot and is interposed between the third and fourth electrodes and faces the third slot and has the same width dimension as the third slot; And an impedance matching circuit may be formed by directly connecting the first and third slots and directly connecting the second and fourth slots.
- the upper and lower asymmetric transmission lines including the first and second slots having different widths are provided with the third and fourth slots having the same width. Since the upper and lower symmetric transmission lines are connected, the connectivity with electronic components can be In addition, the matching can be improved, and the transmission loss of the high-frequency signal can be reduced by using the vertically symmetric transmission line.
- the line length from the connection point between the vertically asymmetric transmission line and the vertically symmetric transmission line to the electronic component is 1/1 / ⁇ g of the wavelength ⁇ g of the high-frequency signal.
- a ⁇ g / 4 impedance matching circuit can be formed between the vertically symmetric transmission line and the electronic component. Therefore, by using the gZ4 impedance matching circuit, the insertion loss between the vertically asymmetric transmission line and the vertically symmetric transmission line can be reduced, and the matching with the electronic component can be improved.
- At least one of the first and second electrodes and the third and fourth electrodes is located around the first and second slots and is a planar band.
- a blocking filter may be provided.
- a high-frequency active circuit may be configured using the planar dielectric line of the present invention.
- matching with electronic components such as resistors and FETs can be improved, and gain can be improved and output power can be increased.
- the resonator can be connected to the resonator via the vertically symmetric transmission line with good matching, the load Q (QL) of the resonance circuit can be improved and the phase noise can be reduced. You can.
- the connection electrode pattern for the electronic component may be arranged so as to bridge the slot having a narrow width, the connection of the electronic component to the electrodes on both sides of the dielectric substrate is more difficult than when the electronic component is connected to the electrodes on both surfaces of the dielectric substrate. The degree of freedom in designing the electrode pattern can be increased.
- a transmission / reception device such as a communication device and a radar device may be configured using the planar dielectric line of the present invention.
- the planar dielectric line can be connected to various electronic components with high consistency, the loss of the entire transmitting and receiving device can be reduced, and the power efficiency can be increased and the power consumption can be reduced. At the same time, communication quality can be improved.
- FIG. 1 is a perspective view showing a vertically asymmetric transmission line according to a first embodiment.
- FIG. 2 is an enlarged sectional view showing first and second slots in FIG. 1.
- FIG. 3 is a characteristic diagram showing a relationship between a width dimension of a first slot in FIG. 1 and a transmission loss.
- FIG. 4 is a characteristic diagram showing a relationship between a width dimension of a first slot in FIG. 1 and an effective relative permittivity.
- FIG. 5 is a characteristic diagram showing a ratio of a current amount on the front surface side to a total current amount with respect to a width dimension of the first slot in FIG. 1.
- FIG. 6 is a characteristic diagram showing a relationship between a width dimension of a second slot in FIG. 1 and a leakage loss in a parallel plate mode.
- FIG. 7 is a characteristic diagram showing a relationship between a thickness dimension of the dielectric substrate in FIG. 1 and a leakage loss in a parallel plate mode.
- FIG. 8 is a characteristic diagram showing the relationship between the relative permittivity of the dielectric substrate in FIG. 1 and the leakage loss in the parallel plate mode.
- FIG. 9 is a perspective view showing a vertically asymmetric transmission line according to a second embodiment.
- FIG. 10 is an enlarged plan view of essential parts showing the electronic components and the like in FIG. 9 in an enlarged manner.
- FIG. 11 is a perspective view showing a vertically asymmetric transmission line, a vertically symmetric transmission line, and a connection line according to a third embodiment.
- FIG. 12 is a plan view showing a vertically asymmetric transmission line, a vertically symmetric transmission line, and a connection line according to a third embodiment.
- FIG. 13 is a characteristic diagram showing the relationship between the line length of the connection line in FIG. 11 and insertion loss.
- FIG. 14 is a characteristic diagram showing a relationship between the line length of the connection line in FIG. 11 and leakage loss in the parallel plate mode.
- FIG. 15 is a perspective view showing a vertically asymmetric transmission line, a vertically symmetric transmission line, and electronic components according to a fourth embodiment.
- FIG. 16 is a plan view showing a vertically asymmetric transmission line, a vertically symmetric transmission line, and electronic components according to a fourth embodiment.
- FIG. 17 is a cross-sectional view showing upper and lower asymmetric transmission lines and the like according to a fifth embodiment.
- FIG. 18 is an exploded perspective view showing an oscillation circuit according to a sixth embodiment.
- FIG. 19 is a plan view showing the dielectric substrate in FIG. 18 alone.
- FIG. 20 is a bottom view showing the dielectric substrate in FIG. 18 alone.
- FIG. 21 is an enlarged plan view of an essential part showing the FET and the like in FIG. 18 in an enlarged manner.
- FIG. 22 is a block diagram showing a communication device according to a seventh embodiment.
- Terminating resistor (electronic components)
- FIG. 1 to FIG. 8 show a first embodiment, in which 1 is an upper and lower asymmetric transmission line, and the upper and lower asymmetric transmission line 1 is a dielectric substrate 2, a first and a second 2 electrodes 3A, 3
- Reference numeral 2 denotes a dielectric substrate made of a resin material, a ceramic material, or a composite material obtained by mixing and sintering them.
- the dielectric substrate 2 has a relative permittivity ⁇ r of about 24, for example, 0.3 mm. degree
- the first and second electrodes 3 ⁇ and 3 ⁇ ⁇ described later are provided on the front surface 2 ⁇ , and the third and fourth electrodes 5 ⁇ and 5 ⁇ Five square meters are provided.
- 3 ⁇ , 3 ⁇ are first and second electrodes formed on the surface 2 ⁇ of the dielectric substrate 2, and the first and second electrodes 3 ⁇ , 3 ⁇ face each other at a predetermined interval,
- a conductive metal material is formed on the dielectric substrate 2 in a thin film shape by means such as sputtering or vacuum deposition.
- Reference numeral 4 denotes a first slot located between the first and second electrodes 3 # and 3 # located on the surface 2 # side of the dielectric substrate 2, and the first slot 4 is a fixed slot.
- a band-shaped (groove-shaped) opening is formed with a width dimension W1 and extends along the transmission direction of high-frequency signals such as microwaves and millimeter waves (the direction indicated by arrow A in FIG. 1).
- Reference numerals 5A and 5B denote third and fourth electrodes formed on the back surface 2B of the dielectric substrate 2, and the third and fourth electrodes 5A and 5B are the first and fourth electrodes with the dielectric substrate 2 interposed therebetween. It is arranged at a position facing the second electrodes 3A and 3B.
- the third and fourth electrodes 5A and 5B are opposed to each other at a predetermined interval different from the interval between the first and second electrodes 3A and 3B, and are electrically conductive metal to the dielectric substrate 2.
- the metal material is formed into a thin film by using means such as sputtering or vacuum deposition.
- Reference numeral 6 denotes a second slot located on the back surface 2B side of the dielectric substrate 2 and sandwiched between the third and fourth electrodes 5A, 5B.
- the slot 4 is located at the same position as the center of the width direction of the slot 4 and at the same position as the first slot 4 with the dielectric substrate 2 interposed therebetween. (A direction) to form a band-shaped (groove-shaped) opening.
- the second slot 6 has a fixed width dimension W2 different from the width dimension W1 of the first slot 4, for example, the width dimension W2 of the second slot 6 is the width dimension W1 of the first slot 4. Is set to a larger value (W1 ⁇ W2).
- Reference numeral 7 denotes a front-side package provided on the front surface 2A side of the dielectric substrate 2, and the front-side package 7 is formed using a conductive material, and includes, for example, the first and second electrodes 3A, It is connected (conductive) to 3B and covers the first slot 4.
- Reference numeral 8 denotes a back surface package provided on the back surface 2B side of the dielectric substrate 2, and the back surface package 8 is formed using a conductive material in substantially the same manner as the front surface package 7, and 3.
- the second electrode 6 is connected (conductive) to the fourth electrodes 5A and 5B to cover the second slot 6.
- the planar dielectric line according to the present embodiment has the above-described configuration, and the operation thereof will be described below.
- the high-frequency signal forms a TE mode electromagnetic wave (TE wave) having the front surface 2A and the back surface 2B of the dielectric substrate 2 in which the first and second slots 4 and 6 are opened as the E surface, and forms the first and second electromagnetic waves. It propagates along the second slots 4 and 6.
- TE wave TE mode electromagnetic wave
- the high-frequency signal repeats total reflection on the front surface 2A and the back surface 2B of the dielectric substrate 2 in which the first and second slots 4 and 6 are opened, and concentrates on the inside of the dielectric substrate 2 and its vicinity. Propagate.
- the width dimension W1 of the first slot 4 is set to a value smaller than the width dimension W2 of the second slot 6 (W1 ⁇ W2). It is possible to concentrate the electromagnetic energy of the high-frequency signal on the first slot 4 side according to the width dimensions Wl, W2, and the like.
- the transmission characteristics of the upper and lower asymmetric transmission line 1 were calculated using the finite element method and the spectral domain method (moment method). The results are shown in FIGS.
- FIGS. 3 and 4 show the transmission loss ⁇ and the effective relative permittivity ⁇ reff3 ⁇ 4r of the line when the width W 1 of the first slot 4 and the width W 2 of the second slot 6 are changed, respectively. Is shown. According to the results of FIGS. 3 and 4, when the width dimension W1 of the narrowed first slot 4 is changed, the transmission loss of the line and the effective relative permittivity ⁇ r e ff3 ⁇ 4S change, while the width becomes wider. It can be seen that even if the width dimension W2 of the second slot 6 is changed, the transmission loss and the effective relative permittivity ⁇ reff hardly change.
- the transmission loss of the line and the effective relative permittivity ⁇ reff3 ⁇ 4S are determined according to the width dimension W1 of the first slot 4.Therefore, the electromagnetic energy of the high-frequency signal concentrates on the first slot 4 side. I understand.
- FIG. 5 shows the dielectric material when the width dimensions Wl and W2 of the first and second slots 4 and 6 are changed.
- the ratio between the current amount iupper distributed on the surface 2A of the substrate 2 and the total current amount iall is shown.
- the current can be concentrated on the surface 2A of the dielectric substrate 2 by reducing the width W1 of the first slot 4.
- Wl is 10 ⁇ m when W2 ⁇ 100 ⁇ m
- 80% or more of the total current iall can be concentrated on the surface 2A side.
- W1 is set when W2 ⁇ 100 m, 90% or more of the total current iall can be concentrated on the surface 2A side.
- FIG. 6 shows the leakage loss in the parallel flat plate mode (unnecessary mode) when the width dimensions Wl, W2 of the first and second slots 4, 6 are changed.
- the width dimension W2 of the second slot 6 is set to 100 ⁇ m or less (W2 ⁇ 100 ⁇ m), it is possible to reduce the leakage loss in the unnecessary mode.
- FIG. 7 shows the leakage loss in the unnecessary mode when the thickness dimension T of the dielectric substrate 2 is changed. From the results in Fig. 7, it can be seen that by setting the thickness dimension T of the dielectric substrate 2 to about 0.3-0.4 mm (T0.3-0.4 mm), it is possible to reduce the leakage loss in the unnecessary mode. it can.
- FIG. 8 shows the leakage loss in the unnecessary mode when the relative permittivity ⁇ r of the dielectric substrate 2 is changed.
- the leakage loss in the unnecessary mode decreases as the relative permittivity ⁇ r increases.
- the width dimension W1 of the first slot 4 was set to 10 ⁇ m and the width dimension W2 of the second slot 6 was set to 100 ⁇ m
- the relative permittivity ⁇ r was set to 20 or more.
- the leakage loss in the unnecessary mode can be reduced as compared with the case where the relative permittivity ⁇ r is set to a value smaller than 20.
- the relative permittivity ⁇ r of the dielectric substrate 2 is 20 or more ( ⁇ r ⁇ 20), and the thickness dimension ⁇ is about 0.3 to 0.4 mm (T 0.4. 3 ⁇ 0.4 mm), the width W1 of the first slot 4 is 10 ⁇ m or less, and the width W2 of the second slot 6 is about 100 ⁇ m (W2 100 ⁇ m).
- the leakage loss in the unnecessary mode can be reduced while the electromagnetic field energy of the high-frequency signal is concentrated on the surface 2A side of the dielectric substrate 2. If these values were normalized with the wavelength lambda gO of a dielectric substrate within the second high-frequency signal, thickness T is 0. 3 ⁇ 8 0-0.
- the width dimension W1 of the slot 4 should be set to gO / 10 or less (Wl ⁇ g0 / 100), and the width dimension W2 of the second slot 6 should be set to about 100 / im (W2 g0 / 10).
- the wavelength gO can be expressed by the following equation using the operating frequency f of the high-frequency signal, the relative permittivity ⁇ r of the dielectric substrate 2 and the speed of light c.
- the width dimensions Wl and W2 of the first and second slots 4 and 6 are set to different values from each other, the first slot 4 having a narrow width dimension W1
- the electromagnetic field energy of the high-frequency signal can be concentrated. Therefore, by disposing the electronic component on the first slot 4 side, it is possible to reduce the connection loss between the upper and lower asymmetric transmission line 1 and the electronic component.
- widths Wl and W2 of the first and second slots 4 and 6 are set to different values from each other, when the widths of the two slots are set to the same value as in the related art, In comparison, the degree of freedom in designing each of the slots 4 and 6 can be increased.
- the relative permittivity ⁇ r of the dielectric substrate 2 is set to 20 or more, and the thickness dimension T of the dielectric substrate 2 is set to 0.
- FIGS. 9 and 10 show a second embodiment of the present invention.
- the feature of the present embodiment is that a slot having a narrower width dimension among the first and second slots is provided with an electronic device. This is because the components are connected. Note that, in the present embodiment, the same components as those in the first embodiment are denoted by the same reference numerals, and description thereof will be omitted.
- Reference numeral 11 denotes an electronic component connected to the first slot 4 having a narrow width dimension W1
- the electronic component 11 is constituted by, for example, a field effect transistor (FET), a resistor, a diode, a capacitor, and the like.
- FET field effect transistor
- the electronic component 11 includes, for example, an element body 11A housed in a resin package and the element body 11A.
- An electrode pattern 1 IB is connected to the child body 11A, and the electrode pattern 11B is connected to the electrodes 3A and 3B.
- the present embodiment it is possible to obtain the same operation and effect as in the first embodiment.
- the electronic component 11 since the electronic component 11 is connected to the first slot 4 having a narrow width dimension W1, the matching between the upper and lower asymmetric transmission line 1 and the electronic component 11 is improved to reduce the connection loss. Can be reduced.
- the electrode pattern 11B for connecting the electronic component 11 since the electrode pattern 11B for connecting the electronic component 11 may be arranged so as to bridge the first slot 4 having the narrow width dimension W1, the electronic component 11 is connected to both surfaces 2A and 2B of the dielectric substrate 2.
- the degree of freedom in designing the electrode pattern 11B of the electronic component 11 can be increased, and the electrodes 3A, 3B, 5A, and 5B connected to the electronic component 11 can be connected.
- the degree of freedom in design can also be increased.
- FIGS. 11 to 14 show a third embodiment of the present invention.
- the feature of this embodiment is that the upper and lower portions are formed by first and second slots having different widths from each other.
- the configuration is such that a vertically symmetric transmission line consisting of the third and fourth slots having the same width dimension is connected to the asymmetric transmission line using a tapered slot.
- the same components as those in the first embodiment are denoted by the same reference numerals, and description thereof will be omitted.
- Reference numeral 21 denotes a vertically symmetric transmission line disposed on an extension of the vertically asymmetric transmission line 1.
- the vertically symmetric transmission line 21 includes the dielectric substrate 2, the first to fourth electrodes 3A, 3B, 5A, 5B, the third and fourth slots 22, 23, etc.
- Reference numeral 22 denotes a third slot located on the surface 2A side of the dielectric substrate 2 and sandwiched between the first and second electrodes 3A and 3B. A strip-shaped (groove-shaped) opening is formed along the signal transmission direction.
- the width of the third slot 22 is set to be substantially the same as the width W2 of the second slot 6 which is wider than the width W1 of the first slot 4.
- Reference numeral 23 denotes a fourth slot located on the back surface 2B side of the dielectric substrate 2 and sandwiched between the third and fourth electrodes 5A and 5B.
- the slot 22 and the center in the width direction are arranged at the same position, and the slot 22 is arranged at a position facing the third slot 22 with the dielectric substrate 2 interposed therebetween. ) Is formed.
- the fourth slot 23 has a constant width dimension substantially the same as the width dimension W2 of the second and third slots 6 and 22.
- connection line 24 denotes a connection line provided between the vertically asymmetric transmission line 1 and the vertically symmetric transmission line 21.
- the connection line 24 includes the dielectric substrate 2, the first to fourth electrodes 3A, 3B, 5A, 5B, tapered slot 25, connecting slot 26, etc., and extend between lines 1 and 21 with line length L0.
- Reference numeral 25 denotes a tapered slot connecting between the first and third slots 4 and 22, and the tapered slot 25 is widened from the first slot 4 having a reduced width.
- a tapered opening whose width dimension is gradually increased (continuously expanded) toward the third slot 22, and the first slot 4, the tapered slot 25, and the third slot 22 are continuous. And extend linearly.
- Reference numeral 26 denotes a connection slot for connecting between the second and fourth slots 6 and 23, and the connection slot 26 has a constant width almost the same as that of the second and fourth slots 6 and 23.
- the second slot 6, the connection slot 26 and the fourth slot 23 extend continuously and linearly.
- the present embodiment can also obtain the same operational effects as the first embodiment.
- the first and second slots 4 and 6 having different widths are different from each other in the third and fourth slots having the same width with respect to the upper and lower asymmetric transmission line 1.
- the vertically symmetric transmission line 21 composed of the upper and lower asymmetrical transmission lines 21 and 23 is connected, the connectivity and matching with the electronic component can be improved by using the vertically asymmetric transmission line 1 and the vertically symmetric transmission line can be used.
- Using the path 21 a high-frequency signal can be propagated in a state of low transmission loss.
- the upper and lower asymmetric transmission lines 1 and the upper and lower symmetric transmission lines 21 are connected using the connection line 24 including the tapered slot 25, the insertion loss between them can be reduced.
- the line length L0 of the connection line 24 is set to about 0.4-0.8 mm (L0 0.4-0.8 mm), while keeping the line length L0 to a short value, Insertion loss and leakage loss can be reduced efficiently. That is, when the wavelength length g of the high-frequency signal propagating through the upper and lower asymmetric transmission line 1 is standardized, the line length L0 of the connection line 24 is about g / 4 ⁇ (L0 ⁇ g / 4 ⁇ ). When set, the insertion loss and the leakage loss can be efficiently reduced while reducing the size of the connection line 24 (tapered slot 25).
- FIG. 15 and FIG. 16 show a fourth embodiment of the present invention.
- the feature of this embodiment is that a vertical slot composed of first and second slots having different widths from each other is provided.
- the upper and lower symmetric transmission lines consisting of the third and fourth slots having the same width are connected directly to the asymmetric transmission line, and an impedance matching circuit is configured between them.
- the same components as those in the first embodiment are denoted by the same reference numerals, and description thereof will be omitted.
- Reference numeral 31 denotes a vertically symmetric transmission line which is located on an extension of the vertically asymmetric transmission line 1 and is directly connected to the vertically asymmetric transmission line 1.
- the vertically symmetric transmission line 31 is composed of the dielectric substrate 2, the first and the first It is composed of four electrodes 3A, 3B, 5A, 5B, third and fourth slots 32, 33, and the like.
- Reference numeral 32 denotes a third slot located on the surface 2A side of the dielectric substrate 2 and sandwiched between the first and second electrodes 3A and 3B.
- the width W of the first slot 4 is also wide, and a strip-shaped opening is formed with substantially the same width as the width W2 of the second slot 6, and is directly connected to the first slot 4.
- a step-like connection point 32A is formed at the boundary between the first and third slots 4 and 32.
- Reference numeral 33 denotes a fourth slot located on the back surface 2B side of the dielectric substrate 2 and sandwiched between the third and fourth electrodes 5A and 5B. It is arranged at a position facing the third slot 32 with the body substrate 2 interposed therebetween, and has a constant width dimension substantially the same as the width dimension W2 of the second and third slots 6 and 32.
- Reference numeral 34 denotes an electronic component mounted in the middle of the upper and lower asymmetric transmission line 1.
- the electronic component 34 is connected to the first slot 4 having a narrow width dimension W1, and has an electrode pattern (not shown). They are connected to electrodes 3A and 3B, respectively.
- the electronic component 34 is arranged at a position separated by a line length L 1 from the connection point 32 A, and the line length L 1 is, for example, about / 4 of the wavelength ⁇ g of the high-frequency signal propagating through the vertically asymmetric transmission line 1. (L1 and g / 4).
- the characteristic impedance of the vertically symmetric transmission line 31 is Z1
- the characteristic impedance of the electronic component 34 when viewed from the vertically asymmetric transmission line 1 at the connection point 32A is Z2
- a g / 4 impedance matching circuit 35 can be formed between the vertically symmetric transmission line 31 and the electronic component 34.
- a vertically symmetric transmission line 31 is connected to the vertically asymmetric transmission line 1. Therefore, the connectivity and matching with the electronic component 34 can be improved by using the vertically asymmetric transmission line 1, and the high-frequency signal can be transmitted with low transmission loss by using the vertically symmetric transmission line. it can.
- the upper and lower asymmetric transmission line 31 is directly connected to the upper and lower asymmetric transmission line 1 and the electronic component 34 is attached at an intermediate position of the upper and lower asymmetric transmission line 1, the upper and lower asymmetric transmission line 31 and the electronic component 34 A ⁇ g / 4 impedance matching circuit 35 can be formed therebetween.
- the gZ4 impedance matching circuit 35 is used to The insertion loss with the lower symmetric transmission line 31 can be reduced, and the matching with the electronic component 34 can be improved.
- the line conversion conductor is more complicated. The space between the vertically symmetric transmission line 31 and the electronic component 34, which does not require the use of a pattern, can be shortened and the size can be reduced.
- FIG. 17 shows a fifth embodiment of the present invention.
- This embodiment is characterized in that at least one of the first and second electrodes and the third and fourth electrodes is provided.
- Reference numeral 41 denotes an electronic component mounted in the middle of the upper and lower asymmetric transmission line 1.
- the electronic component 41 is connected to the first slot 4 having a narrow width dimension W1, and has an electrode pattern (not shown). They are connected to electrodes 3A and 3B, respectively.
- Reference numeral 42 denotes a planar band rejection filter formed on the first and second electrodes 3 A and 3 B.
- the planar band rejection filter 42 is located around the first slot 4 and It extends along 4 and surrounds an electronic component 41.
- the planar band rejection filter 42 is designed to have a reflection characteristic in a frequency band in which a high frequency signal is used.
- the flat band rejection filter 42 is provided only on the electrodes 3A and 3B on the front surface 2A of the dielectric substrate 2 and may be provided only on the electrodes 5A and 5B on the back surface 2B.
- the electrodes 3A, 3B, 5A, and 5B on the surfaces 2A and 2B may all be provided.
- the first and second electrodes 3A and 3B have the first and second electrodes 3A and 3B. Since the planar band rejection filter 42 is provided around the first and second slots 4 and 6, leakage (diffusion) from the first and second slots 4 and 6 is performed using the planar band rejection filter 42. The electromagnetic wave of the parallel plate mode can be reflected.
- FIGS. 18 to 21 show a sixth embodiment of the present invention.
- the feature of the present embodiment is that an oscillation circuit as a high-frequency active circuit is configured using upper and lower asymmetric transmission lines. It is in. Note that, in the present embodiment, the same components as those in the first embodiment are denoted by the same reference numerals, and description thereof will be omitted.
- Reference numeral 51 denotes an oscillation circuit according to the present embodiment.
- the oscillation circuit 51 includes a dielectric resonator 52, an FET 58, a terminating resistor 59, and the like, which will be described later.
- Reference numeral 52 denotes a dielectric resonator provided on the dielectric substrate 2, and the dielectric resonator 52 faces electrodes 53 and 54 provided on both surfaces 2 A and 2 B of the dielectric substrate 2. It is formed by forming a circular opening. The diameter of the opening of the dielectric resonator 52 is set according to the resonance frequency f0.
- Reference numeral 55 denotes a vertically symmetric transmission line connected to the dielectric resonator 52 and the like.
- the vertically symmetric transmission line 55 is, for example, substantially the same as the vertically symmetric transmission line 21 according to the third embodiment. It is constituted by slots 55A, 55B, etc., provided on both sides 2A, 2B of the second and having the same width dimension.
- Reference numeral 56 denotes a vertically asymmetric transmission line connected to the vertically symmetric transmission line 55.
- the vertically asymmetric transmission line 56 is formed on both surfaces of the dielectric substrate 2 in substantially the same manner as the vertically asymmetric transmission line 1 according to the first embodiment.
- the slots 56A, 56B and the like are provided in 2A, 2B and have different widths, and the front side slot 56A has a narrower width than the rear side slot 56B.
- the vertically asymmetric transmission line 56 is connected to the vertically symmetric transmission line 55 using, for example, a connection line 57 substantially similar to the connection line 24 according to the third embodiment.
- the connecting line 57 has a tapered slot 57A provided on the front surface 2A side and a tapered slot 57A provided on the back surface 2B side. It is constituted by a linear connection slot 57B provided.
- Reference numeral 58 denotes a field effect transistor (hereinafter, referred to as FET58) connected to the upper and lower asymmetric transmission line 56.
- the FET58 has a gate terminal G, a drain terminal D, and a source terminal S, respectively, on the surface of the dielectric substrate 2 It is connected to the electrode 53 on the 2A side.
- the FET 58 is connected to the dielectric resonator 52 via the upper and lower asymmetric transmission line 56 and the upper and lower symmetric transmission line 55, and amplifies the high frequency signal of the resonance frequency f0.
- Reference numeral 59 denotes a terminating resistor connected to the upper and lower asymmetric transmission line 56.
- the terminating resistor 59 is connected to the electrode 53 on the surface 2A side of the dielectric substrate 2 across the slot 56A.
- the oscillation circuit 51 has the above-described configuration.
- the dielectric resonator 52, the terminating resistor 59, and the like serve as a band-reflection type filter to transmit a signal corresponding to the resonance frequency f0 to the FET 58.
- the FET 58 amplifies this high-frequency signal and outputs it to the outside via the vertically symmetric transmission line 55 and the like.
- Reference numeral 60 denotes a planar band rejection filter formed on the electrode 53.
- Reference numeral 60 is located around the transmission lines 55, 56, etc., and surrounds the FET 58, the terminating resistor 59, and the like.
- the flat band rejection filter 60 is designed to have a reflection characteristic in a frequency band in which a high-frequency signal is used.
- the present embodiment it is possible to obtain substantially the same operation and effect as in the first and third embodiments.
- the matching with the FET 58 and the terminating resistor 59 can be improved, and the gain can be improved. And the output power can be increased.
- the dielectric resonator 52 and the FET 58 can be connected with good matching by using the upper and lower asymmetric transmission lines 56 and the like, the load Q (QL) of the oscillation circuit 51 can be improved and the phase noise can be reduced. That can be S.
- connection electrode pattern of the FET 58 and the terminal resistor 59 may be arranged so as to bridge the slot 56A having a narrow width, when connecting an electronic component such as an FET to the electrodes on both surfaces of the dielectric substrate.
- degree of freedom in designing the connection electrode pattern such as the FET 58 can be increased.
- FIG. 22 shows a seventh embodiment according to the present invention, and the feature of this embodiment is that a communication device as a transmission / reception device is configured using upper and lower asymmetric transmission lines. .
- the same components as those in the first embodiment are denoted by the same reference numerals.
- Reference numeral 61 denotes a communication device according to the present embodiment.
- the communication device 61 includes, for example, a signal processing circuit 62, and a high-frequency active circuit 63 connected to the signal processing circuit 62 for transmitting and receiving high-frequency signals.
- the high-frequency active circuit 63 is connected to the antenna 65 via the antenna duplexer 64.
- the transmission side of high-frequency active circuit 63 includes a band-pass filter 66, an amplifier 67, a mixer 68, a band-pass filter 69, and a power amplifier 70 in series between signal processing circuit 62 and antenna duplexer 64. It is connected.
- a band-pass filter 71, a low-noise amplifier 72, a mixer 73, a band-pass filter 74, and an amplifier 75 are connected in series between the antenna duplexer 64 and the signal processing circuit 62.
- an oscillation circuit 76 substantially similar to the oscillation circuit 51 according to the sixth embodiment is connected.
- Reference numeral 77 denotes a vertically symmetric transmission line connected to the amplifier 67 and the like.
- the vertically symmetric transmission line 77 has substantially the same configuration as the vertically symmetric transmission line 21 according to the third embodiment. Connection points with electronic components such as 72, 75 and mixers 68, 73 are connected using the upper and lower asymmetric transmission line 1.
- the communication device 61 according to the present embodiment has the above-described configuration, and the operation thereof will be described next.
- the intermediate frequency signal (IF signal) output from the signal processing circuit 62 is removed by a band-pass filter 66, and then amplified by an amplifier 67 and input to a mixer 68. Is done.
- the mixer 68 multiplies the intermediate frequency signal by the carrier from the oscillation circuit 76 to up-convert the intermediate frequency signal into a high frequency signal (RF signal).
- the high-frequency signal output from the mixer 68 is filtered out of unnecessary signals by a band-pass filter 69, amplified by a power amplifier 70 to transmit power, and then transmitted from an antenna 65 via an antenna duplexer 64. Is done.
- the high-frequency signal received from antenna 65 is input to band-pass filter 71 via antenna duplexer 64.
- the high-frequency signal is After an unnecessary signal is removed by the filter 71, the signal is amplified by the low noise amplifier 72 and input to the mixer 73.
- the mixer 73 multiplies the high-frequency signal by the carrier wave from the oscillation circuit 76 to down-convert to an intermediate frequency signal.
- the intermediate frequency signal output from the mixer 73 is input to a signal processing circuit 62 after an unnecessary signal is removed by a band-pass filter 74 and amplified by an amplifier 75.
- the communication device 61 is configured using the upper and lower asymmetric transmission lines 1, it is possible to improve the matching with the amplifiers 67, 70, 72, 75, and the like. Thus, the loss of the entire communication device 61 can be reduced, the power efficiency can be increased, the power consumption can be reduced, and the communication quality can be improved.
- the vertically asymmetric transmission line 1 according to the present invention is applied to the communication device 61 as a transmission / reception device has been described as an example. May be applied.
Landscapes
- Control Of Motors That Do Not Use Commutators (AREA)
- Waveguides (AREA)
- Waveguide Aerials (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005513256A JPWO2005020367A1 (ja) | 2003-08-22 | 2004-07-29 | 平面誘電体線路、高周波能動回路および送受信装置 |
US10/568,187 US20070046402A1 (en) | 2003-08-22 | 2004-07-29 | Planar dielectric line, high-frequency active circuit, and transmitter-receiver |
GB0603597A GB2419746B (en) | 2003-08-22 | 2004-07-29 | Planar dielectric line, high frequency active circuit, and transmitter-receiver |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003299008 | 2003-08-22 | ||
JP2003-299008 | 2003-08-22 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005020367A1 true WO2005020367A1 (ja) | 2005-03-03 |
Family
ID=34213741
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2004/010829 WO2005020367A1 (ja) | 2003-08-22 | 2004-07-29 | 平面誘電体線路、高周波能動回路および送受信装置 |
Country Status (5)
Country | Link |
---|---|
US (1) | US20070046402A1 (ja) |
JP (1) | JPWO2005020367A1 (ja) |
CN (1) | CN1836349A (ja) |
GB (1) | GB2419746B (ja) |
WO (1) | WO2005020367A1 (ja) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6953730B2 (en) * | 2001-12-20 | 2005-10-11 | Micron Technology, Inc. | Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics |
US7589029B2 (en) | 2002-05-02 | 2009-09-15 | Micron Technology, Inc. | Atomic layer deposition and conversion |
US7081421B2 (en) | 2004-08-26 | 2006-07-25 | Micron Technology, Inc. | Lanthanide oxide dielectric layer |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US20070018214A1 (en) * | 2005-07-25 | 2007-01-25 | Micron Technology, Inc. | Magnesium titanium oxide films |
JP4645664B2 (ja) * | 2008-03-06 | 2011-03-09 | 株式会社デンソー | 高周波装置 |
US10431870B2 (en) * | 2017-04-10 | 2019-10-01 | City University Of Hong Kong | Chip-and-package distributed antenna |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3629745A1 (de) * | 1986-09-01 | 1988-03-03 | Ant Nachrichtentech | Fin-leitung fuer die mikrowellentechnik |
JPH0376301A (ja) * | 1989-08-17 | 1991-04-02 | Nippon Telegr & Teleph Corp <Ntt> | インピーダンス変換回路 |
JPH10190013A (ja) * | 1996-12-26 | 1998-07-21 | Murata Mfg Co Ltd | ダイオード装置 |
JPH10335909A (ja) * | 1997-06-05 | 1998-12-18 | Murata Mfg Co Ltd | 非放射性平面誘電体線路およびその集積回路 |
JP2002335106A (ja) * | 2001-05-09 | 2002-11-22 | Murata Mfg Co Ltd | 高周波回路装置および通信装置 |
-
2004
- 2004-07-29 WO PCT/JP2004/010829 patent/WO2005020367A1/ja active Application Filing
- 2004-07-29 GB GB0603597A patent/GB2419746B/en not_active Expired - Lifetime
- 2004-07-29 US US10/568,187 patent/US20070046402A1/en not_active Abandoned
- 2004-07-29 JP JP2005513256A patent/JPWO2005020367A1/ja active Pending
- 2004-07-29 CN CNA200480023374XA patent/CN1836349A/zh active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3629745A1 (de) * | 1986-09-01 | 1988-03-03 | Ant Nachrichtentech | Fin-leitung fuer die mikrowellentechnik |
JPH0376301A (ja) * | 1989-08-17 | 1991-04-02 | Nippon Telegr & Teleph Corp <Ntt> | インピーダンス変換回路 |
JPH10190013A (ja) * | 1996-12-26 | 1998-07-21 | Murata Mfg Co Ltd | ダイオード装置 |
JPH10335909A (ja) * | 1997-06-05 | 1998-12-18 | Murata Mfg Co Ltd | 非放射性平面誘電体線路およびその集積回路 |
JP2002335106A (ja) * | 2001-05-09 | 2002-11-22 | Murata Mfg Co Ltd | 高周波回路装置および通信装置 |
Also Published As
Publication number | Publication date |
---|---|
JPWO2005020367A1 (ja) | 2007-10-04 |
CN1836349A (zh) | 2006-09-20 |
GB0603597D0 (en) | 2006-04-05 |
GB2419746B (en) | 2007-04-25 |
US20070046402A1 (en) | 2007-03-01 |
GB2419746A (en) | 2006-05-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2004153367A (ja) | 高周波モジュール、ならびにモード変換構造および方法 | |
JP3786031B2 (ja) | 高周波回路装置および送受信装置 | |
EP0735604B1 (en) | Planar dielectric line and integrated circuit using the same | |
KR100509508B1 (ko) | 유전체 공진기 장치, 고주파 필터 및 고주파 발진기 | |
WO2005020367A1 (ja) | 平面誘電体線路、高周波能動回路および送受信装置 | |
US7518472B2 (en) | Transmission line connecting structure and transmission/reception device | |
US6445255B1 (en) | Planar dielectric integrated circuit | |
JP3820234B2 (ja) | 高周波モジュール | |
JP2003174305A (ja) | 伝送線路および送受信装置 | |
US7408430B2 (en) | High-frequency circuit device and transmitting and receiving apparatus | |
US6535089B1 (en) | High-frequency circuit device and communication apparatus using the same | |
JP6144456B2 (ja) | 高周波モジュール | |
JP3823889B2 (ja) | 高周波能動装置および送受信装置 | |
JP2002076721A (ja) | 非放射性誘電体線路と金属導波管との接続構造およびミリ波送受信部並びにミリ波送受信器 | |
JP2017121077A (ja) | 高周波モジュール | |
JP3695395B2 (ja) | 伝送線路および送受信装置 | |
JP4542531B2 (ja) | 伝送モードの変換構造 | |
KR100769535B1 (ko) | 전송 선로 접속 구조 및 송수신 장치 | |
JP2003163502A (ja) | 伝送線路および送受信装置 | |
JP2004166077A (ja) | 伝送線路および送受信装置 | |
JP2003142905A (ja) | 伝送線路および送受信装置 | |
JP2002016406A (ja) | 非放射性誘電体線路と金属導波管との接続構造およびミリ波送受信部ならびにミリ波送受信器 | |
JP2002335106A (ja) | 高周波回路装置および通信装置 | |
JP2002299920A (ja) | 非放射性誘電体線路と金属導波管との接続構造およびミリ波送受信器 | |
JP2002076725A (ja) | 導波管の変換構造 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200480023374.X Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2005513256 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 0603597.6 Country of ref document: GB Ref document number: 0603597 Country of ref document: GB |
|
122 | Ep: pct application non-entry in european phase | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2007046402 Country of ref document: US Ref document number: 10568187 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 10568187 Country of ref document: US |