WO2003012992A2 - Clock induced supply noise reduction method and apparatus for a latch based circuit - Google Patents
Clock induced supply noise reduction method and apparatus for a latch based circuit Download PDFInfo
- Publication number
- WO2003012992A2 WO2003012992A2 PCT/US2002/023969 US0223969W WO03012992A2 WO 2003012992 A2 WO2003012992 A2 WO 2003012992A2 US 0223969 W US0223969 W US 0223969W WO 03012992 A2 WO03012992 A2 WO 03012992A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- charge
- clock
- circuit
- latch
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 17
- 230000009467 reduction Effects 0.000 title description 20
- 230000000630 rising effect Effects 0.000 claims description 20
- 230000001360 synchronised effect Effects 0.000 claims description 5
- 230000000977 initiatory effect Effects 0.000 claims 2
- 239000003990 capacitor Substances 0.000 description 20
- 230000001960 triggered effect Effects 0.000 description 10
- 238000010586 diagram Methods 0.000 description 6
- 230000008901 benefit Effects 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/01—Details
- H03K3/013—Modifications of generator to prevent operation by noise or interference
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/037—Bistable circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/037—Bistable circuits
- H03K3/0375—Bistable circuits provided with means for increasing reliability; for protection; for ensuring a predetermined initial state when the supply voltage has been applied; for storing the actual state when the supply voltage fails
Definitions
- the invention relates generally to electronic circuitry. More specifically, the invention relates a method for reducing the noise associated with a clock signal for a latch based circuit.
- the clock circuit In all microprocessor-based systems, including computers, the clock circuit is a critical component.
- the clock circuit generates a clock signal that is a steady stream of timing pulses that synchronize and control the timing of every operation of the system.
- Figure 1 shows a prior art diagram of an ideal clock signal 10.
- An entire clock cycle 12 includes a rising or leading edge 14 and a falling or trailing edge 16. These edges 14, 16 define the transition between the low phase and high phase of the signal.
- FIG. 2 shows a block diagram of a prior art local clock signal distribution system.
- the clock signal 30a is input to a clock header 32 which serves to buffer the clock signal.
- the clock signal 30b is input to an edge-triggered latch 34 where it serves to trigger the latch.
- a latch is a memory device that is commonly used in integrated circuits. It is dependent upon a clock signal to initiate its function. Latches take input data and distribute output data during the entire clock high phase. Most data tends to be waiting at the latch by the time the clock pulses high, therefore most latches switch on the rising edge of the clock. Latches are also made to work on the clock low phase and consequently tend to switch on the falling edge of the clock.
- FIG. 3 shows a digital logic schematic of the prior art local clock signal distribution system as shown in Figure 2.
- the clock signal 30a is input to the clock header 32.
- the clock header 32 includes a NAND gate 36 and an inverter 38a.
- the clock signal 30a is one of the inputs to the NAND gate 36.
- the other NAND input 42 is a signal that is HIGH so that the gate 36 simply inverts the value of the clock signal 30a.
- This NAND input 42 is switched to LOW to turn off the clock header 32 if needed.
- the signal 30a passes through the inverter 38a which inverts the signal back to its original value.
- the clock signal 30b then passes from the clock header 32 to the latch 34. Once in the latch 34, the signal 30b is split into two paths. The first path passes through one inverter 38b, and the second path passes through two consecutive inverters 38c and 38d. Each path feeds into separate control transistors 40a and 40b that control the DATA LN 44 and DATA_OUT 46 paths of the latch 34.
- clock noise Clock induced supply noise (hereafter "clock noise”) problems on the system power grid are usually caused by the large amount of current that is used in clock signal distribution. This current comes from the switching transistors that are controlled by the clock signal. As these transistors switch states, the current noise spikes onto the power grid due to the current demand or "current draw” of the switching transistors. These high current demands cause noise in the system voltage supply due to voltage (IR) drops and inherent system inductance (L di/dt).
- IR voltage
- L di/dt inherent system inductance
- a clock signal distribution circuit uses a significant amount of current in a short amount of time because the spikes occur twice per clock cycle: once on the current draw of the leading edge and once on the current draw of the falling edge of the signal. This puts the noise at a very high frequency (2x the clock frequency).
- Figure 4 shows a graph of current draw during a clock cycle period of a latch based circuit.
- the circuit could use both rising edge latches and falling edge latches.
- the value "I” 35 represents the full value of a current draw.
- the value "3/4 I” 37 represents 75% of the full value while the value "1/2 I” 39 represents 50% of the full value.
- the leading edge draw 41 is the full value ( "I” ) of current draw.
- the trailing edge draw 43 is the same value of the leading edge draw 41.
- each of the current draws 41 and 43 have a duration ("d") 45 when the value is above "1/2 I" 39.
- a common technique to alleviate noise is adding additional power to the grid. This power is added upon sensing a voltage drop due to noise.
- Such techniques only respond to noise at a much lower frequency than clock noise and also respond only to a certain threshold of noise. Consequently, a need exists for a technique that generates a response to clock noise at a synchronized frequency with the clock noise itself.
- the invention relates to a method and a apparatus for reducing noise of a clock signal for a latch-based circuit, comprising: storing a charge upon receipt of a first signal; and dumping the charge onto a system power grid upon receipt of a second signal, wherein storing the charge and dumping the charge are synchronized with the operation of at least one latch.
- the invention in another aspect, relates to a method and a apparatus for reducing noise of a clock signal for a latch-based circuit, comprising: step of storing a charge upon receipt of a first signal; step of dumping the charge onto a system power grid upon receipt of a second signal; and step of synchronizing storing the charge and dumping the charge with the operation of at least one latch.
- Figure 1 shows a graph of an ideal clock signal.
- Figure 2 shows a block diagram of a prior art embodiment of a clocking circuit for a latch.
- Figure 3 shows a digital logic schematic of a prior art embodiment of a clocking circuit for a latch.
- Figure 4 shows a graph of current draw during a clock cycle period of a latch based circuit.
- Figure 5 shows a block diagram of a block diagram of one embodiment of the present invention.
- Figure 6 shows a digital logic schematic of one embodiment of the present invention.
- Figure 7a shows an equivalent circuit of a portion of the digital logic schematic shown in Figure 6 during a charge phase.
- Figure 7b shows an equivalent circuit of a portion of the digital logic schematic shown in Figure 6 during a discharge phase.
- Figure 8 shows a digital logic schematic of an alternative embodiment of the present invention.
- Figure 9 shows a digital logic schematic of an alternative embodiment of the present invention.
- Figure 10 shows a digital logic schematic of an alternative embodiment of the present invention.
- Figure 11 shows a graph of current draw during a clock cycle period of the embodiments of the present invention shown in Figures 6-10. Detailed Description
- FIG. 5 shows a block diagram of a local clock signal distribution system (similar to that shown in Figure 2) with a clock noise reduction circuit 48 added in accordance with one embodiment of the present invention.
- the clock signal 30a is input to a clock header 32 which serves to buffer the clock signal. From the header 32, the clock signal 30b is input to a latch 34 where it serves to trigger the device.
- the initial clock signal 30a is split before the signal 30a is input into the header 32.
- the parallel split of the signal 30a is input into a clock noise reduction circuit 48.
- the clock noise reduction circuit 48 Upon sensing the rising edge of the clock signal 30a, the clock noise reduction circuit 48 will dump charge 50 onto the power grid of the system. The dumped charge 50 will alleviate the current noise spike associated with the clock cycle.
- Figure 6 shows a logic schematic of a clock noise reduction circuit 48 in accordance with one embodiment of the present invention. Specifically, Figure 6 shows an embodiment of a clock noise reduction circuit that is triggered on the rising edge of the clock signal.
- the clock signal 30a is split into two separate branches. The first branch is directly input into a NAND gate 51. The other branch is input into a first inverter 50a that simply inverts the signal value. Next the signal is input to a second inverter 50b which inverts the signal back to its original value. Finally, the signal is input into a third inverter 50c which once again inverts the signal. The output of the third inverter 50c is then input into the second input of the NAND gate 51.
- the output of the NAND gate 51 is input into to a fourth inverter 53a.
- This inverter 53a inverts the signal value.
- the signal 52 (hereafter referred to as "charge signal”) is then split off into two branches.
- One branch of the charge signal 52 is input into a fifth inverter 53b which once again inverts the signal.
- the output of the fifth inverter 53b (hereafter referred to as “dump signal”) is then input, along with the charge signal 52, into three circuit control transistors: a charge control transistor 56; a dump control transistor 58; and a connecting transistor 60. It is important to note that the charge signal 52 and the dump signal 54 will have opposite values because the charge signal passes through the fifth inverter 53b.
- the charge control transistor 56 connects the system power supply
- the charge capacitor 62a is located between the charge control transistor 56 and Vss.
- the transistor 56 is controlled (i.e. switched on and off) with the charge signal 52.
- the transistor 56 is a "P-type” transistor which means that the transistor is “on” (allows current to pass) when the charge signal 52 is low. Conversely, the transistor 56 is “off (does not allow current to pass) when the charge signal 52 is high.
- the dump control transistor 58 also connects the system power supply
- the dump capacitor 62b is located between the dump control transistor 58 and Vdd.
- the transistor 58 is controlled (i.e. switched on and off) with the dump signal 54.
- the transistor 58 is an "N-type” transistor which means that the transistor is “on” (allows current to pass) when the dump signal 54 is high. Conversely, the transistor 58 is “off (does not allow current to pass) when the dump signal 54 is low.
- the connecting transistor 60 connects both sides of the circuit.
- the connecting transistor 60 connects the sides between the control transistors 56, 58 and the respective capacitors 62a, 62b.
- the connecting transistor 60 is a "P-type” transistor which means that the transistor is “on” (allows current to pass) when the dump signal 54 is low. Conversely, the transistor 60 is “off (does not allow current to pass) when the dump signal 54 is high.
- the control circuit has two phases of operation: a charge phase and a dump phase.
- the circuit is activated by an "active low” signal.
- the charge signal 52 will be low and the dump signal 54 will be high.
- the charge control transistor 56 and the dump control transistor 58 are both “on” while the connecting transistor 60 is “off.
- the charge signal 52 will be high and the dump signal 54 will be low.
- the charge control transistor 56 and the dump control transistor 58 are both “off while the connecting transistor 60 is “on”. This allows both capacitors 62a, 62b to dump their charge on the power grid and consequently reduce the peak current draw.
- the clock header 32 and latch 34 are synchronized with the clock noise reduction circuit 48.
- the header 32 and latch 34 have a three separate layers of inverters 38a, 38b, 38c, 38d along with the NAND gate 36, while the clock noise reduction circuit 48 has a total of six inverters 50a-c, 53a-c and a NAND gate 51.
- the components of Figure 6 are sized such that the transistors 56, 58, and 60 are switched at the same time as the transistors 40a and 40b of Figure 3. This causes the charge dumping to happen when data_out is being first driven by data_in in Figure 3.
- Figures 7a and 7b show the equivalent circuits of a portion of the digital logic schematic shown in Figures 6 during a charge phase and discharge phase respectively.
- the "off transistors have been deleted while the "on" transistors have been replaced by a standard circuit connection.
- Figure 7a shows an equivalent circuit during the charge phase. It shows the two capacitors 62a and 62b connected in parallel between Vdd and Vss.
- Figure 7b shows an equivalent circuit during the dump phase. It shows the two capacitors 62a and 62b connected in series between Vdd and Vss.
- Q Capacitance Value "C”
- each capacitor 62a and 62b When the capacitors 62a and 62b are in series during the dump phase, each capacitor 62a and 62b will have a voltage equal to Vdd/2 across it. Consequently, each capacitor will store only Q/2 for a total stored charge of Q by the circuit. The excess charge will be dumped onto the power grid.
- FIG. 6 shows a logic schematic of a clock noise reduction circuit 63 in accordance with one embodiment of a falling edge triggered circuit.
- the noise reduction circuit 63 is similar to the rising edge triggered circuit 48 shown in Figure 6 in that is has the same configuration of the clock signal 30a splitting into two separate branches once inside the circuit 63. However, both branches are input into a NOR gate 55. The first branch is input directly into the gate 55 with the CLK signal 30a. The second branch inputs into the gate 55 after passing the CLK signal 30a through three sequential inverters 50a, 50b, 50c.
- the output of the NOR gate 55 is passed through a fourth inverter 57a and a fifth inverter 57b.
- the signal 52 (hereafter referred to as "charge signal”) is then split off into two branches.
- One branch of the charge signal 52 is input into a sixth inverter 57c which once again inverts the signal.
- the output of the sixth inverter 57c (hereafter referred to as "dump signal”) is then input, along with the charge signal 52, into three circuit control transistors: a charge control transistor 56; a dump control transistor 58; and a connecting transistor 60.
- Each is arranged in a similar configuration with respect to Vdd, Vss, and capacitors 62a, 62b, as the rising edge circuit 48 of Figure 6. It is important to note that the charge signal 52 and the dump signal 54 will have opposite values because the charge signal passes through the sixth inverter 57c.
- the circuit 63 will perform in a similar manner as the circuit 48 shown and described in Figures 6, 7a, and 7b. However, the primarily difference in the performance of the circuits shown in Figure 6 and Figure 8 is the dump signal 54 and the charge signal 52. As discussed previously, the dump signal for the circuit shown in Figure 6 goes “low” during the rising edge of the CLK signal 30a and therefore initiates the dump phase on the rising edge. In contrast, the dump signal for the circuit shown in Figure 8 goes “low” during the falling edge of the CLK signal 30a and therefore initiates the dump phase on the falling edge. As previously discussed, in each circuit the respective charge signals 52 are the inverse of their respective dump signals 54. As such, the charge phases are initiated to dump on one edge of the clock signal and recharge a short time later. The phase will not do anything during the other clock transition. The other aspects of the performance of both types of circuits are essentially the same.
- Figure 9 shows a logic schematic of a clock noise reduction circuit 69 in accordance with alternative embodiment of a rising edge triggered circuit.
- the noise reduction circuit 69 will have identical performance to the rising edge triggered circuit 48 shown in Figure 6.
- the noise reduction circuit 69 is similar to the rising edge triggered circuit 48 shown in Figure 6 in that is has the same configuration of the clock signal 30a splitting into two separate branches once inside the circuit 69. However, both branches are input into a NOR gate 59.
- the first branch inputs into the gate 59 after passing the CLK signal 30a through four sequential inverters 50a, 50b, 50c, and 50d.
- the second branch passes the CLK signal 30a through a fifth inverter 50e before being input into the gate 59.
- the output of the NOR gate 59 is split off into two branches.
- One branch of the output 52 (hereafter referred to as “charge signal”) is input into a sixth inverter 61 which once again inverts the signal.
- the output of the sixth inverter 61 (hereafter referred to as “dump signal”) is then input, along with the charge signal 52, into three circuit control transistors: a charge control transistor 56; a dump control transistor 58; and a connecting transistor 60.
- Each is arranged in a similar configuration with respect to Vdd, Vss, and capacitors 62a, 62b, as the rising edge circuit 48 of Figure 6. It is important to note that the charge signal 52 and the dump signal 54 will have opposite values because the charge signal passes through the sixth inverter 57c.
- Figure 10 shows a logic schematic of a clock noise reduction circuit 71 in accordance with alternative embodiment of a falling edge triggered circuit.
- the noise reduction circuit 71 will have identical performance to the falling edge triggered circuit 63 shown in Figure 8.
- the noise reduction circuit 71 is similar to the falling edge triggered circuit 63 shown in Figure 8 in that is has the same configuration of the clock signal 30a splitting into two separate branches once inside the circuit 71. However, both branches are input into a NAND gate 73.
- the first branch inputs into the gate 59 after passing the CLK signal 30a through four sequential inverters 50a, 50b, 50c, and 50d.
- the second branch passes the CLK signal 30a through a fifth inverter 50e before being input into the gate 59.
- the output of the NAND gate 51 is input into to a sixth inverter 53a.
- This inverter 53a inverts the signal value.
- the signal 52 (hereafter referred to as "charge signal”) is then split off into two branches.
- One branch of the charge signal 52 is input into a seventh inverter 53b which once again inverts the signal.
- the output of the seventh inverter 53b (hereafter referred to as “dump signal”) is then input, along with the charge signal 52, into three circuit control transistors: a charge control transistor 56; a dump control transistor 58; and a connecting transistor 60.
- Each is arranged in a similar configuration with respect to Vdd, Vss, and capacitors 62a, 62b, as the rising edge circuit 48 of Figure 6.
- Figure 11 shows a graph of current draw during a clock cycle period of the rising edge and falling edge noise reduction circuits as shown in Figures 6- 10. In both circuits, the results in reducing the current draw during the clock signal switching are similar. Specifically, the graph of Figure 11 is set up on the same scale as the graph of the prior art performance shown in Figure 4.
- the value "I” 35 represents the full value of a current draw.
- the value "3/4 I" 37 represents 75% of the full value while the value "1/2 I" 39 represents 50% of the full value.
- the leading edge draw 70 and the trailing edge draw 72 are both at about 50% (1/2 I) 39 of the full current draw. This represents a substantial improvement in noise reduction by reducing the peak current draw.
- Each current draw 70, 72 has a duration ("2d") 74 that is approximately twice as long as the corresponding duration ("d") of the prior art current draws 41, 43 shown in Figure 4.
- All of the described circuits produce a pulse that controls the switching of the capacitors (through the NAND or NOR gates and the inverters on the other input).
- the pulse causes the capacitors to go into series when the latches are switching and the extra charge could be used.
- the pulse goes away after the latches have switched causing the capacitors to go back to parallel and subsequently pull charge back into the capacitors. The net result is a longer current spike but with a smaller magnitude and consequently, less noise.
Landscapes
- Logic Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU2002329652A AU2002329652A1 (en) | 2001-07-31 | 2002-07-29 | Clock induced supply noise reduction method and apparatus for a latch based circuit |
GB0401936A GB2393340A (en) | 2001-07-31 | 2002-07-29 | Clock induced supply noise reduction method and apparatus for a latch based circuit |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/918,744 | 2001-07-31 | ||
US09/919,523 US6552571B2 (en) | 2001-07-31 | 2001-07-31 | Clock induced supply noise reduction apparatus for a latch based circuit |
US09/919,523 | 2001-07-31 | ||
US09/918,744 US6549030B2 (en) | 2001-07-31 | 2001-07-31 | Clock induced supply noise reduction method for a latch based circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2003012992A2 true WO2003012992A2 (en) | 2003-02-13 |
WO2003012992A3 WO2003012992A3 (en) | 2004-04-01 |
Family
ID=27129758
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2002/023969 WO2003012992A2 (en) | 2001-07-31 | 2002-07-29 | Clock induced supply noise reduction method and apparatus for a latch based circuit |
Country Status (4)
Country | Link |
---|---|
AU (1) | AU2002329652A1 (en) |
GB (1) | GB2393340A (en) |
TW (1) | TW561692B (en) |
WO (1) | WO2003012992A2 (en) |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4752703A (en) * | 1987-04-23 | 1988-06-21 | Industrial Technology Research Institute | Current source polarity switching circuit |
US5198699A (en) * | 1988-09-09 | 1993-03-30 | Texas Instruments Incorporated | Capacitor-driven signal transmission circuit |
JP3608361B2 (en) * | 1997-12-26 | 2005-01-12 | 株式会社日立製作所 | Low noise semiconductor integrated circuit device |
JP3878320B2 (en) * | 1998-03-25 | 2007-02-07 | 株式会社ルネサステクノロジ | Output circuit, pulse width modulation circuit, and semiconductor integrated circuit |
JP2997241B1 (en) * | 1998-07-17 | 2000-01-11 | 株式会社半導体理工学研究センター | Low switching noise logic circuit |
US6388503B1 (en) * | 2000-09-28 | 2002-05-14 | Intel Corporation | Output buffer with charge-pumped noise cancellation |
-
2002
- 2002-07-29 GB GB0401936A patent/GB2393340A/en not_active Withdrawn
- 2002-07-29 AU AU2002329652A patent/AU2002329652A1/en not_active Abandoned
- 2002-07-29 WO PCT/US2002/023969 patent/WO2003012992A2/en not_active Application Discontinuation
- 2002-07-31 TW TW91117181A patent/TW561692B/en not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
TW561692B (en) | 2003-11-11 |
GB2393340A (en) | 2004-03-24 |
GB0401936D0 (en) | 2004-03-03 |
AU2002329652A1 (en) | 2003-02-17 |
WO2003012992A3 (en) | 2004-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6400641B1 (en) | Delay-locked loop with binary-coupled capacitor | |
JP3142657B2 (en) | Semiconductor chip circuit with reduced internal clock skew | |
US5204555A (en) | Logic array having high frequency internal clocking | |
JP3568987B2 (en) | Clock generator for clock-controlled logic circuits | |
KR970051108A (en) | Multistage pumped merged pumping voltage generation circuit | |
US6456138B1 (en) | Method and apparatus for a single upset (SEU) tolerant clock splitter | |
US6531897B1 (en) | Global clock self-timed circuit with self-terminating precharge for high frequency applications | |
US6549030B2 (en) | Clock induced supply noise reduction method for a latch based circuit | |
US6552571B2 (en) | Clock induced supply noise reduction apparatus for a latch based circuit | |
CN101685666B (en) | Clock control of state storage circuitry | |
JPS62214714A (en) | LSI device equipped with noise suppression circuit | |
US6429722B1 (en) | Clock noise reduction method | |
US6822495B2 (en) | System and method for implementing a skew-tolerant true-single-phase-clocking flip-flop | |
US6937079B1 (en) | Single-transistor-clocked flip-flop | |
US6462604B1 (en) | Clock noise reduction apparatus | |
US6114877A (en) | Timing circuit utilizing a clock tree as a delay device | |
JPH10290146A (en) | Circuit to eliminate glitch signal | |
WO2003012992A2 (en) | Clock induced supply noise reduction method and apparatus for a latch based circuit | |
US6661262B1 (en) | Frequency doubling two-phase clock generation circuit | |
US5047673A (en) | High speed output structure suitable for wired-OR structure | |
US6181156B1 (en) | Noise suppression circuits for suppressing noises above and below reference voltages | |
WO2002091577A2 (en) | Clock noise reduction method and apparatus | |
US6677783B2 (en) | High-speed, state-preserving, race-reducing, wide-pulsed-clock domino design style | |
US6218874B1 (en) | One-shot pulse synchronizer | |
US5939898A (en) | Input isolation for self-resetting CMOS macros |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BY BZ CA CH CN CO CR CU CZ DE DM DZ EC EE ES FI GB GD GE GH HR HU ID IL IN IS JP KE KG KP KR LC LK LR LS LT LU LV MA MD MG MN MW MX MZ NO NZ OM PH PL PT RU SD SE SG SI SK SL TJ TM TN TR TZ UA UG UZ VN YU ZA ZM Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG UZ VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ UG ZM ZW AM AZ BY KG KZ RU TJ TM AT BE BG CH CY CZ DK EE ES FI FR GB GR IE IT LU MC PT SE SK TR BF BJ CF CG CI GA GN GQ GW ML MR NE SN TD TG Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
ENP | Entry into the national phase |
Ref document number: 0401936 Country of ref document: GB Kind code of ref document: A Free format text: PCT FILING DATE = 20020729 Format of ref document f/p: F |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
122 | Ep: pct application non-entry in european phase | ||
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: JP |