WO1995028000A3 - Method of manufacturing a semiconductor device with a multilayer wiring structure containing narrow vias - Google Patents
Method of manufacturing a semiconductor device with a multilayer wiring structure containing narrow vias Download PDFInfo
- Publication number
- WO1995028000A3 WO1995028000A3 PCT/IB1995/000180 IB9500180W WO9528000A3 WO 1995028000 A3 WO1995028000 A3 WO 1995028000A3 IB 9500180 W IB9500180 W IB 9500180W WO 9528000 A3 WO9528000 A3 WO 9528000A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- manufacturing
- semiconductor device
- multilayer wiring
- wiring structure
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76805—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics the opening being a via or contact hole penetrating the underlying conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76804—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP95910699A EP0704105A2 (en) | 1994-04-07 | 1995-03-17 | Method of manufacturing a semiconductor device with a semiconductor body having a surface provided with a multilayer wiring structure |
JP7526198A JPH08511659A (en) | 1994-04-07 | 1995-03-17 | Method for manufacturing a semiconductor device having a multilayer wiring structure provided on the surface of a semiconductor body |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP94200940 | 1994-04-07 | ||
EP94200940.8 | 1994-07-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO1995028000A2 WO1995028000A2 (en) | 1995-10-19 |
WO1995028000A3 true WO1995028000A3 (en) | 1995-12-28 |
Family
ID=8216774
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB1995/000180 WO1995028000A2 (en) | 1994-04-07 | 1995-03-17 | Method of manufacturing a semiconductor device with a multilayer wiring structure containing narrow vias |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP0704105A2 (en) |
JP (1) | JPH08511659A (en) |
KR (1) | KR100374527B1 (en) |
WO (1) | WO1995028000A2 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6046100A (en) * | 1996-12-12 | 2000-04-04 | Applied Materials, Inc. | Method of fabricating a fabricating plug and near-zero overlap interconnect line |
CN100416409C (en) * | 2001-03-29 | 2008-09-03 | 大日本印刷株式会社 | Method for making electronic component using wet corrosion agent |
DE10320166B4 (en) * | 2002-05-16 | 2007-06-06 | Dalsa Corp., Waterloo | Pixel design for CCD image sensors |
JP5650402B2 (en) * | 2006-07-25 | 2015-01-07 | エルジー・ケム・リミテッド | Organic light emitting device manufacturing method and organic light emitting device manufactured thereby |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0004164A1 (en) * | 1978-03-02 | 1979-09-19 | Sperry Corporation | Method of making interlayer electrical connections in a multilayer electrical device |
EP0282820A1 (en) * | 1987-03-13 | 1988-09-21 | Siemens Aktiengesellschaft | Method for producing contact holes with sloping walls in intermediate oxide layers |
US4943539A (en) * | 1989-05-09 | 1990-07-24 | Motorola, Inc. | Process for making a multilayer metallization structure |
DE3914602A1 (en) * | 1989-05-03 | 1990-11-08 | Bosch Gmbh Robert | Tapering via prodn. esp. in multilevel circuits - by etching insulation layers with different etch rates |
EP0523856A2 (en) * | 1991-06-28 | 1993-01-20 | STMicroelectronics, Inc. | Method of via formation for multilevel interconnect integrated circuits |
EP0555032A1 (en) * | 1992-02-06 | 1993-08-11 | STMicroelectronics, Inc. | Semiconductor contact via structure and method |
-
1995
- 1995-03-17 KR KR1019950705487A patent/KR100374527B1/en not_active IP Right Cessation
- 1995-03-17 JP JP7526198A patent/JPH08511659A/en not_active Abandoned
- 1995-03-17 WO PCT/IB1995/000180 patent/WO1995028000A2/en not_active Application Discontinuation
- 1995-03-17 EP EP95910699A patent/EP0704105A2/en not_active Withdrawn
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0004164A1 (en) * | 1978-03-02 | 1979-09-19 | Sperry Corporation | Method of making interlayer electrical connections in a multilayer electrical device |
EP0282820A1 (en) * | 1987-03-13 | 1988-09-21 | Siemens Aktiengesellschaft | Method for producing contact holes with sloping walls in intermediate oxide layers |
DE3914602A1 (en) * | 1989-05-03 | 1990-11-08 | Bosch Gmbh Robert | Tapering via prodn. esp. in multilevel circuits - by etching insulation layers with different etch rates |
US4943539A (en) * | 1989-05-09 | 1990-07-24 | Motorola, Inc. | Process for making a multilayer metallization structure |
EP0523856A2 (en) * | 1991-06-28 | 1993-01-20 | STMicroelectronics, Inc. | Method of via formation for multilevel interconnect integrated circuits |
EP0555032A1 (en) * | 1992-02-06 | 1993-08-11 | STMicroelectronics, Inc. | Semiconductor contact via structure and method |
Also Published As
Publication number | Publication date |
---|---|
WO1995028000A2 (en) | 1995-10-19 |
JPH08511659A (en) | 1996-12-03 |
KR100374527B1 (en) | 2003-05-09 |
EP0704105A2 (en) | 1996-04-03 |
KR960702940A (en) | 1996-05-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0887849A3 (en) | Method for fabricating capacitor for semiconductor device | |
EP0401688A3 (en) | Method of forming electrical contact between interconnection layers located at different layer levels | |
CA2199346A1 (en) | Semiconductor device and manufacturing method of the same | |
CA2162189A1 (en) | Insulator for integrated circuits and process | |
WO2002054446A3 (en) | Barbed vias for electrical and mechanical connection between conductive layers in semiconductor devices | |
EP0952762A4 (en) | Printed wiring board and method for manufacturing the same | |
EP0310108A3 (en) | Interconnection structure of a semiconductor device and method of manufacturing the same | |
KR890015376A (en) | Electrical connection method for electronic device | |
EP0326204A3 (en) | Method for realizing an electrical contact to an electronic device | |
EP0343667A3 (en) | Contact structure for connecting electrode to a semiconductor device and a method of forming the same | |
WO1995024730A3 (en) | Apparatus having inner layers supporting surface-mount components | |
EP0348046A3 (en) | Method of producing a semiconductor device | |
CA2011235A1 (en) | Method of forming contacts to a semiconductor device | |
EP0817549A3 (en) | Circuit board and method of producing the same | |
JPS6450443A (en) | Semiconductor device | |
EP0323856A3 (en) | Substrate structure for composite semiconductor device | |
EP0177105A3 (en) | Method for providing a semiconductor device with planarized contacts | |
EP0572214A3 (en) | Method for fabricating an interconnect structure in an integrated circuit | |
EP0406025A3 (en) | Method for fabricating a semiconductor device in which an insulating layer thereof has a uniform thickness | |
EP0307671A3 (en) | Method of making an electrically programmable integrated circuit with meltable contact bridges | |
EP0394722A3 (en) | Multilevel metallization for vlsi and method for forming the same | |
EP0810651A3 (en) | Fabrication process for a connection between multilayer wirings in a semiconductor device | |
MY133863A (en) | Passive component integrated circuit chip | |
WO2001015219A3 (en) | Method for producing an integrated circuit having at least one metalicized surface | |
EP0371861A3 (en) | High density semiconductor structure and method of making the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1995910699 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1019950705487 Country of ref document: KR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
AK | Designated states |
Kind code of ref document: A3 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
WWP | Wipo information: published in national office |
Ref document number: 1995910699 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1995910699 Country of ref document: EP |