USRE49045E1 - Package on package devices and methods of packaging semiconductor dies - Google Patents
Package on package devices and methods of packaging semiconductor dies Download PDFInfo
- Publication number
- USRE49045E1 USRE49045E1 US15/670,912 US201715670912A USRE49045E US RE49045 E1 USRE49045 E1 US RE49045E1 US 201715670912 A US201715670912 A US 201715670912A US RE49045 E USRE49045 E US RE49045E
- Authority
- US
- United States
- Prior art keywords
- die
- substrate
- metal stud
- packaged die
- packaged
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0615—Mirror array, i.e. array having only a reflection symmetry, i.e. bilateral symmetry
- H01L2224/06154—Mirror array, i.e. array having only a reflection symmetry, i.e. bilateral symmetry covering only portions of the surface to be connected
- H01L2224/06155—Covering only the peripheral area of the surface to be connected, i.e. peripheral arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/45164—Palladium (Pd) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/45169—Platinum (Pt) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/78—Apparatus for connecting with wire connectors
- H01L2224/7825—Means for applying energy, e.g. heating means
- H01L2224/783—Means for applying energy, e.g. heating means by means of pressure
- H01L2224/78301—Capillary
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92122—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92125—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06558—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having passive surfaces facing each other, i.e. in a back-to-back arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06565—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having the same size and there being no auxiliary carrier between the devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
- H01L24/78—Apparatus for connecting with wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00012—Relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1431—Logic devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/157—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15788—Glasses, e.g. amorphous oxides, nitrides or fluorides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- PoP Package on package
- PoP technology is becoming increasingly popular for its ability to allow for denser integration of integrated circuits into a small overall package. PoP technology is employed in many advanced handheld devices, such as smart phones. While PoP technology has allowed for a lower package profile, the total thickness reduction is currently limited by the solder ball joint height between the top package and bottom package.
- FIGS. 1 through 5 show cross-sectional views of a method of packaging a first die and forming metal stud bumps on a top surface thereof at various stages in accordance with an embodiment of the present disclosure
- FIGS. 6 through 8 illustrate cross-sectional views of an example of a method of forming the metal stud bumps
- FIG. 9 is a cross-sectional view of a metal stud bump, illustrating dimensions of portions of the metal stud bump in accordance with an embodiment
- FIGS. 10 through 12 are top views of a substrate of a first packaged die, illustrating regions on a substrate where the metal stud bumps are formed in accordance with embodiments;
- FIG. 13 shows a more detailed top view of a substrate of a first packaged die
- FIG. 14 shows a more detailed view of a portion of the substrate shown in FIG. 13 , illustrating bump-on-trace patterns that are used to attach a die to the substrate in an embodiment
- FIG. 15 shows a bottom view of a die, illustrating a pattern of solder bump contacts in accordance with an embodiment
- FIGS. 16 through 19 show cross-sectional views of a method of packaging at least one second die at various stages in accordance with an embodiment
- FIG. 20 illustrates a cross-sectional view of attaching the second packaged die to a first packaged die in accordance with an embodiment
- FIG. 21 is a cross-sectional view of a PoP device packaged in accordance with methods described herein;
- FIG. 22 is a cross-sectional view of a PoP device in accordance with another embodiment.
- FIG. 23 is a flow chart illustrating a method of packaging semiconductor dies in accordance with an embodiment of the present disclosure.
- Embodiments of the present disclosure are related to packaging of semiconductor devices. Novel packaging structures and methods of packaging multiple semiconductor devices in PoP packages will be described herein.
- a first die 118 is packaged to form a first packaged die 126 , shown in FIG. 5
- one or more second dies 168 a and 168 b are packaged to form a second packaged die 176 , as shown in FIG. 19 .
- the second packaged die 176 is packaged with the first packaged die 126 , forming a PoP device 180 , as shown in FIGS. 21 and 22 , to be described further herein. Note that for simplification, not all element numbers are included in each subsequent drawing; rather, the element numbers most pertinent to the description of each drawing are included in each of the drawings.
- FIGS. 1 through 5 show cross-sectional views of a method of packaging the first die 118 and forming metal stud bumps 112 on a top surface thereof at various stages in accordance with an embodiment of the present disclosure.
- a first substrate 100 is provided. Only one first substrate 100 is shown in the drawings; however, several first substrates 100 are processed on a workpiece comprising a plurality of first substrates 100 , and the workpiece is later singulated, after packaging first dies 118 on the first substrates 100 .
- the first substrate 100 comprises an interposer comprised of an insulating material or glass in some embodiments. In other embodiments, the first substrate 100 comprises a semiconductive material such as a semiconductor wafer.
- the first substrate 100 may include electronic components and elements formed thereon in some embodiments, or alternatively, the first substrate 100 may be free of electronic components and elements.
- Bond pads 102 are formed on the top surface of the first substrate 100 , in a peripheral region (not shown in FIG. 1 : see peripheral region 146 in FIG. 10 ) of the first substrate 100 in a top view.
- Bond pads and/or traces 106 are formed on the top surface of the first substrate 100 in a central region (also not shown in FIG. 1 : see central region 148 in FIG. 13 ) of the first substrate 100 in a top view.
- Bond pads 108 are formed on the bottom surface of the first substrate 100 .
- the bond pads 108 may be arranged in an array or in rows or columns on the bottom surface of the first substrate 100 , not shown.
- the bond pads 108 may fully populate the bottom surface or may be arranged in various patterns, such as patterns used in ball grid array (BGA) or land grid array (LGA) package devices, as examples.
- the bond pads 102 , bond pads and/or traces 106 , and bond pads 108 comprise a conductive material such as Al, Cu, Au, alloys thereof, other materials, or combinations and/or multiple layers thereof, as examples.
- the bond pads 102 , bond pads and/or traces 106 , and bond pads 108 may comprise other materials.
- the first substrate 100 includes a plurality of through-substrate vias (TSVs) 104 formed therein in some embodiments.
- the TSVs 104 comprise conductive or semiconductive material that extends completely through the first substrate 100 may optionally be lined with an insulating material.
- the TSVs 104 provide vertical electrical connections (e.g., y-axis connections in FIG. 1 ) from a bottom surface to a top surface of the first substrate 100 .
- the first substrate 100 includes wiring 110 formed within one or more insulating material layers.
- the wiring 110 provides horizontal electrical connections (e.g., x-axis connections in the view shown in FIG. 1 ) in some embodiments, for example.
- the wiring 110 may include fan-out regions that include traces of conductive material for expanding the footprint of a first die (not shown in FIG. 1 : see first die 118 in FIG. 3 ) to a footprint of the bottom side of the first substrate 100 , e.g., of the bond pads 108 .
- the wiring 110 of the first substrate 100 may include one or more redistribution layers (RDLs).
- the RDLs may comprise one or more insulating layers and wiring layers.
- the RDLs may include inter-level dielectrics (ILDs) (e.g., dielectric 111) with wiring in metallization layers disposed or formed therein.
- the wiring 110 may comprise one or more vias and/or conductive lines, for example.
- the wiring 110 and the TSVs 104 may be formed using one or more subtractive etch processes, single damascene techniques, and/or dual damascene techniques, as examples.
- a portion of the wiring 110 may reside on the top and bottom surfaces of the first substrate 100 ; e.g., portions of the wiring 110 of the first substrate 100 may comprise bond pads 102 , bond pads and/or traces 106 , and bond pads 108 that are coupleable to other elements.
- the bond pads 102 , bond pads and/or traces 106 , and bond pads 108 may be formed separately and attached to portions of the wiring 110 , in other embodiments.
- a plurality of metal stud bumps 112 is attached to the bond pads 102 on the top surface of the substrate 100 , as shown in FIG. 2 .
- the plurality of metal stud bumps 112 may be attached using a method similar to a wire-bond method, e.g., using a wire bonder (not shown).
- the metal stud bumps 112 include a bump region 114 and a tail region 116 coupled to the bump region 114 .
- the bump region 114 comprises a flattened ball shape, and the tail region 116 comprises a tail or stud shape.
- the plurality of metal stud bumps 112 comprises a conductive material, such as a metal.
- the plurality of metal stud bumps 112 comprises Cu, Al, Au, Pt, Pd, and/or combinations thereof, for example.
- the metal stud bumps 112 may comprise other conductive materials and/or metals.
- Each of the plurality of metal stud bumps 112 comprises a height of about 50 to 300 ⁇ m and a diameter of about 50 to 200 ⁇ m proximate the first substrate 100 , in some embodiments.
- plurality of metal stud bumps 112 may comprise other materials and dimensions. The formation of the metal stud bumps 112 and the dimensions thereof will be described further herein with reference to FIGS. 6 through 8 and FIG. 9 , respectively.
- the first die 118 comprises an integrated circuit or chip that will be packaged with a second die 168 a and optionally also a third die 168 b in a single PoP device 180 (see FIG. 21 ).
- the first die 118 may include a workpiece that includes a semiconductor substrate comprising silicon or other semiconductor materials and may be covered by an insulating layer, for example.
- the first die 118 may include one or more components and/or circuits formed in and/or over the workpiece, not shown.
- the first die 118 may include conductive layers and/or semiconductor elements, e.g., transistors, diodes, capacitors, etc., also not shown.
- the first die 118 may comprise logic circuitry, memory devices, or other types of circuits, as examples.
- the first die 118 may include a plurality of contacts (not shown) formed on a bottom surface thereof.
- a plurality of solder bumps 120 is formed on the bottom surface of the first die 118 , e.g., on the plurality of contacts on the bottom surface of the first die 118 .
- the solder bumps 120 may comprise microbumps or solder balls, as examples.
- the solder bumps on the first die 118 are then attached to the bond pads and/or traces 106 on the top surface of the first substrate 100 , as shown in FIG. 3 .
- a solder reflow process is used to reflow the solder of the solder bumps 120 and attach the first die 118 to the first substrate 100 , electrically and mechanically attaching the solder bumps 120 to the bond pads or traces 106 of the first substrate 100 , for example.
- the solder bumps 120 may alternatively be attached to the first substrate 100 using other methods.
- the first die 118 is attached to the first substrate 100 using a flip-chip bond-on-trace (BOT) attachment technique.
- BOT flip-chip bond-on-trace
- other flip-chip attachment techniques and other types of bond pads 106 may be used.
- An underfill material 122 is then applied under the first die 118 , between the first substrate 100 and the first die 118 , as shown in FIG. 4 .
- the underfill material 122 is applied using a dispensing needle along one or more edges of the first die 118 , for example, although other methods may also be used to form the underfill material 122 .
- the underfill material 122 comprises epoxy or a polymer in some embodiments, although other materials may alternatively be used.
- a plurality of solder balls 124 is then formed on the bottom surface of the first substrate 100 , as shown in FIG. 5 .
- the solder balls 124 are attached to the bond pads 108 on the bottom of the first substrate 100 .
- the solder balls 124 may be formed using a ball mount process, followed by a solder reflow process, for example.
- the solder balls 124 may alternatively be formed using other methods.
- the first substrate 100 is then singulated from other first substrates 100 on the workpiece, forming a first packaged die 126 .
- the first packaged die 126 is also referred to herein as a bottom packaged die, for example.
- the bottom packaged die 126 comprises a plurality of bond pads 102 on the top surface 129 thereof, and includes a plurality of solder balls 124 formed on bond pads 108 on the bottom surface 128 thereof.
- Each of the plurality of metal stud bumps 112 is bonded to a bond pad 102 on the top surface 129 of the bottom packaged die 126 .
- Final tests are then performed on the first or bottom packaged die 126 .
- FIGS. 6 through 8 illustrate cross-sectional views of an example of a method of forming the metal stud bumps 112 shown in FIGS. 2 through 5 .
- the metal stud bumps 112 are formed using a wire bonder that includes a capillary 132 for dispensing a metal wire 133 , an electric flame off (EFO) wand, and a transducer (the wire bonder and some elements thereof are not shown in the figures).
- a portion 130 of the wire bonder is shown in FIG. 6 with a wire 133 disposed inside a capillary 132 .
- the capillary 132 is adapted to control and move the wire during the bonding process.
- the wire 133 comprises Cu, Al, Au, Pt, Pd, and/or combinations thereof, for example.
- the wire 133 may comprise other conductive materials and/or metals.
- An end 134 of the wire 133 protrudes from the tip of the capillary 132 .
- the EFO wand is used to create an electrical spark 136 proximate the end 134 of the wire 133 , which forms a ball 138 at the end 134 of the wire 133 , as shown in FIG. 7 .
- the ball 138 is formed using a free air ball (FAB) technique.
- the ball 138 is placed against a bond pad 102 on the first substrate 100 , also shown in FIG. 7 .
- the capillary 132 vibrates the ball 138 in a horizontal direction in the view shown in FIG. 8 , using ultrasonic vibration or power 140 .
- a force 142 is applied against the bond pad 102
- heat 144 is applied to the first substrate 100 , also shown in FIG. 8 , attaching the ball 138 on the wire 133 to the bond pad 102 .
- the capillary 132 is then removed, simultaneously breaking the wire 133 and forming a tail region 116 having a predetermined length (not shown in FIG. 8 : see FIG. 9 ), leaving a metal stud bump 112 attached or bonded to the first substrate 100 on top of the bond pad 102 , as shown in a cross-sectional view in FIG. 9 .
- the metal stud bumps 112 may be formed and bonded to the first substrate 100 using other methods.
- FIG. 9 also illustrates dimensions of portions of the metal stud bump 112 in accordance with an embodiment.
- the metal stud bump 112 has a bump diameter BD proximate the first substrate 100 , a ball height BH 1 , a base height BH 2 of the bump region 114 , a tail length TL of the tail region 116 , and an overall height OH, as shown.
- the dimensions BD, BH 1 , BH 2 , TL, and OH vary according to the diameter of the wire 133 , which may range from about 1 to 2 mm in some embodiments, for example.
- the overall height OH ranges from about 50 to 300 ⁇ m and the bump diameter BD proximate the first substrate 100 ranges from about 50 to 200 ⁇ m. In another embodiment, the overall height OH comprises about 300 ⁇ m. In some embodiments, the ratio of overall height OH to bump diameter BD is greater than about 1 to about 6, as another example. Alternatively, the wire 133 and the metal stud bumps 112 may comprise other dimensions.
- FIGS. 10 through 12 are top views of a first substrate 100 of a first packaged die 126 that illustrate regions on the first substrate 100 where the novel metal stud bumps 112 are formed in accordance with embodiments.
- the first substrate 100 has a peripheral region 146 disposed about a central region 148 , as shown.
- the peripheral region 146 may comprise a plurality of bond pads 102 formed therein in one or more rows. As an example, two rows of bond pads 102 are shown in the peripheral region 146 in FIGS. 10 through 12 ; alternatively, other numbers of rows may be used.
- the central region 148 includes a plurality of bond pads and/or traces 106 (not shown in FIGS. 10 through 12 : see FIG. 13 ).
- the metal stud bumps 112 are coupled to each of the bond pads 102 in the peripheral region 146 , as shown in FIG. 10 .
- One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads 102 on the bottom packaged die 126 , e.g., in the peripheral region 146 .
- one of the plurality of metal stud bumps 112 is bonded to only some of the plurality of bond pads 102 on the bottom packaged die 126 .
- FIG. 11 shows an embodiment wherein the metal stud bumps 112 are coupled to each of the bond pads 102 in the corner regions 150 (e.g., in the peripheral region 146 ) of the first substrate 100 .
- One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads 102 in the corner regions 150 of the bottom packaged die 126 . At least 10% of the bond pads 102 on the first substrate 100 in the peripheral region 146 have a metal stud bump 112 coupled thereto in some embodiments.
- the metal stud bumps 112 are coupled to the bond pads 102 in the corner regions 150 , and also to central edge regions 152 , as shown in FIG. 12 , e.g., in the peripheral region 146 .
- One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads in the central edge regions 152 and also in corner regions 150 of the bottom packaged die 126 .
- metal stud bumps 112 are not shown in FIGS. 10 to 12 ; the bond pads 102 that the metal stud bumps 112 are attached to are visible in the views shown.
- the numbers of bond pads 102 in the central edge regions 152 and the corner regions 150 shown are exemplary and may vary based on the semiconductor device design, for example.
- FIG. 13 shows a more detailed top view of a first substrate 100 of a first packaged die 126 .
- the bond pads and/or traces 106 are shown, which are formed in the central region 106 of the first substrate 100 .
- a more detailed view of a portion of FIG. 13 is shown in FIG. 14 , illustrating bump-on-trace patterns that are used to attach a die to the substrate in an embodiment, wherein the first die 118 is packaged using a BOT packaging technique.
- the patterns of the bond pads 106 may comprise patterns typically used for solder balls, in other embodiments.
- FIG. 15 shows a bottom view of a first die 118 , illustrating a pattern of solder bumps 120 in accordance with an embodiment.
- the solder bumps 120 may be more densely populated in perimeter and/or corner regions, and may have gaps where no solder bumps 120 are formed in certain portions thereof.
- the pattern shown in FIG. 15 is merely an example: many other types of patterns may also be used for the solder bumps 120 , depending on the semiconductor device design.
- FIGS. 16 through 19 show cross-sectional views of a method of packaging at least one second die 168 a at various stages in accordance with an embodiment.
- a second substrate 160 is provided, which may comprise a substrate similar to the first substrate 100 (including, e.g., a dielectric 113 similar to dielectric 111) described herein and which may comprise similar materials and components.
- the second substrate 160 may comprise a plurality of second substrates 160 formed on a strip (not shown), e.g., a strip including about 4 blocks of 4 rows and 3 columns of second substrates 160 .
- other numbers of second substrates 160 may be formed on a strip of substrates, in other arrangements.
- the second substrate 160 may include TSVs 164 and wiring 170 similar to the TSVs 104 and wiring 110 described for the first substrate 100 .
- the second substrate 160 includes contact pads 162 on the top surface in a perimeter region and contacts 166 on the bottom surface.
- the contact pads 162 and contacts 166 may comprise similar materials described for the bond pads 102 , bond pads or traces 106 , and bond pads 108 of the first substrate 100 , for example.
- a second die 168 a is provided, as shown in FIG. 16 .
- the second die 168 a may comprise a die similar to that described for the first die 118 , for example. At least one second die 168 a is attached to the top surface of the second substrate 160 .
- the second die 168 a includes a plurality of contacts 169 a on a top surface thereof in a perimeter region.
- the second die 168 a is attached to the top surface of the second substrate 160 using a glue or adhesive, not shown.
- the second die 168 a is then electrically connected to the second substrate 160 using wire bonds 172 a along two or more edges of the second die 168 a.
- the second die 168 a may be wire bonded along all four edges to the second substrate 160 , for example.
- Coupling the second die 168 a to the top surface of the second substrate 160 comprises wire-bonding contacts 169 a on a top surface of the second die 168 a to contact pads 162 on the top surface of the second substrate 160 using the wire bonds 172 a.
- one second die 168 a is coupled to the second substrate 160 , and then a molding compound 173 is formed over the second die 168 a and top surface of the second substrate 160 , not shown in the drawings.
- two second dies 168 a and 168 b are coupled over the second substrate 160 , as shown in FIG. 18 .
- a plurality of second dies 168 a and 168 b are stacked vertically above the second substrate 160 , for example.
- the second die 168 b is also referred to herein as a third die.
- the third die 168 b is coupled over the second die 168 a, e.g., attached to the top surface of the second die 168 a using a glue or adhesive, as shown in FIG. 18 .
- Contacts 169 b on a top surface of the third die 168 b are wire bonded using wire bonds 172 b to contact pads 162 on the top surface of the second substrate 160 , also shown in FIG. 18 .
- the third die 168 b is wire bonded to the second substrate 160 similar to the wire bonding of the second die 168 a to the second substrate 160 described herein, for example. Two or more rows of contact pads 162 may be formed on the top surface of the second substrate 160 .
- the inner-most row of contact pads 162 is wire bonded to the second die 168 a, and the outer-most row of contact pads 162 is wire bonded to the third die 168 b, as shown in FIG. 18 .
- a molding compound 173 is formed over the third die 168 b and exposed portions of the second substrate 160 .
- the molding compound 173 comprises an insulating material that protects the wire bonds 172 a and 172 b, for example.
- the second dies 168 a and 168 b are packaged on the second substrate 160 using a flip-chip wafer level packaging (WLP) technique and wire bonding process, for example.
- WLP flip-chip wafer level packaging
- the second dies 168 a and 168 b may be packaged on the second substrate 160 using other types of packaging processes.
- the second substrate 160 may not include an RDL in the wiring 170 . All or some of the x-axis or horizontal electrical connections may be made using wire bonds 172 a and 172 b, in these embodiments. In other embodiments, the second substrate 160 may include an RDL in the wiring 170 , as another example. All or some of the x-axis or horizontal electrical connections may be made in the RDL in these embodiments.
- a plurality of solder balls 174 is formed on the bottom surface of the second substrate 160 , e.g., the solder balls 174 are coupled to the contacts 166 , as shown in FIG. 19 , and as described for the solder balls 124 on the bottom surface of the first substrate 100 , as shown in FIG. 5 .
- the second substrate 160 is then singulated from other second substrates 160 on a workpiece (e.g., comprising a strip of second substrates 160 ) the second substrate 160 was fabricated on, forming a second packaged die 176 .
- the second packaged die 176 is also referred to herein as a top packaged die, for example.
- the top packaged die 176 includes the molding compound 173 at the top surface 179 thereof, and includes the solder balls 174 coupled to the contacts 166 at the bottom surface 178 thereof. Final tests are performed on the second packaged die 176 .
- FIG. 20 illustrates a cross-sectional view of attaching the second packaged die 176 to a first packaged die 126 in accordance with an embodiment.
- the second packaged die 176 is lowered until the solder balls 174 are coupled to the metal stud bumps 112 , and the solder balls 174 are reflowed, so that a solder joint 182 is formed over each of the metal stud bumps 112 , as shown in FIG. 21 , which is a cross-sectional view of a PoP device 180 packaged in accordance with methods described herein.
- the solder joints 182 have a substantially barrel shape in the cross-sectional view.
- Each of the plurality of metal stud bumps 112 is embedded in a solder joint 182 .
- the plurality of metal stud bumps 112 is disposed between the first packaged die 126 and the second packaged die 176 , as shown, for example.
- the solder joints 182 electrically couple together the bond pads 102 of the first packaged die 126 and the contacts 166 of the second packaged die 126 , and also mechanically couple together the first and second packaged dies 126 and 176 .
- the solder joints 182 are formed in some embodiments by heating the first substrate 100 and the second substrate 160 to reflow a solder material of the plurality of solder balls 174 on the bottom surface 178 of the second substrate 160 and form the plurality of solder joints 182 between the first substrate 100 and the second substrate 160 . At least some of the plurality of solder joints 182 include one of the plurality of metal stud bumps 112 .
- One illustrative process might include heating the first substrate 100 with the metal stud bumps 112 formed thereon (on a bottom packaged die 126 ) to above the solder melting point, which is about +10° C.; aligning a solder ball 174 (on a top packaged die 176 ); and placing it on top of the metal stud bump 112 to form a temporary joint, and following with a process to form a permanent solder joint 182 , for example.
- Each of the plurality of solder balls 174 (which become part of the solder joint 182 after the solder reflow process) on the top packaged die 176 is coupled to a contact 166 on a bottom surface of the top packaged die 176 , and each of the plurality of metal stud bumps 112 extends partially to a contact 166 on the top packaged die 176 within the solder joints 182 .
- the metal stud bumps 112 do not extend fully to the contacts 166 of the top packaged die 176 in the embodiment shown in FIG. 21 .
- the metal stud bumps 112 may extend fully to the contacts 166 of the top package die 176 , as shown in FIG. 22 , which is a cross-sectional view of a PoP device 180 in accordance with another embodiment.
- the metal stud bumps 112 comprise a low overall height OH (see FIG. 9 )
- the first and second packaged dies 126 and 176 may be placed more closely together, decreasing the thickness of the PoP device 180 .
- PoP device 180 total thicknesses of about 0.5 to about 1.5 mm are achievable using the novel embodiments of the present disclosure described herein, for example.
- the PoP device 180 thicknesses may comprise other dimensions.
- PoP device 180 thicknesses may be decreased by about 10% or greater by the use of embodiments of the present disclosure.
- the PoP device 180 standoff height may be reduced by about 40% or greater, e.g., from about 280 ⁇ m to about 150 ⁇ m, as another example.
- FIG. 23 is a flow chart 190 illustrating a method of packaging semiconductor devices (i.e., first dies 118 , second dies 168 a, and optionally also third dies 168 b) in accordance with an embodiment of the present disclosure.
- a first die 118 is coupled to a top surface of a first substrate 100 .
- a plurality of metal stud bumps 112 is coupled to the top surface of the first substrate 100 .
- a second die 168 a is coupled to a top surface of a second substrate 160 .
- a plurality of solder balls 174 is formed on a bottom surface of the second substrate 160 .
- step 195 a molding compound 173 is formed over the second die 168 a (and also over the third die 168 b, if included) on the top surface of the second substrate 160 .
- step 196 each of the plurality of metal stud bumps 112 on the top surface of the first substrate 100 is coupled to one of the plurality of solder balls 174 on the bottom surface of the second substrate 160 .
- the second dies 168 a and 168 b comprise memory devices such as random access memories (RAM) or other types of memory devices, and the first die 118 comprises a logic device.
- the second dies 168 a and 168 b and the first die 118 may comprise other functional circuitry.
- a different method may be used to attach the second dies 168 a and 168 b to the second substrate 160 than is used to attach the first die 118 to the first substrate 100 , as shown in the drawings.
- the same method may be used to attach the first die 118 to the first substrate 100 that is used to attach the second dies 168 a and 168 b to the second substrate 160 .
- the second dies 168 a and 168 b are packaged using a flip-chip WLP technique and wire bonding, and the first die 118 is packaged using a flip-chip and BOT technique, as an example.
- the second dies 168 a and 168 b and the first die 118 may be packaged using other methods or techniques.
- Embodiments of the present disclosure include methods of packaging multiple semiconductor devices (e.g., first dies 118 , second dies 168 a, and optionally also third dies 168 b) in a single PoP device 180 using metal stud bumps 112 in the electrical connections (e.g., the solder joints 182 ) between the first packaged dies 126 and the second packaged dies 176 .
- Embodiments of the present disclosure also include PoP devices 180 that include the novel metal stud bumps 112 described herein.
- Advantages of embodiments of the disclosure include providing novel metal stud bumps 112 that reduce the distance between first and second packaged dies 126 and 176 in PoP devices 180 , and thus also reduce the overall thickness of the PoP devices 180 that include the metal stud bumps 112 .
- the metal stud bump 112 overall height OH and width (diameter) is very small, thus reducing the amount of solder that is required to be used for the solder balls 174 .
- the small OH of the metal stud bumps 112 forms a low profile of solder around the metal stud bumps 112 after the solder reflow process of the solder balls 174 , reducing the standoff height between the first and second packaged dies 126 and 176 , thus also reducing the PoP device 180 thickness.
- the innovative structures described herein advantageously produce ultra-thin stacked packages and packaging techniques for semiconductor devices.
- the diameter, e.g., the bump diameter BD, of the bump portion 114 of the metal stud bumps 112 is very small, the pitch of the contacts 166 on the bottom surface of the top packaged die 176 and the pitch of the bond pads 102 on the top surface of the bottom packaged die 126 may be reduced, resulting in a smaller width in a top view for the packaged dies 126 and 176 and also the PoP device 180 .
- PoP devices 180 having a body size with a width of about 14 mm ⁇ 14 mm or less in a top view are achievable using embodiments of the present disclosure, for example.
- the metal stud bumps 112 described herein may be produced with low costs, providing a cost savings in the packaging process.
- the presence of the metal stud bumps 112 in the solder joints 182 facilitate in the prevention of bridging of adjacent solder joints 182 in some embodiments, reducing or preventing shorts and improving device yields.
- the novel PoP structures and designs described herein are easily implementable in semiconductor device packaging process flows. Embodiments of the present disclosure are particularly advantageous for use in end applications that require low profile packages, such as handheld products, for example.
- the other bond pads 102 not having a metal stud bump 112 coupled thereto are bonded to contacts 166 on the top packaged die 176 using solder balls 174 .
- the solder joints 182 for these bond pads 102 that do not include a metal stud bump 112 comprise only solder.
- the metal stud bumps 112 are either placed in the entire perimeter of the PoP device 180 in corner regions 150 or in both corner and central edge regions 150 and 152 , so that the PoP device 180 is more robust.
- the metal stud bumps 112 also provide consistent spacing between the packaged dies 126 and 176 across the surfaces of the packaged dies 126 and 176 , e.g., in a vertical direction in the cross-sectional views shown in FIGS. 21 and 22 .
- a PoP device includes a first packaged die and a second packaged die coupled to the first packaged die.
- a plurality of metal stud bumps is disposed between the first packaged die and the second packaged die.
- Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region.
- Each of the plurality of metal stud bumps is embedded in a solder joint.
- a PoP device in accordance with another embodiment, includes a bottom packaged die comprising a plurality of metal stud bumps disposed on a top surface thereof. Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region.
- the PoP device also includes a top packaged die coupled to the bottom packaged die.
- the top packaged die includes a plurality of contacts formed on a bottom surface thereof. Each of the plurality of metal stud bumps on the bottom packaged die is embedded in a solder joint coupled to one of the plurality of contacts on the top packaged die.
- a method of packaging semiconductor dies includes coupling a first die to a top surface of a first substrate, and coupling a plurality of metal stud bumps to the top surface of the first substrate.
- Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region.
- a second die is coupled to a top surface of a second substrate, and a plurality of solder balls is formed on a bottom surface of the second substrate.
- a molding compound is formed over the second die on the top surface of the second substrate.
- the method includes coupling each of the plurality of metal stud bumps on the top surface of the first substrate to one of the plurality of solder balls on the bottom surface of the second substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
Abstract
Package on package (PoP) devices and methods of packaging semiconductor dies are disclosed. A PoP device includes a first packaged die and a second packaged die coupled to the first packaged die. Metal stud bumps are disposed between the first packaged die and the second packaged die. The metal stud bumps include a bump region and a tail region coupled to the bump region. The metal stud bumps are embedded in solder joints.
Description
This application is a reissue application of U.S. Pat. No. 9,105,552. This application claims the benefit of U.S. Provisional Application No. 61/553,592, filed on Oct. 31, 2011, entitled, “Ultra Thin Stacked Packaging Application and Methods of Forming Same,” which is incorporated herein by reference in its entirety.
Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
The semiconductor industry continues to improve the integration density of various electronic components (e.g., transistors, diodes, resistors, capacitors, etc.) by continual reductions in minimum feature size, which allow more components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area than packages of the past, in some applications.
Package on package (PoP) technology is becoming increasingly popular for its ability to allow for denser integration of integrated circuits into a small overall package. PoP technology is employed in many advanced handheld devices, such as smart phones. While PoP technology has allowed for a lower package profile, the total thickness reduction is currently limited by the solder ball joint height between the top package and bottom package.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of the embodiments of the present disclosure are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
Embodiments of the present disclosure are related to packaging of semiconductor devices. Novel packaging structures and methods of packaging multiple semiconductor devices in PoP packages will be described herein. A first die 118 is packaged to form a first packaged die 126, shown in FIG. 5 , and one or more second dies 168a and 168b are packaged to form a second packaged die 176, as shown in FIG. 19 . The second packaged die 176 is packaged with the first packaged die 126, forming a PoP device 180, as shown in FIGS. 21 and 22 , to be described further herein. Note that for simplification, not all element numbers are included in each subsequent drawing; rather, the element numbers most pertinent to the description of each drawing are included in each of the drawings.
The first substrate 100 comprises an interposer comprised of an insulating material or glass in some embodiments. In other embodiments, the first substrate 100 comprises a semiconductive material such as a semiconductor wafer. The first substrate 100 may include electronic components and elements formed thereon in some embodiments, or alternatively, the first substrate 100 may be free of electronic components and elements.
The first substrate 100 includes a plurality of through-substrate vias (TSVs) 104 formed therein in some embodiments. The TSVs 104 comprise conductive or semiconductive material that extends completely through the first substrate 100 may optionally be lined with an insulating material. The TSVs 104 provide vertical electrical connections (e.g., y-axis connections in FIG. 1 ) from a bottom surface to a top surface of the first substrate 100.
The first substrate 100 includes wiring 110 formed within one or more insulating material layers. The wiring 110 provides horizontal electrical connections (e.g., x-axis connections in the view shown in FIG. 1 ) in some embodiments, for example. The wiring 110 may include fan-out regions that include traces of conductive material for expanding the footprint of a first die (not shown in FIG. 1 : see first die 118 in FIG. 3 ) to a footprint of the bottom side of the first substrate 100, e.g., of the bond pads 108. The wiring 110 of the first substrate 100 may include one or more redistribution layers (RDLs). The RDLs may comprise one or more insulating layers and wiring layers. The RDLs may include inter-level dielectrics (ILDs) (e.g., dielectric 111) with wiring in metallization layers disposed or formed therein. The wiring 110 may comprise one or more vias and/or conductive lines, for example. The wiring 110 and the TSVs 104 may be formed using one or more subtractive etch processes, single damascene techniques, and/or dual damascene techniques, as examples. A portion of the wiring 110 may reside on the top and bottom surfaces of the first substrate 100; e.g., portions of the wiring 110 of the first substrate 100 may comprise bond pads 102, bond pads and/or traces 106, and bond pads 108 that are coupleable to other elements. Alternatively, the bond pads 102, bond pads and/or traces 106, and bond pads 108 may be formed separately and attached to portions of the wiring 110, in other embodiments.
In accordance with embodiments of the present disclosure, a plurality of metal stud bumps 112 is attached to the bond pads 102 on the top surface of the substrate 100, as shown in FIG. 2 . The plurality of metal stud bumps 112 may be attached using a method similar to a wire-bond method, e.g., using a wire bonder (not shown). The metal stud bumps 112 include a bump region 114 and a tail region 116 coupled to the bump region 114. The bump region 114 comprises a flattened ball shape, and the tail region 116 comprises a tail or stud shape.
The plurality of metal stud bumps 112 comprises a conductive material, such as a metal. In some embodiments, the plurality of metal stud bumps 112 comprises Cu, Al, Au, Pt, Pd, and/or combinations thereof, for example. Alternatively, the metal stud bumps 112 may comprise other conductive materials and/or metals. Each of the plurality of metal stud bumps 112 comprises a height of about 50 to 300 μm and a diameter of about 50 to 200 μm proximate the first substrate 100, in some embodiments. Alternatively, plurality of metal stud bumps 112 may comprise other materials and dimensions. The formation of the metal stud bumps 112 and the dimensions thereof will be described further herein with reference to FIGS. 6 through 8 and FIG. 9 , respectively.
Next, a first die 118 is provided and is attached to the first substrate 100, as shown in FIG. 3 . The first die 118 comprises an integrated circuit or chip that will be packaged with a second die 168a and optionally also a third die 168b in a single PoP device 180 (see FIG. 21 ). The first die 118 may include a workpiece that includes a semiconductor substrate comprising silicon or other semiconductor materials and may be covered by an insulating layer, for example. The first die 118 may include one or more components and/or circuits formed in and/or over the workpiece, not shown. The first die 118 may include conductive layers and/or semiconductor elements, e.g., transistors, diodes, capacitors, etc., also not shown. The first die 118 may comprise logic circuitry, memory devices, or other types of circuits, as examples. The first die 118 may include a plurality of contacts (not shown) formed on a bottom surface thereof.
A plurality of solder bumps 120 is formed on the bottom surface of the first die 118, e.g., on the plurality of contacts on the bottom surface of the first die 118. The solder bumps 120 may comprise microbumps or solder balls, as examples. The solder bumps on the first die 118 are then attached to the bond pads and/or traces 106 on the top surface of the first substrate 100, as shown in FIG. 3 . A solder reflow process is used to reflow the solder of the solder bumps 120 and attach the first die 118 to the first substrate 100, electrically and mechanically attaching the solder bumps 120 to the bond pads or traces 106 of the first substrate 100, for example. The solder bumps 120 may alternatively be attached to the first substrate 100 using other methods.
In some embodiments, the first die 118 is attached to the first substrate 100 using a flip-chip bond-on-trace (BOT) attachment technique. Alternatively, other flip-chip attachment techniques and other types of bond pads 106 may be used.
An underfill material 122 is then applied under the first die 118, between the first substrate 100 and the first die 118, as shown in FIG. 4 . The underfill material 122 is applied using a dispensing needle along one or more edges of the first die 118, for example, although other methods may also be used to form the underfill material 122. The underfill material 122 comprises epoxy or a polymer in some embodiments, although other materials may alternatively be used.
A plurality of solder balls 124 is then formed on the bottom surface of the first substrate 100, as shown in FIG. 5 . The solder balls 124 are attached to the bond pads 108 on the bottom of the first substrate 100. The solder balls 124 may be formed using a ball mount process, followed by a solder reflow process, for example. The solder balls 124 may alternatively be formed using other methods.
The first substrate 100 is then singulated from other first substrates 100 on the workpiece, forming a first packaged die 126. The first packaged die 126 is also referred to herein as a bottom packaged die, for example. The bottom packaged die 126 comprises a plurality of bond pads 102 on the top surface 129 thereof, and includes a plurality of solder balls 124 formed on bond pads 108 on the bottom surface 128 thereof. Each of the plurality of metal stud bumps 112 is bonded to a bond pad 102 on the top surface 129 of the bottom packaged die 126. Final tests are then performed on the first or bottom packaged die 126.
An end 134 of the wire 133 protrudes from the tip of the capillary 132. The EFO wand is used to create an electrical spark 136 proximate the end 134 of the wire 133, which forms a ball 138 at the end 134 of the wire 133, as shown in FIG. 7 . The ball 138 is formed using a free air ball (FAB) technique. The ball 138 is placed against a bond pad 102 on the first substrate 100, also shown in FIG. 7 .
The capillary 132 vibrates the ball 138 in a horizontal direction in the view shown in FIG. 8 , using ultrasonic vibration or power 140. A force 142 is applied against the bond pad 102, and heat 144 is applied to the first substrate 100, also shown in FIG. 8 , attaching the ball 138 on the wire 133 to the bond pad 102. The capillary 132 is then removed, simultaneously breaking the wire 133 and forming a tail region 116 having a predetermined length (not shown in FIG. 8 : see FIG. 9 ), leaving a metal stud bump 112 attached or bonded to the first substrate 100 on top of the bond pad 102, as shown in a cross-sectional view in FIG. 9 . Alternatively, the metal stud bumps 112 may be formed and bonded to the first substrate 100 using other methods.
In one embodiment, the metal stud bumps 112 are coupled to each of the bond pads 102 in the peripheral region 146, as shown in FIG. 10 . One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads 102 on the bottom packaged die 126, e.g., in the peripheral region 146.
In other embodiments, one of the plurality of metal stud bumps 112 is bonded to only some of the plurality of bond pads 102 on the bottom packaged die 126. For example, FIG. 11 shows an embodiment wherein the metal stud bumps 112 are coupled to each of the bond pads 102 in the corner regions 150 (e.g., in the peripheral region 146) of the first substrate 100. One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads 102 in the corner regions 150 of the bottom packaged die 126. At least 10% of the bond pads 102 on the first substrate 100 in the peripheral region 146 have a metal stud bump 112 coupled thereto in some embodiments.
In yet another embodiment, the metal stud bumps 112 are coupled to the bond pads 102 in the corner regions 150, and also to central edge regions 152, as shown in FIG. 12 , e.g., in the peripheral region 146. One of the plurality of metal stud bumps 112 is bonded to each of the plurality of bond pads in the central edge regions 152 and also in corner regions 150 of the bottom packaged die 126.
Note that the metal stud bumps 112 are not shown in FIGS. 10 to 12 ; the bond pads 102 that the metal stud bumps 112 are attached to are visible in the views shown. The numbers of bond pads 102 in the central edge regions 152 and the corner regions 150 shown are exemplary and may vary based on the semiconductor device design, for example.
A second die 168a is provided, as shown in FIG. 16 . The second die 168a may comprise a die similar to that described for the first die 118, for example. At least one second die 168a is attached to the top surface of the second substrate 160. The second die 168a includes a plurality of contacts 169a on a top surface thereof in a perimeter region. The second die 168a is attached to the top surface of the second substrate 160 using a glue or adhesive, not shown. The second die 168a is then electrically connected to the second substrate 160 using wire bonds 172a along two or more edges of the second die 168a. The second die 168a may be wire bonded along all four edges to the second substrate 160, for example. Coupling the second die 168a to the top surface of the second substrate 160 comprises wire-bonding contacts 169a on a top surface of the second die 168a to contact pads 162 on the top surface of the second substrate 160 using the wire bonds 172a.
In some embodiments, one second die 168a is coupled to the second substrate 160, and then a molding compound 173 is formed over the second die 168a and top surface of the second substrate 160, not shown in the drawings. In other embodiments, two second dies 168a and 168b are coupled over the second substrate 160, as shown in FIG. 18 . A plurality of second dies 168a and 168b are stacked vertically above the second substrate 160, for example.
The second die 168b is also referred to herein as a third die. The third die 168b is coupled over the second die 168a, e.g., attached to the top surface of the second die 168a using a glue or adhesive, as shown in FIG. 18 . Contacts 169b on a top surface of the third die 168b are wire bonded using wire bonds 172b to contact pads 162 on the top surface of the second substrate 160, also shown in FIG. 18 . The third die 168b is wire bonded to the second substrate 160 similar to the wire bonding of the second die 168a to the second substrate 160 described herein, for example. Two or more rows of contact pads 162 may be formed on the top surface of the second substrate 160. The inner-most row of contact pads 162 is wire bonded to the second die 168a, and the outer-most row of contact pads 162 is wire bonded to the third die 168b, as shown in FIG. 18 . A molding compound 173 is formed over the third die 168b and exposed portions of the second substrate 160. The molding compound 173 comprises an insulating material that protects the wire bonds 172a and 172b, for example.
In some embodiments, the second dies 168a and 168b are packaged on the second substrate 160 using a flip-chip wafer level packaging (WLP) technique and wire bonding process, for example. Alternatively, the second dies 168a and 168b may be packaged on the second substrate 160 using other types of packaging processes.
In some embodiments, the second substrate 160 may not include an RDL in the wiring 170. All or some of the x-axis or horizontal electrical connections may be made using wire bonds 172a and 172b, in these embodiments. In other embodiments, the second substrate 160 may include an RDL in the wiring 170, as another example. All or some of the x-axis or horizontal electrical connections may be made in the RDL in these embodiments.
After the molding compound 173 is applied, a plurality of solder balls 174 is formed on the bottom surface of the second substrate 160, e.g., the solder balls 174 are coupled to the contacts 166, as shown in FIG. 19 , and as described for the solder balls 124 on the bottom surface of the first substrate 100, as shown in FIG. 5 . The second substrate 160 is then singulated from other second substrates 160 on a workpiece (e.g., comprising a strip of second substrates 160) the second substrate 160 was fabricated on, forming a second packaged die 176. The second packaged die 176 is also referred to herein as a top packaged die, for example. The top packaged die 176 includes the molding compound 173 at the top surface 179 thereof, and includes the solder balls 174 coupled to the contacts 166 at the bottom surface 178 thereof. Final tests are performed on the second packaged die 176.
The solder joints 182 are formed in some embodiments by heating the first substrate 100 and the second substrate 160 to reflow a solder material of the plurality of solder balls 174 on the bottom surface 178 of the second substrate 160 and form the plurality of solder joints 182 between the first substrate 100 and the second substrate 160. At least some of the plurality of solder joints 182 include one of the plurality of metal stud bumps 112. One illustrative process might include heating the first substrate 100 with the metal stud bumps 112 formed thereon (on a bottom packaged die 126) to above the solder melting point, which is about +10° C.; aligning a solder ball 174 (on a top packaged die 176); and placing it on top of the metal stud bump 112 to form a temporary joint, and following with a process to form a permanent solder joint 182, for example.
Each of the plurality of solder balls 174 (which become part of the solder joint 182 after the solder reflow process) on the top packaged die 176 is coupled to a contact 166 on a bottom surface of the top packaged die 176, and each of the plurality of metal stud bumps 112 extends partially to a contact 166 on the top packaged die 176 within the solder joints 182. The metal stud bumps 112 do not extend fully to the contacts 166 of the top packaged die 176 in the embodiment shown in FIG. 21 .
Alternatively, the metal stud bumps 112 may extend fully to the contacts 166 of the top package die 176, as shown in FIG. 22 , which is a cross-sectional view of a PoP device 180 in accordance with another embodiment. Advantageously, because the metal stud bumps 112 comprise a low overall height OH (see FIG. 9 ), the first and second packaged dies 126 and 176 may be placed more closely together, decreasing the thickness of the PoP device 180. PoP device 180 total thicknesses of about 0.5 to about 1.5 mm are achievable using the novel embodiments of the present disclosure described herein, for example. Alternatively, the PoP device 180 thicknesses may comprise other dimensions. PoP device 180 thicknesses may be decreased by about 10% or greater by the use of embodiments of the present disclosure. In some applications, the PoP device 180 standoff height may be reduced by about 40% or greater, e.g., from about 280 μm to about 150 μm, as another example.
In some embodiments, the second dies 168a and 168b comprise memory devices such as random access memories (RAM) or other types of memory devices, and the first die 118 comprises a logic device. Alternatively, the second dies 168a and 168b and the first die 118 may comprise other functional circuitry. A different method may be used to attach the second dies 168a and 168b to the second substrate 160 than is used to attach the first die 118 to the first substrate 100, as shown in the drawings. Alternatively, the same method may be used to attach the first die 118 to the first substrate 100 that is used to attach the second dies 168a and 168b to the second substrate 160.
In some embodiments, the second dies 168a and 168b are packaged using a flip-chip WLP technique and wire bonding, and the first die 118 is packaged using a flip-chip and BOT technique, as an example. Alternatively, the second dies 168a and 168b and the first die 118 may be packaged using other methods or techniques.
Embodiments of the present disclosure include methods of packaging multiple semiconductor devices (e.g., first dies 118, second dies 168a, and optionally also third dies 168b) in a single PoP device 180 using metal stud bumps 112 in the electrical connections (e.g., the solder joints 182) between the first packaged dies 126 and the second packaged dies 176. Embodiments of the present disclosure also include PoP devices 180 that include the novel metal stud bumps 112 described herein.
Advantages of embodiments of the disclosure include providing novel metal stud bumps 112 that reduce the distance between first and second packaged dies 126 and 176 in PoP devices 180, and thus also reduce the overall thickness of the PoP devices 180 that include the metal stud bumps 112. The metal stud bump 112 overall height OH and width (diameter) is very small, thus reducing the amount of solder that is required to be used for the solder balls 174. The small OH of the metal stud bumps 112 forms a low profile of solder around the metal stud bumps 112 after the solder reflow process of the solder balls 174, reducing the standoff height between the first and second packaged dies 126 and 176, thus also reducing the PoP device 180 thickness. The innovative structures described herein advantageously produce ultra-thin stacked packages and packaging techniques for semiconductor devices.
Furthermore, because the diameter, e.g., the bump diameter BD, of the bump portion 114 of the metal stud bumps 112 is very small, the pitch of the contacts 166 on the bottom surface of the top packaged die 176 and the pitch of the bond pads 102 on the top surface of the bottom packaged die 126 may be reduced, resulting in a smaller width in a top view for the packaged dies 126 and 176 and also the PoP device 180. PoP devices 180 having a body size with a width of about 14 mm×14 mm or less in a top view are achievable using embodiments of the present disclosure, for example.
The metal stud bumps 112 described herein may be produced with low costs, providing a cost savings in the packaging process. The presence of the metal stud bumps 112 in the solder joints 182 facilitate in the prevention of bridging of adjacent solder joints 182 in some embodiments, reducing or preventing shorts and improving device yields. The novel PoP structures and designs described herein are easily implementable in semiconductor device packaging process flows. Embodiments of the present disclosure are particularly advantageous for use in end applications that require low profile packages, such as handheld products, for example.
In embodiments wherein one of the plurality of metal stud bumps 112 is bonded to only some of the plurality of bond pads 102 on the bottom packaged die 126, the other bond pads 102 not having a metal stud bump 112 coupled thereto are bonded to contacts 166 on the top packaged die 176 using solder balls 174. The solder joints 182 for these bond pads 102 that do not include a metal stud bump 112 comprise only solder. Advantageously, the metal stud bumps 112 are either placed in the entire perimeter of the PoP device 180 in corner regions 150 or in both corner and central edge regions 150 and 152, so that the PoP device 180 is more robust. The metal stud bumps 112 also provide consistent spacing between the packaged dies 126 and 176 across the surfaces of the packaged dies 126 and 176, e.g., in a vertical direction in the cross-sectional views shown in FIGS. 21 and 22 .
In accordance with one embodiment of the present disclosure, a PoP device includes a first packaged die and a second packaged die coupled to the first packaged die. A plurality of metal stud bumps is disposed between the first packaged die and the second packaged die. Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region. Each of the plurality of metal stud bumps is embedded in a solder joint.
In accordance with another embodiment, a PoP device includes a bottom packaged die comprising a plurality of metal stud bumps disposed on a top surface thereof. Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region. The PoP device also includes a top packaged die coupled to the bottom packaged die. The top packaged die includes a plurality of contacts formed on a bottom surface thereof. Each of the plurality of metal stud bumps on the bottom packaged die is embedded in a solder joint coupled to one of the plurality of contacts on the top packaged die.
In accordance with yet another embodiment, a method of packaging semiconductor dies includes coupling a first die to a top surface of a first substrate, and coupling a plurality of metal stud bumps to the top surface of the first substrate. Each of the plurality of metal stud bumps includes a bump region and a tail region coupled to the bump region. A second die is coupled to a top surface of a second substrate, and a plurality of solder balls is formed on a bottom surface of the second substrate. A molding compound is formed over the second die on the top surface of the second substrate. The method includes coupling each of the plurality of metal stud bumps on the top surface of the first substrate to one of the plurality of solder balls on the bottom surface of the second substrate.
Although embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (40)
1. A package-on-package (PoP) device, comprising:
a first packaged die comprising a first die;
a second packaged die comprising a second die coupled to the first packaged die; and
a plurality of metal stud bumps disposed between the first packaged die and the second packaged die, wherein the plurality of metal stud bumps is disposed laterally adjacent to the first die of the first packaged die, and wherein the plurality of metal stud bumps each include a bump region proximal the first package die and a tail region extending from the bump region towards the second packaged die, and wherein each of the plurality of metal stud bumps is embedded in a solder joint disposed between a surface of the tail region facing the first packaged die and the second packaged die die; and
a dielectric material located between one of the plurality of metal stud bumps and the first die, the dielectric material having a first height less than a second height of external connections located in physical contact with the first die, the external connections being located on an opposite side of the first die from the second die.
2. The device according to claim 1 , wherein the first packaged die comprises the first die disposed over a first substrate, and wherein the second packaged die comprises the second die disposed over a second substrate.
3. The device according to claim 2 , wherein the second packaged die comprises a plurality of second dies stacked vertically above the second substrate.
4. The device according to claim 2 , wherein the plurality of metal stud bumps is coupled to the first substrate, and wherein each of the plurality of metal stud bumps comprises a height of about 50 to 300 μm and a diameter of about 50 to 200 μm proximate the first substrate.
5. The device according to claim 2 , wherein the first substrate or the second substrate comprises a plurality of through substrate vias disposed therein.
6. The device according to claim 1 , wherein the plurality of metal stud bumps comprises a material selected from the group consisting essentially of Cu, Al, Au, Pt, Pd, and combinations thereof.
7. A package-on-package (PoP) device, comprising:
a bottom packaged die comprising a first die and a peripheral region surrounding the first die, the bottom packaged die further comprising a plurality of metal stud bumps disposed in the peripheral region on a top surface thereof, the plurality of metal stud bumps disposed next to the first die, each of the plurality of metal stud bumps including a bump region and a tail region coupled to the bump region, the tail region having a diameter smaller than the bump region region, wherein the bottom packaged die comprises a through substrate via, the through substrate via comprising a straight sidewall that extends from a first side of a substrate to a second side of the substrate; and
a top packaged die coupled to the bottom packaged die, the top packaged die comprising a plurality of contacts formed on a bottom surface thereof, wherein each of the plurality of metal stud bumps on the bottom packaged die is embedded in a solder joint coupled to one of the plurality of contacts on the top packaged die die and wherein the solder joint covers a first surface of a respective one of the metal stud bumps, the first surface extending from a top of the metal stud bump to a bottom of the metal stud bump, the solder joint being in physical contact with a first dielectric material of the bottom packaged die and a second dielectric material of the top packaged die.
8. The device according to claim 7 , further comprising a plurality of solder balls disposed on a bottom surface of the bottom packaged die.
9. The device according to claim 7 , wherein each of the plurality of metal stud bumps extends fully to one of the plurality of contacts on the top packaged die.
10. The device according to claim 7 , wherein each of the plurality of metal stud bumps extends partially to one of the plurality of contacts on the top packaged die.
11. The device according to claim 7 , wherein the bottom packaged die comprises a plurality of bond pads on the top surface thereof, and wherein each of the plurality of metal stud bumps is bonded to a bond pad on the top surface of the bottom packaged die.
12. The device according to claim 11 , wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads on the bottom packaged die.
13. The device according to claim 11 , wherein one of the plurality of metal stud bumps is bonded to some of the plurality of bond pads on the bottom packaged die.
14. The device according to claim 13 , wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads in corner regions of the bottom packaged die.
15. The device according to claim 14 , wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads in central edge regions of the bottom packaged die.
16. A method of packaging semiconductor dies, the method comprising:
coupling a first die to a top surface of a first substrate to form a first packaged die die, wherein after the coupling solder balls located between the first substrate and the first die are both partially embedded within a dielectric material of the first substrate and also extend out of the dielectric material of the first substrate;
coupling a second die to a top surface of a second substrate to form a second packaged die; and
forming a plurality of metal stud bumps between the first packaged die and the second packaged die, wherein the plurality of metal stud bumps is coupled to the first packaged die at the top surface of the first substrate, the plurality of metal bumps disposed laterally adjacent to the first die, each of the plurality of metal stud bumps including a bump region proximal the first packaged die and a tail region coupled to the bump region, the tail region extending from the bump region towards the second packaged die, wherein each of the plurality of metal stud bumps is embedded in a solder joint disposed between the first packaged die and the second packaged die die, wherein the solder joint is formed on the second packaged die prior to the embedding and wherein the solder joint is in physical contact with the dielectric material of the first substrate.
17. The method according to claim 16 , wherein coupling the first die to the top surface of the first substrate comprises coupling solder bumps on a bottom surface of the first die to bond pads or traces on the top surface of the first substrate.
18. The method according to claim 16 , wherein coupling the second die to the top surface of the second substrate comprises wire-bonding contacts on a top surface of the second die to contact pads on the top surface of the second substrate, wherein the method further comprises coupling a third die over the second die and wire-bonding contacts on a top surface of the third die to the contact pads on the top surface of the second substrate, and wherein forming the molding compound further comprises forming the a molding compound over the third die.
19. The method according to claim 16 , wherein forming the plurality of metal stud bumps between the first packaged die and the second packaged die comprises providing a wire, forming a ball at an end of the wire, placing the ball against a bond pad on the top surface of the first substrate, ultrasonically vibrating the ball against the bond pad, and heating the first substrate.
20. The method according to claim 16 , further comprising: heating the first substrate and the second substrate to reflow a solder material to form the solder joint on the bottom surface of the second substrate.
21. A package-on-package (PoP) device, comprising:
a first packaged die comprising a first die;
a second packaged die comprising a second die coupled to the first packaged die; and
a plurality of metal stud bumps disposed between the first packaged die and the second packaged die, wherein the plurality of metal stud bumps is disposed laterally adjacent to the first die of the first packaged die, and wherein the plurality of metal stud bumps each include a bump region proximal the first package die and a tail region extending from the bump region towards the second packaged die, and wherein each of the plurality of metal stud bumps is in contact with a solder joint disposed between the first packaged die and the second packaged die, the solder joint in physical contact with a first dielectric material of the first packaged die and a second dielectric material of the second packaged die.
22. The device according to claim 21, wherein the first packaged die comprises the first die disposed over a first substrate, and wherein the second packaged die comprises the second die disposed over a second substrate.
23. The device according to claim 22, wherein the second packaged die comprises a plurality of second dies stacked vertically above the second substrate.
24. The device according to claim 22, wherein the plurality of metal stud bumps is coupled to the first substrate, and wherein each of the plurality of metal stud bumps comprises a height of about 50 to 300 μm and a diameter of about 50 to 200 μm proximate the first substrate.
25. The device according to claim 22, wherein the first substrate or the second substrate comprises a plurality of through substrate vias disposed therein.
26. The device according to claim 21, wherein the plurality of metal stud bumps comprises a material selected from the group consisting essentially of Cu, Al, Au, Pt, Pd, and combinations thereof.
27. A package-on-package (PoP) device, comprising:
a bottom packaged die comprising a first die and a peripheral region surrounding the first die, the bottom packaged die further comprising a plurality of metal stud bumps disposed in the peripheral region on a top surface thereof, the plurality of metal stud bumps disposed next to the first die, each of the plurality of metal stud bumps including a bump region and a tail region coupled to the bump region, the tail region having a diameter smaller than the bump region; and
a top packaged die coupled to the bottom packaged die, the top packaged die comprising a plurality of contacts formed on a bottom surface thereof, wherein each of the plurality of metal stud bumps on the bottom packaged die is in contact with a solder joint coupled to one of the plurality of contacts on the top packaged die, wherein at least one of the plurality of contacts is connected to a through substrate via which extends with straight sidewalls through a substrate of the top packaged die, wherein the solder joint fully covers a sidewall of at least one of the plurality of metal stud bumps facing the first die and is in physical contact with dielectric portions of both the bottom packaged die and the top packaged die.
28. The device according to claim 27, further comprising a plurality of solder balls disposed on a bottom surface of the bottom packaged die.
29. The device according to claim 27, wherein each of the plurality of metal stud bumps extends fully to one of the plurality of contacts on the top packaged die.
30. The device according to claim 27, wherein each of the plurality of metal stud bumps extends partially to one of the plurality of contacts on the top packaged die.
31. The device according to claim 27, wherein the bottom packaged die comprises a plurality of bond pads on the top surface thereof, and wherein each of the plurality of metal stud bumps is bonded to a bond pad on the top surface of the bottom packaged die.
32. The device according to claim 31, wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads on the bottom packaged die.
33. The device according to claim 31, wherein one of the plurality of metal stud bumps is bonded to some of the plurality of bond pads on the bottom packaged die.
34. The device according to claim 33, wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads in corner regions of the bottom packaged die.
35. The device according to claim 34, wherein one of the plurality of metal stud bumps is bonded to each of the plurality of bond pads in central edge regions of the bottom packaged die.
36. A method of packaging semiconductor dies, the method comprising:
coupling a first die to a top surface of a first substrate to form a first packaged die;
coupling a second die to a top surface of a second substrate to form a second packaged die;
forming a plurality of metal stud bumps between the first packaged die and the second packaged die, wherein the plurality of metal stud bumps is coupled to the first packaged die at the top surface of the first substrate, the plurality of metal bumps disposed laterally adjacent to the first die, each of the plurality of metal stud bumps including a bump region proximal the first packaged die and a tail region coupled to the bump region, the tail region extending from the bump region towards the second packaged die;
forming a solder material on the second package die; and
bonding the solder material to the plurality of metal bumps after the forming the solder material, wherein after the bonding each of the plurality of metal stud bumps is in contact with a solder joint disposed between the first packaged die and the second packaged die, the solder joint in physical contact with a dielectric material of the first substrate, external connections located between the first die and the first substrate extending towards the second die further than the dielectric material.
37. The method according to claim 36, wherein coupling the first die to the top surface of the first substrate comprises coupling solder bumps on a bottom surface of the first die to bond pads or traces on the top surface of the first substrate.
38. The method according to claim 36, wherein coupling the second die to the top surface of the second substrate comprises wire-bonding contacts on a top surface of the second die to contact pads on the top surface of the second substrate, wherein the method further comprises coupling a third die over the second die and wire-bonding contacts on a top surface of the third die to the contact pads on the top surface of the second substrate, and forming a molding compound over the third die.
39. The method according to claim 36, wherein forming the plurality of metal stud bumps between the first packaged die and the second packaged die comprises providing a wire, forming a ball at an end of the wire, placing the ball against a bond pad on the top surface of the first substrate, ultrasonically vibrating the ball against the bond pad, and heating the first substrate.
40. The method according to claim 36, further comprising heating the first substrate and the second substrate to reflow a solder material to form the solder joint on the bottom surface of the second substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/670,912 USRE49045E1 (en) | 2011-10-31 | 2017-08-07 | Package on package devices and methods of packaging semiconductor dies |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201161553592P | 2011-10-31 | 2011-10-31 | |
US13/483,734 US9105552B2 (en) | 2011-10-31 | 2012-05-30 | Package on package devices and methods of packaging semiconductor dies |
US15/670,912 USRE49045E1 (en) | 2011-10-31 | 2017-08-07 | Package on package devices and methods of packaging semiconductor dies |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/483,734 Reissue US9105552B2 (en) | 2011-10-31 | 2012-05-30 | Package on package devices and methods of packaging semiconductor dies |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE49045E1 true USRE49045E1 (en) | 2022-04-19 |
Family
ID=48171553
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/483,734 Ceased US9105552B2 (en) | 2011-10-31 | 2012-05-30 | Package on package devices and methods of packaging semiconductor dies |
US15/670,912 Active 2033-06-08 USRE49045E1 (en) | 2011-10-31 | 2017-08-07 | Package on package devices and methods of packaging semiconductor dies |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/483,734 Ceased US9105552B2 (en) | 2011-10-31 | 2012-05-30 | Package on package devices and methods of packaging semiconductor dies |
Country Status (2)
Country | Link |
---|---|
US (2) | US9105552B2 (en) |
CN (1) | CN103094260A (en) |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8525314B2 (en) | 2004-11-03 | 2013-09-03 | Tessera, Inc. | Stacked packaging improvements |
US8058101B2 (en) | 2005-12-23 | 2011-11-15 | Tessera, Inc. | Microelectronic packages and methods therefor |
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
US9159708B2 (en) | 2010-07-19 | 2015-10-13 | Tessera, Inc. | Stackable molded microelectronic packages with area array unit connectors |
US20120146206A1 (en) | 2010-12-13 | 2012-06-14 | Tessera Research Llc | Pin attachment |
KR101128063B1 (en) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | Package-on-package assembly with wire bonds to encapsulation surface |
US8618659B2 (en) | 2011-05-03 | 2013-12-31 | Tessera, Inc. | Package-on-package assembly with wire bonds to encapsulation surface |
US9105483B2 (en) | 2011-10-17 | 2015-08-11 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US9105552B2 (en) | 2011-10-31 | 2015-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
US8912651B2 (en) * | 2011-11-30 | 2014-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package-on-package (PoP) structure including stud bulbs and method |
US8659144B1 (en) * | 2011-12-15 | 2014-02-25 | Marvell International Ltd. | Power and ground planes in package substrate |
US8946757B2 (en) | 2012-02-17 | 2015-02-03 | Invensas Corporation | Heat spreading substrate with embedded interconnects |
US8372741B1 (en) | 2012-02-24 | 2013-02-12 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
US9171790B2 (en) | 2012-05-30 | 2015-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
US9391008B2 (en) | 2012-07-31 | 2016-07-12 | Invensas Corporation | Reconstituted wafer-level package DRAM |
US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
US10008475B2 (en) * | 2012-09-27 | 2018-06-26 | Intel Corporation | Stacked-die including a die in a package substrate |
US8816500B2 (en) * | 2012-12-14 | 2014-08-26 | Infineon Technologies Ag | Semiconductor device having peripheral polymer structures |
US8878353B2 (en) | 2012-12-20 | 2014-11-04 | Invensas Corporation | Structure for microelectronic packaging with bond elements to encapsulation surface |
KR20140086531A (en) * | 2012-12-28 | 2014-07-08 | 삼성전기주식회사 | Package structure and manufacturing method thereof, and package on package substrate |
US9136254B2 (en) | 2013-02-01 | 2015-09-15 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
US9685365B2 (en) | 2013-08-08 | 2017-06-20 | Invensas Corporation | Method of forming a wire bond having a free end |
US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
US9379074B2 (en) | 2013-11-22 | 2016-06-28 | Invensas Corporation | Die stacks with one or more bond via arrays of wire bond wires and with one or more arrays of bump interconnects |
US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9263394B2 (en) | 2013-11-22 | 2016-02-16 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
KR102228461B1 (en) | 2014-04-30 | 2021-03-17 | 삼성전자주식회사 | Semiconductor Package Device |
US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
US9412714B2 (en) | 2014-05-30 | 2016-08-09 | Invensas Corporation | Wire bond support structure and microelectronic package including wire bonds therefrom |
US9691726B2 (en) * | 2014-07-08 | 2017-06-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming fan-out package structure |
US9735084B2 (en) | 2014-12-11 | 2017-08-15 | Invensas Corporation | Bond via array for thermal conductivity |
US9806066B2 (en) | 2015-01-23 | 2017-10-31 | Samsung Electronics Co., Ltd. | Semiconductor package including exposed connecting stubs |
US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
US9761554B2 (en) | 2015-05-07 | 2017-09-12 | Invensas Corporation | Ball bonding metal wire bond wires to metal pads |
US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
US10332854B2 (en) | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
US9911718B2 (en) | 2015-11-17 | 2018-03-06 | Invensas Corporation | ‘RDL-First’ packaged microelectronic device for a package-on-package device |
US9659848B1 (en) | 2015-11-18 | 2017-05-23 | Invensas Corporation | Stiffened wires for offset BVA |
US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
US11605608B2 (en) | 2019-11-11 | 2023-03-14 | Infineon Technologies Austria Ag | Preform diffusion soldering |
US11798924B2 (en) * | 2020-06-16 | 2023-10-24 | Infineon Technologies Ag | Batch soldering of different elements in power module |
Citations (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5508561A (en) * | 1993-11-15 | 1996-04-16 | Nec Corporation | Apparatus for forming a double-bump structure used for flip-chip mounting |
US5640052A (en) * | 1993-03-10 | 1997-06-17 | Nec Corporation | Interconnection structure of electronic parts |
US5889326A (en) | 1996-02-27 | 1999-03-30 | Nec Corporation | Structure for bonding semiconductor device to substrate |
US6062459A (en) | 1998-04-29 | 2000-05-16 | Advanced Micro Devices, Inc. | Wire bond clamp |
US20020011674A1 (en) | 2000-07-27 | 2002-01-31 | Efland Taylor R. | Integrated power circuits with distributed bonding and current flow |
US6387794B2 (en) * | 1995-07-14 | 2002-05-14 | Matsushita Electric Industrial Co., Ltd. | Electrode structure for semiconductor device, method for forming the same, mounted body including semiconductor device and semiconductor device |
US20020117330A1 (en) | 1993-11-16 | 2002-08-29 | Formfactor, Inc. | Resilient contact structures formed and then attached to a substrate |
US20030173684A1 (en) | 2002-03-12 | 2003-09-18 | Rajeev Joshi | Wafer-level coated copper stud bumps |
US6759318B1 (en) * | 2003-04-15 | 2004-07-06 | Kinsus Interconnect Technology Corp. | Translation pad flip chip (TPFC) method for improving micro bump pitch IC substrate structure and manufacturing process |
US20040145051A1 (en) | 2003-01-27 | 2004-07-29 | Klein Dean A. | Semiconductor components having stacked dice and methods of fabrication |
US6872592B2 (en) | 2001-07-25 | 2005-03-29 | Agilent Technologies, Inc. | Methods for providing an integrated circuit package with an alignment mechanism |
US20050067714A1 (en) | 2003-09-30 | 2005-03-31 | Rumer Christopher L. | Method and apparatus for a dual substrate package |
US20050087883A1 (en) | 2003-10-22 | 2005-04-28 | Advanpack Solutions Pte. Ltd. | Flip chip package using no-flow underfill and method of fabrication |
US20050199677A1 (en) | 2004-03-09 | 2005-09-15 | Kulicke And Soffa Industries Inc. | Wire bonding apparatus having actuated flame-off wand |
US6981317B1 (en) * | 1996-12-27 | 2006-01-03 | Matsushita Electric Industrial Co., Ltd. | Method and device for mounting electronic component on circuit board |
US20060055032A1 (en) * | 2004-09-14 | 2006-03-16 | Kuo-Chin Chang | Packaging with metal studs formed on solder pads |
US20060286828A1 (en) | 1993-11-16 | 2006-12-21 | Formfactor, Inc. | Contact Structures Comprising A Core Structure And An Overcoat |
US7246735B2 (en) | 2005-01-07 | 2007-07-24 | Asm Assembly Automation Ltd. | Wire clamping plate |
US20070222053A1 (en) * | 2006-03-27 | 2007-09-27 | Micron Technology, Inc. | Semiconductor constructions having interconnect structures, methods of forming interconnect structures, and methods of forming semiconductor constructions |
US20080073769A1 (en) | 2006-09-27 | 2008-03-27 | Yen-Yi Wu | Semiconductor package and semiconductor device |
US7372151B1 (en) | 2003-09-12 | 2008-05-13 | Asat Ltd. | Ball grid array package and process for manufacturing same |
US7405478B2 (en) | 2004-11-26 | 2008-07-29 | Denso Corporation | Substrate package structure and packaging method thereof |
US20080258289A1 (en) | 2007-04-23 | 2008-10-23 | Pendse Rajendra D | Integrated circuit package system for package stacking |
US7476564B2 (en) | 2005-09-08 | 2009-01-13 | Advanced Semiconductor Engineering Inc. | Flip-chip packaging process using copper pillar as bump structure |
US7614538B2 (en) | 2006-05-15 | 2009-11-10 | Kulicke And Soffa Industries, Inc. | Device clamp for reducing oxidation in wire bonding |
US20100044878A1 (en) * | 2008-08-22 | 2010-02-25 | Stats Chippac Ltd. | Integrated circuit package system having cavity |
US20100133675A1 (en) * | 2008-12-01 | 2010-06-03 | Advanced Semiconductor Engineering, Inc. | Package-on-package device, semiconductor package and method for manufacturing the same |
US20100155920A1 (en) | 2008-12-24 | 2010-06-24 | Samsung Electronics Co., Ltd. | Stacked semiconductor package, semiconductor package module and method of manufacturing the stacked semiconductor package |
US20100171205A1 (en) | 2009-01-07 | 2010-07-08 | Kuang-Hsiung Chen | Stackable Semiconductor Device Packages |
US20100224974A1 (en) | 2009-03-04 | 2010-09-09 | Il Kwon Shim | Integrated circuit packaging system with patterned substrate and method of manufacture thereof |
US20100314739A1 (en) | 2009-06-11 | 2010-12-16 | Broadcom Corporation | Package-on-package technology for fan-out wafer-level packaging |
US20100314745A1 (en) * | 2009-06-11 | 2010-12-16 | Kenji Masumoto | Copper pillar bonding for fine pitch flip chip devices |
US8072070B2 (en) | 2001-03-05 | 2011-12-06 | Megica Corporation | Low fabrication cost, fine pitch and high reliability solder bump |
US8193035B2 (en) * | 2006-09-22 | 2012-06-05 | Stats Chippac, Ltd. | Fusible I/O interconnection systems and methods for flip-chip packaging involving substrate-mounted stud bumps |
US8299595B2 (en) | 2010-03-18 | 2012-10-30 | Stats Chippac Ltd. | Integrated circuit package system with package stacking and method of manufacture thereof |
US20130105979A1 (en) | 2011-10-31 | 2013-05-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
US20130168856A1 (en) | 2011-12-28 | 2013-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
US8525318B1 (en) | 2010-11-10 | 2013-09-03 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US20140021605A1 (en) | 2012-05-30 | 2014-01-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090014852A1 (en) * | 2007-07-11 | 2009-01-15 | Hsin-Hui Lee | Flip-Chip Packaging with Stud Bumps |
-
2012
- 2012-05-30 US US13/483,734 patent/US9105552B2/en not_active Ceased
- 2012-10-18 CN CN2012103979471A patent/CN103094260A/en active Pending
-
2017
- 2017-08-07 US US15/670,912 patent/USRE49045E1/en active Active
Patent Citations (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5640052A (en) * | 1993-03-10 | 1997-06-17 | Nec Corporation | Interconnection structure of electronic parts |
US5508561A (en) * | 1993-11-15 | 1996-04-16 | Nec Corporation | Apparatus for forming a double-bump structure used for flip-chip mounting |
US20060286828A1 (en) | 1993-11-16 | 2006-12-21 | Formfactor, Inc. | Contact Structures Comprising A Core Structure And An Overcoat |
US20020117330A1 (en) | 1993-11-16 | 2002-08-29 | Formfactor, Inc. | Resilient contact structures formed and then attached to a substrate |
US6387794B2 (en) * | 1995-07-14 | 2002-05-14 | Matsushita Electric Industrial Co., Ltd. | Electrode structure for semiconductor device, method for forming the same, mounted body including semiconductor device and semiconductor device |
US5889326A (en) | 1996-02-27 | 1999-03-30 | Nec Corporation | Structure for bonding semiconductor device to substrate |
US6981317B1 (en) * | 1996-12-27 | 2006-01-03 | Matsushita Electric Industrial Co., Ltd. | Method and device for mounting electronic component on circuit board |
US6062459A (en) | 1998-04-29 | 2000-05-16 | Advanced Micro Devices, Inc. | Wire bond clamp |
US20020011674A1 (en) | 2000-07-27 | 2002-01-31 | Efland Taylor R. | Integrated power circuits with distributed bonding and current flow |
US8072070B2 (en) | 2001-03-05 | 2011-12-06 | Megica Corporation | Low fabrication cost, fine pitch and high reliability solder bump |
US6872592B2 (en) | 2001-07-25 | 2005-03-29 | Agilent Technologies, Inc. | Methods for providing an integrated circuit package with an alignment mechanism |
US20030173684A1 (en) | 2002-03-12 | 2003-09-18 | Rajeev Joshi | Wafer-level coated copper stud bumps |
US20040145051A1 (en) | 2003-01-27 | 2004-07-29 | Klein Dean A. | Semiconductor components having stacked dice and methods of fabrication |
US6759318B1 (en) * | 2003-04-15 | 2004-07-06 | Kinsus Interconnect Technology Corp. | Translation pad flip chip (TPFC) method for improving micro bump pitch IC substrate structure and manufacturing process |
US7372151B1 (en) | 2003-09-12 | 2008-05-13 | Asat Ltd. | Ball grid array package and process for manufacturing same |
US20050067714A1 (en) | 2003-09-30 | 2005-03-31 | Rumer Christopher L. | Method and apparatus for a dual substrate package |
KR20060069502A (en) | 2003-09-30 | 2006-06-21 | 인텔 코오퍼레이션 | Method and device for dual board package |
US20050087883A1 (en) | 2003-10-22 | 2005-04-28 | Advanpack Solutions Pte. Ltd. | Flip chip package using no-flow underfill and method of fabrication |
US20050199677A1 (en) | 2004-03-09 | 2005-09-15 | Kulicke And Soffa Industries Inc. | Wire bonding apparatus having actuated flame-off wand |
US20060055032A1 (en) * | 2004-09-14 | 2006-03-16 | Kuo-Chin Chang | Packaging with metal studs formed on solder pads |
US7405478B2 (en) | 2004-11-26 | 2008-07-29 | Denso Corporation | Substrate package structure and packaging method thereof |
US7246735B2 (en) | 2005-01-07 | 2007-07-24 | Asm Assembly Automation Ltd. | Wire clamping plate |
US7476564B2 (en) | 2005-09-08 | 2009-01-13 | Advanced Semiconductor Engineering Inc. | Flip-chip packaging process using copper pillar as bump structure |
US20070222053A1 (en) * | 2006-03-27 | 2007-09-27 | Micron Technology, Inc. | Semiconductor constructions having interconnect structures, methods of forming interconnect structures, and methods of forming semiconductor constructions |
US7614538B2 (en) | 2006-05-15 | 2009-11-10 | Kulicke And Soffa Industries, Inc. | Device clamp for reducing oxidation in wire bonding |
US8193035B2 (en) * | 2006-09-22 | 2012-06-05 | Stats Chippac, Ltd. | Fusible I/O interconnection systems and methods for flip-chip packaging involving substrate-mounted stud bumps |
US20080073769A1 (en) | 2006-09-27 | 2008-03-27 | Yen-Yi Wu | Semiconductor package and semiconductor device |
US20080258289A1 (en) | 2007-04-23 | 2008-10-23 | Pendse Rajendra D | Integrated circuit package system for package stacking |
US20100044878A1 (en) * | 2008-08-22 | 2010-02-25 | Stats Chippac Ltd. | Integrated circuit package system having cavity |
US20100133675A1 (en) * | 2008-12-01 | 2010-06-03 | Advanced Semiconductor Engineering, Inc. | Package-on-package device, semiconductor package and method for manufacturing the same |
US20100155920A1 (en) | 2008-12-24 | 2010-06-24 | Samsung Electronics Co., Ltd. | Stacked semiconductor package, semiconductor package module and method of manufacturing the stacked semiconductor package |
KR20100075204A (en) | 2008-12-24 | 2010-07-02 | 삼성전자주식회사 | Stacked semiconductor package, semiconductor package module and manufacturing method thereof |
US20100171205A1 (en) | 2009-01-07 | 2010-07-08 | Kuang-Hsiung Chen | Stackable Semiconductor Device Packages |
US20100224974A1 (en) | 2009-03-04 | 2010-09-09 | Il Kwon Shim | Integrated circuit packaging system with patterned substrate and method of manufacture thereof |
US20100314745A1 (en) * | 2009-06-11 | 2010-12-16 | Kenji Masumoto | Copper pillar bonding for fine pitch flip chip devices |
US20100314739A1 (en) | 2009-06-11 | 2010-12-16 | Broadcom Corporation | Package-on-package technology for fan-out wafer-level packaging |
US8299595B2 (en) | 2010-03-18 | 2012-10-30 | Stats Chippac Ltd. | Integrated circuit package system with package stacking and method of manufacture thereof |
US8525318B1 (en) | 2010-11-10 | 2013-09-03 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US20130105979A1 (en) | 2011-10-31 | 2013-05-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
US20130168856A1 (en) | 2011-12-28 | 2013-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
US8823180B2 (en) * | 2011-12-28 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
US20140021605A1 (en) | 2012-05-30 | 2014-01-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on Package Devices and Methods of Packaging Semiconductor Dies |
Non-Patent Citations (2)
Title |
---|
McCormick, H., et al., "Assembly and Reliability Assessment of Fine Pitch TMV Package on Package (PoP) Components," Proceedings of the SMTA International Conference, San Diego, CA Oct. 4-8, 2009, 8 pages. |
Smith, L., "Package-on-package: thinner, faster, denser," Electro IQ® Technology Insights for Electronics Manufacturing, http://www.electroiq.com/articles/sst/print/volume-54/issue-7/features/pop/package-on-package-thinner-faster-denser.html, Solid State Technology, vol. 54, Issue 7, Jul. 12, 2011, pp. 1-6. |
Also Published As
Publication number | Publication date |
---|---|
US9105552B2 (en) | 2015-08-11 |
US20130105979A1 (en) | 2013-05-02 |
CN103094260A (en) | 2013-05-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE49045E1 (en) | Package on package devices and methods of packaging semiconductor dies | |
US10020286B2 (en) | Package on package devices and methods of packaging semiconductor dies | |
US8823180B2 (en) | Package on package devices and methods of packaging semiconductor dies | |
US10541213B2 (en) | Backside redistribution layer (RDL) structure | |
USRE49046E1 (en) | Methods and apparatus for package on package devices | |
US10276509B2 (en) | Integrated fan-out package | |
US9293449B2 (en) | Methods and apparatus for package on package devices with reversed stud bump through via interconnections | |
US9502390B2 (en) | BVA interposer | |
US20180114786A1 (en) | Method of forming package-on-package structure | |
US20070254406A1 (en) | Method for manufacturing stacked package structure | |
US11488892B2 (en) | Methods and structures for increasing the allowable die size in TMV packages | |
US9627325B2 (en) | Package alignment structure and method of forming same | |
US20130256915A1 (en) | Packaging substrate, semiconductor package and fabrication method thereof | |
CN107123631B (en) | Electronic package, semiconductor substrate thereof and manufacturing method | |
US11227814B2 (en) | Three-dimensional semiconductor package with partially overlapping chips and manufacturing method thereof | |
US9312243B2 (en) | Semiconductor packages | |
US9190370B2 (en) | Semiconductor device utilizing redistribution layers to couple stacked die | |
US12107062B2 (en) | Semiconductor device with solder on pillar | |
US20240387497A1 (en) | Semiconductor package and manufacturing method thereof | |
TWM546005U (en) | Package structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |