US9490257B2 - Deep trench polysilicon fin first - Google Patents
Deep trench polysilicon fin first Download PDFInfo
- Publication number
- US9490257B2 US9490257B2 US14/574,460 US201414574460A US9490257B2 US 9490257 B2 US9490257 B2 US 9490257B2 US 201414574460 A US201414574460 A US 201414574460A US 9490257 B2 US9490257 B2 US 9490257B2
- Authority
- US
- United States
- Prior art keywords
- semiconductor
- layer
- conductive strap
- deep trench
- strap structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 229910021420 polycrystalline silicon Inorganic materials 0.000 title description 3
- 229920005591 polysilicon Polymers 0.000 title description 3
- 239000004065 semiconductor Substances 0.000 claims abstract description 162
- 239000003990 capacitor Substances 0.000 claims abstract description 35
- 239000000758 substrate Substances 0.000 claims abstract description 33
- 239000000463 material Substances 0.000 claims description 51
- 239000012212 insulator Substances 0.000 claims description 34
- 150000001875 compounds Chemical class 0.000 claims description 9
- 239000000956 alloy Substances 0.000 claims description 5
- 229910045601 alloy Inorganic materials 0.000 claims description 4
- 239000004020 conductor Substances 0.000 abstract description 48
- 125000006850 spacer group Chemical group 0.000 description 22
- 150000004767 nitrides Chemical class 0.000 description 17
- 238000000034 method Methods 0.000 description 16
- 238000005229 chemical vapour deposition Methods 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 11
- 239000002019 doping agent Substances 0.000 description 9
- 239000006117 anti-reflective coating Substances 0.000 description 8
- 239000003989 dielectric material Substances 0.000 description 8
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 229910052751 metal Inorganic materials 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 238000000231 atomic layer deposition Methods 0.000 description 4
- QTBSBXVTEAMEQO-UHFFFAOYSA-N Acetic acid Chemical compound CC(O)=O QTBSBXVTEAMEQO-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000005137 deposition process Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 229910052732 germanium Inorganic materials 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- 230000005855 radiation Effects 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000004528 spin coating Methods 0.000 description 3
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910003811 SiGeC Inorganic materials 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 239000002585 base Substances 0.000 description 2
- 229910021419 crystalline silicon Inorganic materials 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910003465 moissanite Inorganic materials 0.000 description 2
- 239000011368 organic material Substances 0.000 description 2
- 239000011347 resin Substances 0.000 description 2
- 229920005989 resin Polymers 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 239000004925 Acrylic resin Substances 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 208000032750 Device leakage Diseases 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- 208000012868 Overgrowth Diseases 0.000 description 1
- 239000004721 Polyphenylene oxide Substances 0.000 description 1
- 239000004734 Polyphenylene sulfide Substances 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 239000003929 acidic solution Substances 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 229910003481 amorphous carbon Inorganic materials 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000003667 anti-reflective effect Effects 0.000 description 1
- 239000003637 basic solution Substances 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 229920006122 polyamide resin Polymers 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 229920000069 polyphenylene sulfide Polymers 0.000 description 1
- 230000002040 relaxant effect Effects 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229920006337 unsaturated polyester resin Polymers 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
Images
Classifications
-
- H01L27/10829—
-
- H01L28/90—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/038—Making the capacitor or connections thereto the capacitor being in a trench in the substrate
- H10B12/0385—Making a connection between the transistor and the capacitor, e.g. buried strap
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/37—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the capacitor being at least partially in a trench in the substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/62—Capacitors having potential barriers
- H10D1/66—Conductor-insulator-semiconductor capacitors, e.g. MOS capacitors
- H10D1/665—Trench conductor-insulator-semiconductor capacitors, e.g. trench MOS capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/692—Electrodes
- H10D1/711—Electrodes having non-planar surfaces, e.g. formed by texturisation
- H10D1/716—Electrodes having non-planar surfaces, e.g. formed by texturisation having vertical extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
Definitions
- the present application relates to semiconductor device fabrication, and more particularly to a semiconductor structure and a method that prevent shorts between neighboring deep trenches in embedded dynamic random access memory (eDRAM) devices.
- eDRAM embedded dynamic random access memory
- Deep trench capacitors are used in a variety of semiconductor chips for high areal capacitance and low device leakage.
- a deep trench capacitor may be employed as a charge storage unit in a dynamic random access memory (DRAM), which may be provided as a stand-alone semiconductor chip, or may be embedded in a system-on-chip (SoC) semiconductor chip.
- DRAM dynamic random access memory
- SoC system-on-chip
- a deep trench capacitor may also be employed in a variety of circuit applications such as a charge pump or a capacitive analog component in a radio-frequency (RF) circuit.
- RF radio-frequency
- a deep trench capacitor is typically electrically connected to associated transistors through a conductive strap structure.
- the conductive strap is normally composed of a conductive semiconductor material such as doped polysilicon, during later selective epitaxy processes in the formation of source/drain regions, the epitaxial growth of a semiconductor material may occur on the surface of the conductive strap structure. As dimensions of semiconductor devices scale, the distance between neighboring deep trenches becomes smaller. The epitaxial grown semiconductor material on the conductive strap structure may extend out of the deep trench to bridge the neighboring deep trenches, causing shorts between the neighboring deep trenches. As such, a method is needed to eliminate epitaxial growth of semiconductor material extending out of the deep trench, thus preventing shorts between neighboring deep trenches.
- the present application provides a method of preventing shorts between neighboring deep trenches caused by an epitaxial overgrowth of a semiconductor material on a conductive strap structure employed to connect a deep trench capacitor and associated transistors during the formation of source/drain regions in fin field effect transistors (FinFETs).
- the hard mask layer, the top semiconductor layer and the recessed conductive material portion are patterned to form a laterally contacting pair of a semiconductor fin and a conductive strap structure over the deep trench capacitor as well as a dielectric cap embedded in the deep trench.
- the dielectric cap vertically contacts a lower portion of the conductive strap structure and laterally surrounds a portion of an upper portion of the conductive strap structure that is not in contact with the semiconductor fin. No epitaxial growth of the semiconductor material can occur on a top surface of the dielectric cap, thus preventing the epitaxial grown semiconductor material extending out of deep trench.
- a semiconductor structure in one aspect of the present application, includes a semiconductor fin located on a substrate, a deep trench capacitor embedded in the substrate, and a conductive strap structure overlying the deep trench capacitor.
- the conductive strap structure includes a lower portion vertically contacting topmost surfaces of the deep trench capacitor and an upper portion adjoined a portion of the lower portion.
- the upper portion of the conductive strap structure has a first portion laterally contacting the semiconductor fin and a second portion underlying the first portion contacting a portion of the lower portion.
- the semiconductor structure further includes a dielectric cap embedded in the substrate. The dielectric cap vertically contacts another portion of the lower portion of the conductive strap structure and laterally surrounds the second portion of the upper portion of the conductive strap structure.
- a method of forming a semiconductor structure includes forming deep trench capacitors in a substrate. Laterally contacting pairs of a semiconductor fin and a conductive strap structure are then formed.
- the conductive strap structure in each of the laterally contacting pairs has a lower portion vertically contacting topmost surfaces of one of the deep trench capacitors and an upper portion adjoined a portion of the lower portion, the upper portion having a first portion laterally contacting the semiconductor fin and a second portion laterally contacting an upper portion of the substrate and laterally surrounded by a portion of each of dielectric trench fill portions that is embedded in the substrate.
- dielectric caps are formed by removing another portion of each of the dielectric trench fill portions that is located above a topmost surface of the substrate.
- Each of the dielectric caps vertically contacts another portion of the lower portion of the conductive strap structure and laterally surrounds the second portion of the upper portion of the conductive strap structure.
- FIG. 1A is a top-down view of an exemplary semiconductor structure after forming deep trenches within a semiconductor-on-insulator (SOI) substrate according to an embodiment of the present application.
- SOI semiconductor-on-insulator
- FIG. 1B is a cross-sectional view of the exemplary semiconductor structure of FIG. 1A along the vertical plane B-B′.
- FIG. 2A is a top-down view of the exemplary semiconductor structure of FIGS. 1A-1B after forming deep trench capacitors.
- FIG. 2B is a cross-sectional view of the exemplary semiconductor structure of FIG. 2A along the vertical plane B-B′.
- FIG. 3A is a top-down view of the exemplary semiconductor structure of FIGS. 2A-2B after forming conductive material portions over the deep trench capacitors.
- FIG. 3B is a cross-sectional view of the exemplary semiconductor structure of FIG. 3A along the vertical plane B-B′.
- FIG. 4A is a top-down view of the exemplary semiconductor structure of FIGS. 3A-3B after forming recessed conductive material portions.
- FIG. 4B is a cross-sectional view of the exemplary semiconductor structure of FIG. 4A along the vertical plane B-B′.
- FIG. 5A is a top-down view of the exemplary semiconductor structure of FIGS. 4A-4B after removing lithographic stack portions and at least one pad layer from a top semiconductor layer of the SOI substrate.
- FIG. 5B is a cross-sectional view of the exemplary semiconductor structure of FIG. 5A along the vertical plane B-B′.
- FIG. 6A is a top-down view of the exemplary semiconductor structure of FIGS. 5A-5B after forming a dielectric liner layer and an overlying hard mask layer over the top semiconductor layer and the recessed conductive material portions.
- FIG. 6B is a cross-sectional view of the exemplary semiconductor structure of FIG. 6A along the vertical plane B-B′.
- FIG. 7A is a top-down view of the exemplary semiconductor structure of FIGS. 6A-6B after forming fin-defining spacers on the hard mask layer.
- FIG. 7B is a cross-sectional view of the exemplary semiconductor structure of FIG. 7A along the vertical plane B-B′.
- FIG. 8A is a top-down view of the exemplary semiconductor structure of FIGS. 7A-7B after forming laterally contacting pairs of a semiconductor fin and a conductive strap structure.
- FIG. 8B is a cross-sectional view of the exemplary semiconductor structure of FIG. 7A along the vertical plane B-B′.
- FIG. 9A is a top-down view of the exemplary semiconductor structure of FIGS. 8A-8B after removing semiconductor fin between neighboring deep trenches and forming dielectric caps.
- FIG. 9B is a cross-sectional view of the exemplary semiconductor structure of FIG. 9A along the vertical plane B-B′.
- an exemplary semiconductor structure includes a semiconductor-on-insulator (SOI) substrate having deep trenches 40 formed therein.
- SOI substrate includes a stack, from bottom to top, of a bottom semiconductor layer 10 , a buried insulator layer 20 , and a top semiconductor layer 30 .
- an optional n-doped epitaxial semiconductor layer may be present between the bottom semiconductor layer 10 and the buried insulator layer 20 (not shown).
- the bottom semiconductor layer 10 may include a semiconductor material, such as, for example, Si, Ge, SiGe, SiC, SiGeC, a compound semiconductor material such as a III-V compound semiconductor material or a II-VI compound semiconductor material, or a combination thereof.
- the bottom semiconductor layer 10 is composed of single crystalline silicon.
- the thickness of the bottom semiconductor layer 10 can be from 50 ⁇ m to 2 mm, although lesser and greater thicknesses can also be employed.
- the buried insulator layer 20 may include a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof.
- the buried insulator layer 14 may be formed by a deposition process, such as chemical vapor deposition (CVD) or physically vapor deposition (PVD).
- the buried insulator layer 20 may be formed using a thermal growth process, such as thermal oxidation, to convert a surface portion of the bottom semiconductor layer 10 .
- the thickness of the buried insulator layer 20 that is formed can be from 50 nm to 200 nm, although lesser or greater thicknesses can also be employed.
- the top semiconductor layer 30 may include a semiconductor material, such as, for example, Si, Ge, SiGe, SiC, SiGeC, a compound semiconductor material such as a III-V compound semiconductor material or a II-VI compound semiconductor material, or a combination thereof.
- the semiconductor materials of the top semiconductor layer 30 and the bottom semiconductor layer 10 may be the same or different.
- the top semiconductor layer 30 includes a single crystalline semiconductor material, such as, for example, single crystalline silicon.
- the top semiconductor layer 30 may or may not be doped with p-type dopants and/or n-type dopants.
- the top semiconductor layer 30 may be formed by a deposition process, such as CVD or plasma enhanced CVD (PECVD).
- PECVD plasma enhanced CVD
- the top semiconductor layer 30 that is formed may have a thickness from 10 nm to 200 nm, although lesser or greater thicknesses can also be employed.
- At least one pad layer can be deposited on the SOI substrate ( 10 , 20 , 30 ), for example, by CVD or atomic layer deposition (ALD).
- the at least one pad layer can include one or more layers that can be employed as an etch mask for forming deep trenches 40 in the SOI substrate ( 10 , 20 , 30 ).
- a “deep trench” refers to a trench that extends from a topmost surface of a semiconductor-on-insulator (SOI) substrate through a top semiconductor layer and a buried insulator layer and partly into an underlying bottom semiconductor layer.
- the at least one pad layer can include a dielectric material and can have a thickness from 100 nm to 2 ⁇ m, although lesser and greater thicknesses can also be employed.
- the at least one pad layer can include a vertical stack of, from bottom to top, a pad oxide layer 32 and a pad nitride layer 34 .
- the pad oxide layer 32 may include a dielectric oxide material such as silicon oxide or a dielectric metal oxide.
- the pad nitride layer 34 may include a dielectric nitride material such as silicon nitride or a dielectric metal nitride.
- the thickness of the pad oxide layer 32 can be from 2 nm to 50 nm, and the thickness of the pad nitride layer 34 can be from 40 nm to 360 nm, although lesser and greater thicknesses can also be employed for each of the pad oxide layer 32 and the pad nitride layer 34 .
- a mask layer (not shown) can be applied over the pad nitride layer 34 and is lithographically patterned to form openings.
- the mask layer can be a photoresist layer or a photoresist layer in conjunction with hardmask layer(s).
- Each of the openings has an area of a deep trench 40 to be subsequently formed.
- the pattern in the photoresist layer can be transferred into the at least one pad layer ( 32 , 34 ) to form openings in the at least one pad layer ( 32 , 34 ).
- the pattern in the at least one pad layer ( 32 , 34 ) can be transferred through the top semiconductor layer 30 , the buried insulator layer 20 , and an upper portion of the bottom semiconductor layer 10 or an upper portion of the n-doped epitaxial semiconductor layer, if present, by an anisotropic etch that employs the at least one pad layer ( 32 , 34 ) as an etch mask.
- the deep trenches 40 can thus be formed in the SOI substrate ( 10 , 20 , 30 ) from the pattern of openings in the at least one pad layer ( 32 , 34 ).
- the photoresist can be removed by ashing, or can be consumed during the etch process that forms the deep trenches 40 .
- each deep trench 40 can be substantially vertically aligned among the various layers ( 34 , 32 , 30 , 20 , 10 ) through which the deep trench 40 extends.
- the depth of each deep trench 40 as measured from the topmost surface of the SOI substrate ( 10 , 20 , 30 ) to the bottom surface of the deep trench 40 can be from 500 nm to 10 microns, although lesser and greater depths can also be employed.
- the width (i.e., the lateral distance between sidewalls) of each deep trench 40 can be from 32 nm to 150 nm, although lesser dimensions can be employed with availability of lithographic tools capable of printing smaller dimensions in the future. In one embodiment, the width of each deep trench 40 is 90 nm.
- deep trench capacitors ( 42 , 44 , 12 ) are formed in deep trenches 40 .
- a buried plate 12 may be first formed in proximity of sidewalls of each deep trench 40 .
- Each buried plate 12 serves as an outer electrode for a deep trench capacitor subsequently formed.
- a portion of the n-doped semiconductor layer surrounding each deep trench 40 can serve as an outer electrode for each deep trench capacitor subsequently formed and processing steps of forming the buried plates 12 described below can be omitted.
- the buried plate 12 can be formed by doping a portion of the bottom semiconductor layer 10 in proximity of sidewalls of each deep trench 40 .
- Dopants can be introduced, for example, by outdiffusion from a dopant-including disposable material (such as a doped silicate glass) or by ion implantation as known in the art. Further, any other method of forming buried plates 12 in the bottom semiconductor layer 10 of the SOI substrate ( 10 , 20 , 30 ) can be employed in lieu of outdiffusion from a dopant-including disposable material or ion implantation.
- the buried plate 12 can be doped with dopants of a second conductivity type which is the opposite of the first conductivity type.
- the first conductivity type can be p-type and the second conductivity type can be n-type, or vice versa.
- a p-n junction is thus formed between the remaining portion of the bottom semiconductor layer 10 and each buried plate 12 .
- the dopant concentration in the buried plate 12 can be, for example, from 1.0 ⁇ 10 18 /cm 3 to 2.0 ⁇ 10 21 /cm 3 , and typically from 5.0 ⁇ 10 18 /cm 3 to 5.0 ⁇ 10 19 /cm 3 , although lesser and greater dopant concentrations can also be employed.
- a node dielectric layer (not shown) can be deposited conformally on sidewalls and bottom surfaces of the deep trenches 40 as well as sidewalls and the topmost surface of the at least one pad layer ( 32 , 34 ).
- the node dielectric layer can include any dielectric material that can be employed as a node dielectric material in a capacitor known in the art.
- the node dielectric layer can include at least one of silicon nitride and a dielectric metal oxide material such as high dielectric constant (high-k) gate dielectric material as known in the art.
- the inner electrode layer can be deposited to completely fill the deep trenches 40 .
- the inner electrode layer can include a conductive material, which can be a metallic material or a doped semiconductor material.
- the metallic material can be an elemental metal such as W, Ti, Ta, Cu, or Al, or an alloy of at least two elemental metals, or a conductive metallic nitride of at least one metal, or a conductive metallic oxide of at least one metal.
- the doped semiconductor material can be a doped elemental semiconductor material, a doped compound semiconductor material, or an alloy thereof.
- the inner electrode layer can be deposited by physical vapor deposition (PVD), chemical vapor deposition (CVD), ALD, electroplating, electroless plating, or a combination thereof. The inner electrode layer is deposited to a thickness that is sufficient to completely fill the deep trenches 40 .
- the inner electrode layer is vertically recessed to a level between the top surface of the buried insulator layer 20 and the bottom surface of the buried insulator layer 20 by a recess etch.
- the recess etch of the conductive material layer can employ an anisotropic etch such as a reactive ion etch (RIE), an isotropic etch such as a wet etch, or a combination thereof.
- RIE reactive ion etch
- the recess etch can be selective to the material of the node dielectric layer.
- Each remaining portion of the inner electrode layer within the deep trenches 40 constitutes an inner electrode 44 .
- the topmost surface of each inner electrode 44 is substantially planar, and is located between the top surface of the buried insulator layer 20 and the bottom surface of the buried insulator layer 20 .
- the physically exposed portions of the node dielectric layer that are not covered by the inner electrode 44 can be removed by a recess etch, which can be a dry etch, such as, for example, RIE.
- a recess etch which can be a dry etch, such as, for example, RIE.
- Each remaining portion of the node dielectric layer within the deep trenches 40 constitutes a node dielectric 42 .
- the topmost surfaces of the node dielectric 42 are coplanar with the topmost surfaces of inner electrode 44 .
- a cavity 50 is formed above the node dielectric 42 and the inner electrode 44 .
- Each set of the node dielectric 42 , the inner electrode 44 , and the buried plate 12 around a deep trench 40 constitutes a trench capacitor ( 42 , 44 , 12 ).
- the buried plate 12 serves as the outer electrode of the deep trench capacitor ( 42 , 44 , 12 ).
- the deep trench capacitors ( 42 , 44 , 12 ) are embedded within the SOI substrate ( 10 , 20 , 30 ).
- conductive material portions 52 are formed over the deep trench capacitors ( 42 , 44 , 12 ).
- the conductive material portions 52 can be formed, for example, by depositing a conductive material within the cavities 50 and above the at least one pad layer ( 32 , 34 ), and subsequently recessing the conductive material.
- the conductive material can be a doped elemental semiconductor material, a doped compound semiconductor material, or an alloy thereof.
- the semiconductor material can be deposited by CVD or PVD with in-situ doping of p-type dopants or n-type dopants.
- the conductive material portions 52 have a conductivity type the same as the inner electrode 44 , but opposite to the top semiconductor layer 30 .
- the conductive material may be deposited to a thickness that is sufficient to completely fill the cavities 50 .
- the conductive material can be planarized, for example, by chemical mechanical planarization (CMP) employing the pad nitride layer 34 as a stopping layer. Subsequently, the conductive material is recessed to a depth between the top surface of the pad oxide layer 32 and the bottom surface of the top semiconductor layer 30 to provide the conductive material portions 52 . In one embodiment and as shown in FIG. 3B , top surfaces of the conductive material portions 52 are substantially coplanar with the top surface of the top semiconductor layer 30 .
- a recess etch which can be an anisotropic etch such as RIE may be employed to form the conductive material portions 52 .
- Each conductive material portion 52 is in contact with, and overlies, an inner electrode 44 .
- a lithographic stack can be applied over the pad nitride layer 34 and the conductive material portions 52 .
- the lithographic stack may include, from bottom to top, an organic planarization layer (OPL) (not shown), an antireflective coating (ARC) layer (not shown) and a photoresist layer (not shown).
- OPL organic planarization layer
- ARC antireflective coating
- the OPL may include a self-planarizing organic material which can be polyacrylate resin, epoxy resin, phenol resin, polyamide resin, polyimide resin, unsaturated polyester resin, polyphenylenether resin, or polyphenylene sulfide resin.
- the OPL can be applied over the pad nitride layer 34 and the conductive material portions 52 , for example, by spin-coating.
- the OPL that is formed has a top surface located above the top surface of the pad nitride layer 34 such that the OPL completely fills the cavities 50 .
- the thickness of the OPL can be from 100 nm to 400 nm, although lesser and greater thicknesses can also be employed.
- the ARC layer can include any antireflective material known in the art, such as a silicon-containing organic material.
- the ARC layer can be formed, for example, by spin coating.
- the thickness of the ARC layer that is formed can be from 10 nm to 150 nm, although lesser and greater thicknesses can also be employed.
- the photoresist layer can be a layer of a photoresist sensitive to deep-ultraviolet (DUV) radiation, extreme ultraviolet (EUV), or mid-ultraviolet (MUV) radiation as known in the art, or can be an e-beam resist that is sensitive to radiation of energetic electrons.
- the photoresist layer can be formed, for example, by spin coating.
- the thickness of the photoresist layer that is formed can be from 100 nm to 600 nm, although lesser and greater thicknesses can also be employed.
- each patterned lithographic stack portion includes, from bottom to top, an OPL portion 62 , an ARC layer portion 64 and a photoresist layer portion 66 .
- Each lithographic stack portion ( 62 , 64 , 66 ) covers a peripheral portion of each conductive material portion 52 and a portion of the top semiconductor layer abutting the peripheral portion of each conductive material portion 52 .
- each lithographic stack portion ( 62 , 64 , 66 ) can be a rectangle having a parallel pair of vertical sidewalls extending along a lengthwise direction of the lithographic stack portions ( 62 , 64 , 66 ).
- each lithographic stack portion ( 62 , 64 , 66 ) is selected to be greater than a width of later formed semiconductor fins. This configuration self-aligns the conductive strap structures that are derived from the conductive material portions 52 to the semiconductor fins, thereby relaxing the lithographic overlay tolerance.
- the width w of the lithographic stack portions ( 62 , 64 , 66 ) is 40 nm.
- Portions of the conductive material portions 52 that are not masked by the lithographic stack portions ( 62 , 64 , 66 ) may be vertically recessed by an anisotropic etch such as, for example, RIE.
- An isotropic etch is subsequently performed to undercut the peripheral portions of the conductive material portions 52 that are covered by the lithographic stack portions ( 62 , 64 , 66 ) so as to further reduce the size of the portions of semiconductor material portions 52 underneath the lithographic stack portions ( 62 , 64 , 66 ).
- the isotropic etch may be a wet etch employing a combination of nitric acid and hydrofluoric acid.
- the anisotropic etch and the isotropic etch can be selective to the pad nitride layer 34 , the pad oxide layer 32 and the buried insulator layer 20 .
- the exposed portions of the pad nitride layer 34 may be slightly recessed during the etch processes.
- the conductive material portions 52 can be recessed to a depth greater than the thickness of the top semiconductor layer 30 and less than the thickness of the buried insulator layer 20 such that the recessed top surfaces of the semiconductor material portions 52 are located between the top surface of the buried insulator layer 20 and the bottom surface of the buried insulator layer 20 .
- portions of the conductive material portions 52 can be recessed 50 nm below the top surface of the buried insulator layer 20 .
- Each remaining portion of the semiconductor material portions 52 after the isotropic etch is herein referred to as a recessed conductive material portion 52 A.
- a cavity 55 thus is formed above each recessed conductive material portion 52 A within the deep trenches 40 .
- Each recessed conductive material portion 52 A includes a lower portion vertically contacting the inner electrode 44 and an upper portion laterally contacting the top semiconductor layer 30 and the buried insulator layer 20 .
- the lower portion of each recessed conductive material portion 52 A is located below the horizontal plane including a recessed top surface of the recessed conductive material portion 52 A.
- the upper portion of each recessed conductive material portion 52 A is located above the horizontal plane including the recessed top surface of the recessed conductive material portion 52 A.
- entire sidewalls of the lower portion of each recessed conductive material portion 52 A laterally contact the buried insulator layer 20 .
- a sidewall of the upper portion of each recessed conductive material portion 52 has a first portion laterally contacting the top semiconductor layer 30 and a second portion underlying the first portion laterally contacting the buried insulator layer 20 .
- the lithographic stack portions ( 62 , 64 , 66 ) can be removed by stripping processes.
- the photoresist layer portions 66 may be removed by ashing.
- the ARC layer portions 64 may be removed by a wet etch selective to the OPL portions 62 .
- the ARC layer portions 64 are removed by an acidic solution such as acetic acid.
- the OPL portions 62 may be removed by an aqueous basic solution.
- the at least one pad layer ( 32 , 34 ) is removed by an etch that is selective to the semiconductor materials of the top semiconductor layer 30 and the recessed conductive material portions 52 A.
- the pad nitride layer 34 includes silicon nitride and the pad oxide layer 34 includes silicon oxide
- a wet etch employing hot phosphoric acid can be utilized to etch the pad nitride layer 34 and a wet etch employing hydrofluoric acid can be utilized to etch the pad oxide layer 32 .
- the top surface of the top semiconductor layer 30 may be cleaned by a dilute hydrofluoric acid solution.
- a dielectric liner layer 72 is deposited on sidewalls and bottom surfaces of the cavities 55 , and above the top semiconductor layer 30 and the recessed conductive material portions 52 A.
- the dielectric liner layer 72 may include a dielectric oxide such as silicon oxide.
- the dielectric liner layer 72 can be formed, for example, by CVD or PECVD.
- the dielectric liner layer 72 that is formed can have a thickness from 5 nm to 10 nm.
- the dielectric liner layer 72 is optional, and can be omitted in some embodiments of the present application.
- a hard mask layer 74 is deposited on the dielectric liner layer 72 , if present, or directly on the sidewalls and bottom surfaces of the cavities 55 and above the top semiconductor layer 30 and the recessed conductive material portions 52 A.
- the hard mask layer 74 may include a dielectric nitride such as silicon nitride.
- the hard mask layer 74 can be deposited, for example, by CVD or PECVD.
- the hard mask layer 74 can be deposited to a thickness to completely fill the cavities 55 .
- a top surface of the hard mask layer 74 is located above the top surface of the top semiconductor layer 30 .
- fin-defining spacers 80 are formed on the hard mask layer 74 .
- one of the fin-defining spacers 80 overlies recessed conductive material portions 52 A.
- the width of each fin-defining spacer 80 as measured from its base, can be from 5 nm to 30 nm, although lesser and greater thicknesses can also be employed.
- the fin-defining spacers 80 can be formed by a sidewall image transfer (SIT) process.
- a mandrel material layer (not shown) is deposited over the hard mask layer 74 .
- the mandrel material layer may be composed of amorphous silicon, polysilicon, amorphous or polycrystalline germanium, an amorphous or polycrystalline silicon-germanium alloy material, amorphous carbon, diamond-like carbon, or organosilicate glass.
- the mandrel material layer can be deposited using, for example, CVD or PECVD.
- the thickness of the mandrel material layer can be from 50 nm to 300 nm, although lesser and greater thicknesses can also be employed.
- the mandrel material layer then undergoes lithographic and etching processes to form at least one mandrel (not shown).
- a conformal spacer material layer (not shown) is deposited over the at least one mandrel and exposed portions of the hard mask layer 74 by a conformal deposition process such as, for example, CVD or ALD.
- the thickness of the spacer material layer may vary depending upon the desired width of final semiconductor fins to be formed in the top semiconductor layer 30 , and can be from 5 nm to 30 nm, although lesser and greater thicknesses can also be employed.
- the spacer material layer may include a dielectric material such as silicon oxide or silicon oxynitride.
- Horizontal portions of the conformal spacer material layer are then removed utilizing an anisotropic etch, such as, for example, RIE to provide the fin-defining spacers 80 which are remaining portions of the spacer material layer on the sidewalls of the at least one mandrel.
- the at least one mandrel is removed selective to the fin-defining spacers 80 , leaving the fin-defining spacers 80 on top of the hard mask layer 74 .
- the removal of the at least one mandrel can be effected, for example, by a wet etch or a dry etch such as RIE.
- the pattern in the fin-defining spacers 80 can be first transferred into the hard mask layer 74 and the dielectric liner layer 72 by an anisotropic etch using the fin-defining spacers 80 as an etch mask and the top semiconductor layer 30 as a stopping layer.
- the remaining portions of the dielectric liner layer 72 are herein referred to as dielectric liner portions (not shown).
- the remaining portions of the hard mask layer 74 are herein referring to as hard mask layer portions (not shown).
- Each of the hard mask layer portions contains a fin portion having a same width as the width of the fin-defining spacers 80 .
- Each of dielectric liner layer portions contains a fin portion having a same width as the width of the fin-defining spacers 80 .
- the fin portions of the dielectric liner layer portions are herein referred to as dielectric liners 82 .
- the fin portions of the hard mask layer portions are herein referred to as dielectric fin portions 84 .
- the fin-defining spacers 80 can be removed selective to the hard mask layer 74 and the top semiconductor layer 30 by a recess etch, which can be an anisotropic or an isotropic etch. Alternatively, the fin-defining spacers 80 can also be removed by CMP. The removal of the fin-defining spacers 80 exposes the dielectric fin portions 84 which can be employed as an etch mask during the etching of the top semiconductor layer 30 .
- the recessed conductive material portions 52 A, non-fin portions of the hard mask layer portions and non-fin portions of the dielectric liner layer portions can be removed by an anisotropic etch employing the dielectric fin portions 84 as an etch mask and the buried insulator layer 20 as a stopping layer.
- the anisotropic etch can be a dry etch or a wet etch selective to the dielectric material of the buried insulator layer 20 .
- each remaining portion of the top semiconductor layer 30 constitutes a semiconductor fin 86 .
- the direction along which the semiconductor fins 86 laterally extend the most is herein referred to as a “lengthwise direction” of the semiconductor fins 86 .
- the width of the semiconductor fins 86 can be substantially the same as the width of the fin-defining spacers 80 , as measured at the base. In one embodiment, the width of the semiconductor fins 86 can be from 5 nm to 30 nm, although lesser and greater thicknesses can also be employed.
- each conductive strap structure 54 includes a lower portion vertically contacting the inner electrode 44 and an upper portion having a first portion laterally contacting a sidewall of a semiconductor fin 86 and a seconding portion laterally contacting a sidewall of the buried insulator layer 20 .
- laterally contacting pairs of a semiconductor fin 86 and a conductive strap structure 54 are formed.
- the semiconductor fin 86 and the first portion of the upper portion of the conductive strap structure 54 have a same width throughout.
- Each remaining non-fin portion of the hard mask layer portions and a corresponding remaining non-fin portion of the dielectric liner layer portions in the cavities 55 collectively constitute a dielectric trench fill portion 88 .
- the semiconductor fin 86 and a portion of the dielectric fin portion 84 located between the neighboring conductive strap structures 54 and portions of the dielectric trench fill portions 88 located above the top surface of the buried insulator layer 20 can be removed by conventional lithographic and etching processes. Specifically, the processing steps as described above in FIGS. 4A and 4B can be used to form lithographic stack portions (not shown) over the dielectric fin portions 84 , the dielectric trench fill portions 88 and the buried insulator layer 20 .
- the lithographic stack portions cover the conductive strap structures 54 and the semiconductor fins 86 abutting the conductive strap structures 54 , while exposing the semiconductor fin 86 , the dielectric fin portion 84 and the dielectric trench fill portions 88 located between the conductive strap structures 54 .
- At least one etch can be performed to remove the exposed portion of the dielectric fin portion 84 and the underlying semiconductor fin 86 and dielectric trench fill portions 88 selective to the dielectric material of the buried insulator layer 20 .
- the at least one etch can be a dry etch such as RIE or a wet etch.
- the remaining portions of the dielectric trench fill portions 88 that are embedded within the deep trenches 40 constitute the dielectric caps 90 .
- the dielectric caps 90 have top surfaces coplanar with the top surface of the buried insulator layer 20 . Each dielectric cap 90 vertically contacts the lower portion of one of the conductive structure 54 and laterally surrounding the second portion of upper portion of one of the conductive strap structure 54 .
- gate structures each of which overlying a channel portion of a semiconductor fin can be formed utilizing a gate first or a gate last process (not shown). Subsequently, epitaxial growth of a semiconductor material can be performed to form source/drain regions on the semiconductor fin on opposite sides of the channel region.
- the dielectric cap is formed in the deep trench and on top of a portion of the conductive strap structure embedded in the deep trench. Because the epitaxial growth of the semiconductor material during the formation of source/drain regions of FinFETs could not occur on dielectric surfaces including the top surface of the dielectric cap, no epitaxial grown semiconductor material can be extended out of the deep trench. The dielectric cap thus can prevent the shorts between the neighboring deep trenches.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/574,460 US9490257B2 (en) | 2014-12-18 | 2014-12-18 | Deep trench polysilicon fin first |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/574,460 US9490257B2 (en) | 2014-12-18 | 2014-12-18 | Deep trench polysilicon fin first |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160181252A1 US20160181252A1 (en) | 2016-06-23 |
US9490257B2 true US9490257B2 (en) | 2016-11-08 |
Family
ID=56130350
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/574,460 Active US9490257B2 (en) | 2014-12-18 | 2014-12-18 | Deep trench polysilicon fin first |
Country Status (1)
Country | Link |
---|---|
US (1) | US9490257B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9793341B1 (en) * | 2016-06-01 | 2017-10-17 | Globalfoundries Inc. | Deep trench capacitor with metal plate |
US20180337256A1 (en) * | 2017-05-19 | 2018-11-22 | International Business Machines Corporation | Self-aligned contact for vertical field effect transistor |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9679917B2 (en) * | 2014-12-23 | 2017-06-13 | International Business Machines Corporation | Semiconductor structures with deep trench capacitor and methods of manufacture |
US9553172B2 (en) | 2015-02-11 | 2017-01-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for FinFET devices |
US9508725B2 (en) | 2015-03-25 | 2016-11-29 | International Business Machines Corporation | Trench to trench fin short mitigation |
US9536945B1 (en) * | 2015-07-30 | 2017-01-03 | International Business Machines Corporation | MOSFET with ultra low drain leakage |
US11049939B2 (en) | 2015-08-03 | 2021-06-29 | Semiwise Limited | Reduced local threshold voltage variation MOSFET using multiple layers of epi for improved device operation |
US11373696B1 (en) * | 2021-02-19 | 2022-06-28 | Nif/T, Llc | FFT-dram |
US11888021B2 (en) * | 2021-06-17 | 2024-01-30 | Texas Instruments Incorporated | Reduced ESR in trench capacitor |
US20230240065A1 (en) * | 2022-01-27 | 2023-07-27 | HeFeChip Corporation Limited | Method of forming plug for semiconductor device and semiconductor device thereof |
US12125873B2 (en) * | 2022-04-01 | 2024-10-22 | HeFeChip Corporation Limited | Method to form a fin structure on deep trenches for a semiconductor device |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090184356A1 (en) | 2008-01-18 | 2009-07-23 | International Business Machines Corporation | Deep trench capacitor in a soi substrate having a laterally protruding buried strap |
US20110248326A1 (en) | 2010-04-07 | 2011-10-13 | International Business Machines Corporation | Structure and method to integrate embedded dram with finfet |
US20120104547A1 (en) | 2010-11-01 | 2012-05-03 | International Business Machines Corporation | Lateral epitaxial grown soi in deep trench structures and methods of manufacture |
US20130099229A1 (en) | 2010-04-23 | 2013-04-25 | Hitachi, Ltd. | Semiconductor Device, RFID Tag Using the Same and Display Device |
US20130320423A1 (en) | 2012-05-31 | 2013-12-05 | International Business Machines Corporation | Wrap-around fin for contacting a capacitor strap of a dram |
US20130320422A1 (en) | 2012-05-31 | 2013-12-05 | International Business Machines Corporation | Finfet contacting a conductive strap structure of a dram |
US20140027831A1 (en) | 2012-07-24 | 2014-01-30 | International Business Machines Corporation | Method of eDRAM DT Strap Formation in FinFET Device Structure |
US8673729B1 (en) | 2012-12-05 | 2014-03-18 | International Business Machines Corporation | finFET eDRAM strap connection structure |
-
2014
- 2014-12-18 US US14/574,460 patent/US9490257B2/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090184356A1 (en) | 2008-01-18 | 2009-07-23 | International Business Machines Corporation | Deep trench capacitor in a soi substrate having a laterally protruding buried strap |
US20110248326A1 (en) | 2010-04-07 | 2011-10-13 | International Business Machines Corporation | Structure and method to integrate embedded dram with finfet |
US20130099229A1 (en) | 2010-04-23 | 2013-04-25 | Hitachi, Ltd. | Semiconductor Device, RFID Tag Using the Same and Display Device |
US20120104547A1 (en) | 2010-11-01 | 2012-05-03 | International Business Machines Corporation | Lateral epitaxial grown soi in deep trench structures and methods of manufacture |
US20130320423A1 (en) | 2012-05-31 | 2013-12-05 | International Business Machines Corporation | Wrap-around fin for contacting a capacitor strap of a dram |
US20130320422A1 (en) | 2012-05-31 | 2013-12-05 | International Business Machines Corporation | Finfet contacting a conductive strap structure of a dram |
US20140027831A1 (en) | 2012-07-24 | 2014-01-30 | International Business Machines Corporation | Method of eDRAM DT Strap Formation in FinFET Device Structure |
US8673729B1 (en) | 2012-12-05 | 2014-03-18 | International Business Machines Corporation | finFET eDRAM strap connection structure |
Non-Patent Citations (1)
Title |
---|
Anonymous "Trench DRAM with FinFET/nanowire access transistor and method formation" IP.com No. IPCOM000231566D (Oct. 7, 2013) pp. 1-4. |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9793341B1 (en) * | 2016-06-01 | 2017-10-17 | Globalfoundries Inc. | Deep trench capacitor with metal plate |
US20180337256A1 (en) * | 2017-05-19 | 2018-11-22 | International Business Machines Corporation | Self-aligned contact for vertical field effect transistor |
US10622458B2 (en) * | 2017-05-19 | 2020-04-14 | International Business Machines Corporation | Self-aligned contact for vertical field effect transistor |
US10896972B2 (en) | 2017-05-19 | 2021-01-19 | International Business Machines Corporation | Self-aligned contact for vertical field effect transistor |
Also Published As
Publication number | Publication date |
---|---|
US20160181252A1 (en) | 2016-06-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9490257B2 (en) | Deep trench polysilicon fin first | |
US8809994B2 (en) | Deep isolation trench structure and deep trench capacitor on a semiconductor-on-insulator substrate | |
US9006810B2 (en) | DRAM with a nanowire access transistor | |
US8492818B2 (en) | High capacitance trench capacitor | |
US8236634B1 (en) | Integration of fin-based devices and ETSOI devices | |
US10177154B2 (en) | Structure and method to prevent EPI short between trenches in FinFET eDRAM | |
US9741722B2 (en) | Dummy gate structure for electrical isolation of a fin DRAM | |
US20150037941A1 (en) | Finfet contacting a conductive strap structure of a dram | |
US9240406B2 (en) | Precision trench capacitor | |
US10290637B2 (en) | Wrap-around fin for contacting a capacitor strap of a DRAM | |
US9461050B2 (en) | Self-aligned laterally extended strap for a dynamic random access memory cell | |
US9343320B2 (en) | Pattern factor dependency alleviation for eDRAM and logic devices with disposable fill to ease deep trench integration with fins | |
US9564444B2 (en) | Method of forming integrated fin and strap structure for an access transistor of a trench capacitor | |
US9059031B2 (en) | DRAM with dual level word lines | |
US9337200B2 (en) | Dynamic random access memory cell employing trenches located between lengthwise edges of semiconductor fins | |
US9735162B2 (en) | Dynamic random access memory cell with self-aligned strap |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ARNOLD, NORBERT;REEL/FRAME:034538/0903 Effective date: 20141217 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |