US9385056B2 - Packaging substrate having embedded interposer and fabrication method thereof - Google Patents
Packaging substrate having embedded interposer and fabrication method thereof Download PDFInfo
- Publication number
- US9385056B2 US9385056B2 US13/566,323 US201213566323A US9385056B2 US 9385056 B2 US9385056 B2 US 9385056B2 US 201213566323 A US201213566323 A US 201213566323A US 9385056 B2 US9385056 B2 US 9385056B2
- Authority
- US
- United States
- Prior art keywords
- conductive
- layer
- interposer
- carrier
- recess
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Definitions
- the present invention relates to packaging substrates and fabrication methods thereof, and more particularly, to a packaging substrate having an embedded interposer and a fabrication method thereof.
- FIG. 1 is a schematic cross-sectional view of a conventional flip-chip packaging structure.
- a bismaleimide-triazine (BT) packaging substrate 10 is provided.
- the packaging substrate 10 has a core layer 102 and opposite first and second surfaces 10 a , 10 b .
- a plurality of flip-chip bonding pads 100 are formed on the first surface 10 a of the packaging substrate 10 and electrically connected to the electrode pads 120 of a semiconductor chip 12 through a plurality of solder bumps 11 .
- An underfill 17 is filled between the first surface 10 a of the packaging substrate 10 and the semiconductor chip 12 for encapsulating the solder bumps 11 .
- solder ball bonding pads 101 are formed on the second surface 10 b of the packaging substrate 10 such that solder balls 13 can be mounted on the solder ball bonding pads 101 for electrically connecting an external electronic device such as a printed circuit board (not shown).
- the semiconductor chip 12 Since the semiconductor chip 12 is fabricated below 45 nm node, a dielectric material having an extreme low k (ELK) or an ultra low k (ULK) is usually used in a back end of the line (BEOL) of the semiconductor chip 12 .
- ELK extreme low k
- ULK ultra low k
- BEOL back end of the line
- such a low-k dielectric material is porous and brittle. Therefore, during a thermal cycling test for reliability characterization of the flip chip package, the solder bumps 11 can easily crack due to uneven thermal stresses caused by a big difference between the thermal expansion coefficients (CIEs) of the packaging substrate 10 and the semiconductor chip 12 , thereby easily causing the semiconductor chip 12 to crack and hence reducing the product reliability.
- CIEs thermal expansion coefficients
- the semiconductor chip 12 tends to have a high density of nano-scale circuits so as to have reduced pitches between the electrode pads 120 .
- the flip-chip bonding pads 100 of the packaging substrate 10 are only of micro-scale pitches.
- the packaging substrate 10 is not suitable for the high-density nano-scale circuits of the semiconductor chip 12 , thereby adversely affecting the fabrication of electronic products having reduced size and improved functions.
- the present invention provides a packaging substrate having an embedded interposer, which comprises: a carrier having opposite top and bottom surfaces, wherein a recess is formed on in the top surface of the carrier and a plurality of first conductive terminals are formed on the recess, and a plurality of second conductive terminals are formed on the bottom surface of the carrier for electrically connecting the carrier and an external electronic device; and an interposer disposed in the recess and having opposite first and second surfaces and a plurality of conductive through vias penetrating the first and second surfaces, wherein a first conductive pad is formed on an end of each of the conductive through vias exposed from the first surface so as for a semiconductor chip to be mounted thereon and electrically connected thereto, and a second conductive pad is formed on the other end of each of the conductive through vias exposed from the second surface and is electrically connected to a corresponding one of the first conductive terminals.
- the present invention provides another packaging substrate having an embedded interposer, which comprises: a carrier having opposite top and bottom surfaces, wherein a recess is formed on the top surface of the carrier and a plurality of first conductive terminals are formed on the recess, and a plurality of second conductive terminals are formed on the bottom surface of the carrier for electrically connecting the carrier and an external electronic device; and an interposer disposed in the recess and having opposite first and second surfaces and a plurality of conductive through vias penetrating the first and second surfaces, wherein a first conductive pad is formed on an end of each of the conductive through vias exposed from the first surface, and a second conductive pad is formed on the other end of each of the conductive through via exposed from the second surface and electrically connected to a corresponding one of the first conductive terminals, further, a redistribution layer is formed on the first surface and the first conductive pads, and the outermost sub-layer of the redistribution layer has a plurality of extensive conductive pads so as
- the present invention further provides a fabrication method of a packaging substrate having an embedded interposer, which comprises the steps of: preparing a carrier having opposite top and bottom surfaces, wherein a recess is formed on the top surface of the carrier and a plurality of first conductive terminals are formed on the recess, and a plurality of second conductive terminals are formed on the bottom surface of the carrier for electrically connecting the carrier and an external electronic device; and disposing in the recess an interposer having opposite first and second surfaces and a plurality of conductive through vias penetrating the first and second surfaces, wherein a first conductive pad is formed on an end of each of the conductive through vias exposed from the first surface, and a second conductive pad is formed on the other end of each of the conductive through vias exposed from the second surface and electrically connected to a corresponding one of the first conductive terminals.
- the present invention provides a packaging substrate suitable for a semiconductor chip having high-density nano-scale circuits without changing original supply chains and infrastructures of IC industries. Further, since the CTEs of the interposer and the semiconductor chip are close to each other, the present invention prevents large thermal stresses from occurring between the semiconductor chip and the interposer, thereby effectively improving the product reliability. In addition, the present invention embeds the interposer in the packaging substrate so as to reduce the thickness of the overall structure.
- the present invention facilitates dissipation of heat generated by the packaging substrate and the semiconductor chip, thus avoiding damages of the packaging substrate that would otherwise occur due to large thermal stresses during a thermal cycling test or during the use of the product.
- FIG. 1 is a schematic cross-sectional view showing a conventional flip-chip packaging structure
- FIGS. 2A to 2L are schematic cross-sectional views showing a fabrication method of an interposer according to the present invention, wherein FIGS. 2K ′ and 2 L′ show other embodiments of FIGS. 2K and 2L , respectively; and
- FIGS. 3A to 3G are schematic cross-sectional views showing a fabrication method of a packaging substrate having an embedded interposer according to the present invention, wherein FIG. 3F ′ shows another embodiment of FIG. 3F , and FIGS. 3G-1 ′, 3 G- 2 , 3 G- 3 , 3 G- 4 and 3 G- 5 show other embodiments of FIG. 3G-1 .
- FIGS. 2A to 2L are schematic cross-sectional views showing a fabrication method of an interposer according to the present invention.
- a plate 20 having opposite first and second surfaces 20 a , 20 b is provided.
- the plate 20 can be made of silicon, poly-silicon or other semiconductor material.
- a plurality of trenchs 200 are formed in the first surface 20 a of the plate 20 .
- a coater, an aligner and a developer can be used to form on the first surface 20 a a photoresist layer (not shown) having a plurality of openings for exposing portions of the plate 20 .
- the exposed portions of the plate 20 are etched by DRIE so as to form the trenchs 200 .
- the photoresist layer is removed by such as a stripper.
- an insulating layer 21 made of such as silicon dioxide is formed on the first surface 20 a and the surfaces of the trenchs 200 through plasma enhanced chemical vapor deposition (PECVD) or furnace process.
- PECVD plasma enhanced chemical vapor deposition
- a conductive layer 22 is formed on the insulating layer 21 through such as sputtering.
- a metal layer 23 made of such as copper is formed on the conductive layer 22 through electroplating.
- portions of the metal layer 23 and the conductive layer 22 higher than the top surface of the insulating layer 21 are removed by using such as a grinder, a polisher or through a chemical mechanical planarization (CMP) process.
- CMP chemical mechanical planarization
- a plurality of first conductive pads 24 a are formed on the remaining portions of the metal layer 23 so as for a semiconductor chip to be mounted thereon.
- an under bump metallurgy (UBM) layer (not shown) can be formed on the first conductive pads 24 a so as to improve the electrical connection reliability.
- a first carrier 26 is attached to the insulating layer 21 and the first conductive pads 24 a through an adhesive layer 25 .
- portions of the plate 20 and the insulating layer 21 are removed from the second surface 20 b for exposing ends 23 a of the metal layer 23 , thereby forming a plurality of conductive through vias penetrating the first surface 20 a and the second surface 20 b of the plate 20 .
- Each of the conductive through vias has a through hole 200 ′ penetrating the first surface 20 a and the second surface 20 b , an insulating layer 21 formed on the sidewall of the through hole 200 ′ and a metal layer 23 filling the through hole 200 ′.
- a plurality of second conductive pads 24 b are formed on the exposed ends 23 a of the metal layer 23 , and a plurality of solder bumps 27 are further formed on the second conductive pads 24 b .
- a UBM layer (not shown) can be first formed on the second conductive pads 24 b and then the solder bumps 27 are formed on the UMB layer, thereby improving the electrical connection reliability.
- a second carrier 28 is disposed on the second surface 20 b for covering the solder bumps 27 , and the first carrier 26 and the adhesive layer 25 are removed.
- the interposer does not have the insulating layer 21 and the conductive layer 22 . That is, the metal layer 23 is directly formed to penetrate the plate 20 .
- the plate 20 can be made of glass, ceramic such as Al 2 O 3 or MN.
- the plate 20 is made of ceramic, since the coefficient of thermal expansion (CTE) of ceramic (approximately 3 ppm/) is close to that of silicon.
- a cutting process is performed and the second carrier 28 is removed so as to obtain a plurality of interposers 2 .
- a plurality of first conductive pads 24 a ′ are formed on the metal layer 23 and further a redistribution layer (RDL) 29 is formed on the first surface 20 a and the first conductive pads 24 a ′.
- the outermost sub-layer of the redistribution layer 29 has a plurality of extensive conductive pads 291 so as for a semiconductor chip to be mounted thereon and electrically connected thereto.
- a dielectric layer 61 can be formed on the second surface 20 b .
- the dielectric layer 61 has a plurality of openings 610 for exposing the metal layer 23 , and a plurality of second conductive pads 24 b are formed in the openings 610 , respectively.
- FIGS. 3A to 3G are schematic cross-sectional views showing a packaging substrate having an embedded interposer and a fabrication method thereof.
- a multi-layer interconnect base plate 30 is provided.
- the multi-layer interconnect base plate 30 has opposite third and fourth surfaces 30 a , 30 b and at least a circuit layer 301 .
- the third surface 30 a has a plurality of first conductive terminals 31 a and a plurality of third conductive pads 32
- the fourth surface 30 b has a plurality of second conductive terminals 31 b .
- the circuit layer 301 , the first conductive terminals 31 a , the third conductive pads 32 and the second conductive terminals 31 b can be made of copper.
- a UBM layer (not shown) can be formed on the first conductive terminals 31 a and the second conductive terminals 31 b for improving the electrical connection reliability.
- a built-up structure 33 is formed on the third surface 30 a .
- the built-up structure 33 has a dielectric layer 331 , a circuit layer 332 formed on the dielectric layer 331 and a plurality of conductive pads 332 a exposed from the dielectric layer 331 and electrically connected to the circuit layer 332 and the third conductive pads 32 .
- the dielectric layer 331 can be made of ABF (Ajinomoto Build-up Film) or BT (Bismaleimide-Triazine).
- the circuit layer 332 and the conductive pads 332 a can be made of copper.
- portions of the dielectric layer 331 are removed through such as laser so as to form a cavity 330 exposing the first conductive terminals 31 a.
- a first insulating protection layer 34 a is formed on the built-up structure 33 .
- the first insulating protection layer 34 a has a plurality of first openings 340 a for exposing the conductive pads 332 a , respectively.
- a second insulating protection layer 34 b is formed on the fourth surface 30 b and has a plurality of second openings 340 b for exposing the second conductive terminals 31 b , respectively.
- the structure of FIG. 3D can be simplified as or viewed as a carrier, which has a top surface (such as the top of the built-up structure 33 ) and a bottom surface (the fourth surface 30 b of the multi-layer interconnect base plate 30 ) and a recess formed on the top surface.
- the bottom surface of the carrier has a plurality of conductive terminals for electrically connecting an external electronic device, and the bottom of the recess has a plurality of conductive terminals for electrically connecting the interposer 2 .
- the interposer 2 of FIG. 2L is disposed in the cavity 330 with the second conductive pads 24 b electrically connected to the first conductive terminals 31 a , respectively.
- a stress relief gap 330 a is formed between the interposer 2 and the sidewall of the cavity 330 .
- An underfill 35 is filled between the interposer 2 and the bottom of the cavity 330 so as to obtain a packaging substrate having an embedded interposer.
- a plurality of solder balls 36 can further be mounted on the second conductive terminals 31 b .
- the interposer 2 of FIG. 3F is replaced with the interposer 2 of FIG. 2L ′ so as to obtain a structure of FIG. 3F ′.
- a semiconductor chip 40 having an active surface 40 a with a plurality of electrode pads 41 is disposed on the interposer 2 .
- the electrode pads 41 of the active surface 40 a are electrically connected to the first conductive pads 24 a ( FIG. 3G-1 ), respectively, or electrically connected to the extensive conductive pads 291 ( FIG. 3G-1 ′).
- the multi-layer interconnect base plate 30 of FIG. 3G-1 further has at least a metal pillar 51 penetrating the third and fourth surfaces 30 a , 30 b and electrically connecting at least one of the first conductive terminals 31 a.
- the multi-layer interconnect base plate 30 of FIG. 3G-1 further has at least a metal bump 52 disposed therein and electrically connecting at least one of the first conductive terminals 31 a.
- the multi-layer interconnect base plate 30 of FIG. 3G-3 further has a metal plate 53 disposed therein and electrically connecting the bottom of the at least a metal bump 52 .
- the multi-layer interconnect base plate 30 of FIG. 3G-1 further has at least a metal bump 54 penetrating the third and fourth surfaces 30 a , 30 b and connecting one of the first conductive terminals 31 a , and a metal plate 55 disposed on the fourth surface 30 b and electrically connecting at least a the metal bump 54 .
- the metal pillar 51 , the metal bump 52 , the metal plate 53 , the metal bump 54 and the metal plate 55 are used to improve the heat dissipating effect so as to protect the packaging substrate from being damaged by overheating.
- the present invention further provides a packaging substrate having an embedded interposer, as shown in FIG. 3F .
- the packaging substrate has a carrier and an interposer 2 .
- the carrier has opposite top and bottom surfaces.
- a recess is formed on the top surface of the carrier.
- a plurality of first conductive terminals 31 a are formed on the bottom of the recess, and a plurality of second conductive terminals 31 b are formed on the bottom surface of the carrier for electrically connecting the carrier and an external electronic device.
- the interposer 2 is disposed in the recess and has opposite first and second surfaces 20 a , 20 b , and a plurality of conductive through vias penetrating the first and second surfaces, 20 a , 20 b .
- a first conductive pad 24 a is disposed on an end of each of the conductive through vias exposed from the first surface 20 a so as for a semiconductor chip to be mounted and electrically connected thereto, and a second conductive pad 24 b is disposed on the other end of each of the conductive through vias exposed from the second surface 20 b and is electrically connected to a corresponding one of the first conductive terminals 31 a.
- the present invention provides another packaging substrate having an interposer.
- the packaging substrate has a carrier and an interposer 2 .
- the carrier has opposite top and bottom surfaces.
- a recess is formed on the top surface of the carrier and a plurality of first conductive terminals 31 a are formed on the bottom of the recess, and a plurality of second conductive terminals 31 b are formed on the bottom surface of the carrier for electrically connecting the carrier and an external electronic device.
- the interposer 2 is disposed in the recess and has opposite first and second surfaces 20 a , 20 b and a plurality of conductive through vias penetrating the first and second surfaces 20 a , 20 b .
- a first conductive pad 24 a ′ is formed on an end of each of the conductive through vias exposed from the first surface 20 a
- a second conductive pad 24 b is formed on the other end of each of the conductive through vias exposed from the second surface 20 b and electrically connected to a corresponding one of the first conductive terminals 31 a
- a redistribution layer 29 is formed on the first surface 20 a and the first conductive pads 24 a ′, and the outermost sub-layer of the redistribution layer 29 has a plurality of extensive conductive pads 291 so as for a semiconductor chip to be mounted thereon and electrically connected thereto.
- each of the conductive through vias can have a through hole 200 ′ penetrating the first surface 20 a and the second surface 20 b , an insulating layer 21 formed on the sidewall of the through hole 200 ′, and a metal layer 23 filling the through hole 200 ′.
- the carrier can have a multi-layer interconnect base plate 20 and a built-up structure 33 .
- the multi-layer interconnect base plate 20 has a third surface 20 a and a fourth surface 30 b opposite to the third surface 30 a .
- the built-up structure 33 is formed on the third surface 30 a and has a cavity 330 for exposing a portion of the multi-layer interconnect base plate 30 .
- the packaging substrates can further have an underfill 35 formed between the interposer 2 and the bottom of the recess.
- the multi-layer interconnect base plate 30 can further have at least a metal pillar 51 penetrating the third and fourth surfaces 30 a , 30 b and electrically connecting at least one of the first conductive terminals 31 a.
- the multi-layer interconnect base plate 30 can further have at least a metal bump 52 disposed therein and electrically connecting at least one of the first conductive terminals 31 a .
- the multi-layer interconnect base plate 30 can further have a metal plate 53 disposed therein and electrically connecting the at least a metal bump 52 .
- the multi-layer interconnect base plate 30 can further have at least a metal bump 54 penetrating the third and fourth surfaces 30 a , 30 b and electrically connecting at least one of the first conductive terminals 31 a .
- the multi-layer interconnect base plate 30 can further have a metal plate 55 disposed therein and electrically connecting the at least a metal bump 54 .
- a stress relief gap 330 a can be formed between the interposer 2 and the sidewall of the recess.
- the external electronic device can be a circuit board or other packaging structure.
- a coreless carrier is exemplified herein, it is not intended to limit the present invention.
- a carrier having a core can also be applied in the present invention.
- solder balls are used herein for electrically connecting the interposer and the carrier, the interposer and the semiconductor chip, and the carrier and the external electronic device, the present invention is not limited to the solder balls. Other electrical connection methods can be alternatively used.
- the present invention provides a packaging substrate suitable for a semiconductor chip having high-density nano-scale circuits without changing original supply chains and infrastructures of IC industries. Further, since the CTEs of the interposer and the semiconductor chip are close to each other, the present invention prevents large thermal stresses from occurring between the semiconductor chip and the interposer, thereby effectively improving the product reliability. In addition, the present invention embeds the interposer in the packaging substrate so as to reduce the thickness of the overall structure.
- the present invention facilitates dissipation of heat generated by the packaging substrate and the semiconductor chip, thus avoiding damages of the packaging substrate that would otherwise occur due to large thermal stresses during a thermal cycling test or during the use of the product.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (2)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100128085A | 2011-08-05 | ||
TW100128085 | 2011-08-05 | ||
TW100128085A TWI492680B (en) | 2011-08-05 | 2011-08-05 | Package substrate having embedded interposer and fabrication method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130032390A1 US20130032390A1 (en) | 2013-02-07 |
US9385056B2 true US9385056B2 (en) | 2016-07-05 |
Family
ID=46727109
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/566,323 Active 2032-10-26 US9385056B2 (en) | 2011-08-05 | 2012-08-03 | Packaging substrate having embedded interposer and fabrication method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US9385056B2 (en) |
EP (1) | EP2555240B1 (en) |
JP (1) | JP5396508B2 (en) |
CN (1) | CN102915983B (en) |
TW (1) | TWI492680B (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170301658A1 (en) * | 2014-07-11 | 2017-10-19 | Siliconware Precision Industries Co., Ltd. | Fabrication method of package structure |
KR20180049336A (en) * | 2016-10-31 | 2018-05-11 | 삼성전자주식회사 | Semiconductor packages |
US10431648B2 (en) | 2014-05-02 | 2019-10-01 | Invensas Corporation | Making electrical components in handle wafers of integrated circuit packages |
US10886232B2 (en) | 2019-05-10 | 2021-01-05 | Applied Materials, Inc. | Package structure and fabrication methods |
US11063169B2 (en) | 2019-05-10 | 2021-07-13 | Applied Materials, Inc. | Substrate structuring methods |
US11107700B2 (en) | 2018-10-05 | 2021-08-31 | Samsung Electronics Co., Ltd. | Semiconductor package method of fabricating semiconductor package and method of fabricating re-distribution structure |
US11152309B2 (en) | 2018-10-05 | 2021-10-19 | Samsung Electronics Co., Ltd. | Semiconductor package, method of fabricating semiconductor package, and method of fabricating redistribution structure |
US20210384094A1 (en) * | 2016-03-30 | 2021-12-09 | Intel Corporation | Hybrid microelectronic substrates |
US20230062138A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package structure and method for forming the same |
US11935867B2 (en) | 2020-12-14 | 2024-03-19 | Samsung Electronics Co., Ltd. | Semiconductor package with memory stack structure connected to logic dies via an interposer |
Families Citing this family (67)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101195786B1 (en) | 2008-05-09 | 2012-11-05 | 고쿠리츠 다이가쿠 호진 큐슈 코교 다이가쿠 | Chip-size double side connection package and method for manufacturing the same |
US10026720B2 (en) * | 2015-05-20 | 2018-07-17 | Broadpak Corporation | Semiconductor structure and a method of making thereof |
US9679836B2 (en) * | 2011-11-16 | 2017-06-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structures and methods for forming the same |
US9282646B2 (en) * | 2012-05-24 | 2016-03-08 | Unimicron Technology Corp. | Interposed substrate and manufacturing method thereof |
US9330943B2 (en) * | 2012-12-12 | 2016-05-03 | Apple Inc. | Low cost repackaging of thinned integrated devices |
US9257355B2 (en) * | 2013-02-11 | 2016-02-09 | The Charles Stark Draper Laboratory, Inc. | Method for embedding a chipset having an intermediary interposer in high density electronic modules |
US8884427B2 (en) | 2013-03-14 | 2014-11-11 | Invensas Corporation | Low CTE interposer without TSV structure |
CN104218016A (en) * | 2013-06-04 | 2014-12-17 | 宏启胜精密电子(秦皇岛)有限公司 | IC (integrated circuit) carrier board and semiconductor device with same |
KR101538539B1 (en) * | 2013-06-20 | 2015-07-21 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor device and manufacturing method thereof |
CN104377187B (en) * | 2013-08-16 | 2017-06-23 | 碁鼎科技秦皇岛有限公司 | IC support plates, the semiconductor devices with the IC support plates and preparation method |
CN104425286A (en) * | 2013-08-23 | 2015-03-18 | 宏启胜精密电子(秦皇岛)有限公司 | IC carrier plate, semiconductor device having the same and manufacturing method of the IC carrier plate |
TWI515829B (en) * | 2013-08-30 | 2016-01-01 | 南茂科技股份有限公司 | A method for wafer level packaging and package structure thereof |
CN104427747B (en) * | 2013-08-30 | 2017-10-10 | 深南电路有限公司 | A kind of internal layer buries the circuit board and its processing method of copper |
CN104576596B (en) * | 2013-10-25 | 2019-01-01 | 日月光半导体制造股份有限公司 | Semiconductor substrate and method for manufacturing the same |
US10199321B2 (en) * | 2015-09-03 | 2019-02-05 | Bridge Semiconductor Corporation | Interconnect substrate having cavity for stackable semiconductor assembly, manufacturing method thereof and vertically stacked semiconductor assembly using the same |
US20150262902A1 (en) | 2014-03-12 | 2015-09-17 | Invensas Corporation | Integrated circuits protected by substrates with cavities, and methods of manufacture |
US9355997B2 (en) | 2014-03-12 | 2016-05-31 | Invensas Corporation | Integrated circuit assemblies with reinforcement frames, and methods of manufacture |
TWI549201B (en) * | 2014-04-08 | 2016-09-11 | 矽品精密工業股份有限公司 | Package structure and manufacturing method thereof |
US9741649B2 (en) | 2014-06-04 | 2017-08-22 | Invensas Corporation | Integrated interposer solutions for 2D and 3D IC packaging |
US9252127B1 (en) | 2014-07-10 | 2016-02-02 | Invensas Corporation | Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture |
US9627285B2 (en) * | 2014-07-25 | 2017-04-18 | Dyi-chung Hu | Package substrate |
JP2016082163A (en) * | 2014-10-21 | 2016-05-16 | イビデン株式会社 | Printed wiring board |
TWI557853B (en) * | 2014-11-12 | 2016-11-11 | 矽品精密工業股份有限公司 | Semiconductor package and method of manufacture |
US20160204056A1 (en) * | 2015-01-14 | 2016-07-14 | Bridge Semiconductor Corporation | Wiring board with interposer and dual wiring structures integrated together and method of making the same |
US9859159B2 (en) * | 2015-03-10 | 2018-01-02 | Unimicron Technology Corp. | Interconnection structure and manufacturing method thereof |
CN106033753B (en) * | 2015-03-12 | 2019-07-12 | 恒劲科技股份有限公司 | Packaging module and substrate structure thereof |
US9478504B1 (en) | 2015-06-19 | 2016-10-25 | Invensas Corporation | Microelectronic assemblies with cavities, and methods of fabrication |
CN107750388A (en) * | 2015-06-25 | 2018-03-02 | 英特尔公司 | With the integrated circuit structure for having reeded interpolater |
DE112015007196T5 (en) | 2015-12-18 | 2018-08-23 | Intel IP Corporation | INTERPOSER WITH CONDUCTIVE ROUTING ON THE SIDE WALLS |
US9806061B2 (en) * | 2016-03-31 | 2017-10-31 | Altera Corporation | Bumpless wafer level fan-out package |
KR102019352B1 (en) * | 2016-06-20 | 2019-09-09 | 삼성전자주식회사 | Fan-out semiconductor package |
US9761535B1 (en) * | 2016-06-27 | 2017-09-12 | Nanya Technology Corporation | Interposer, semiconductor package with the same and method for preparing a semiconductor package with the same |
US11355427B2 (en) * | 2016-07-01 | 2022-06-07 | Intel Corporation | Device, method and system for providing recessed interconnect structures of a substrate |
US20180020547A1 (en) * | 2016-07-13 | 2018-01-18 | Alcatel-Lucent Canada Inc. | Underlying recessed component placement |
TWI719205B (en) * | 2016-08-29 | 2021-02-21 | 大陸商上海兆芯集成電路有限公司 | Chip package process |
TWI647805B (en) * | 2016-09-09 | 2019-01-11 | 矽品精密工業股份有限公司 | Electronic package and the manufacture thereof |
TWI669797B (en) * | 2016-11-16 | 2019-08-21 | 矽品精密工業股份有限公司 | Substrate electronic device and method of manufacturing electronic device |
US20180240778A1 (en) * | 2017-02-22 | 2018-08-23 | Intel Corporation | Embedded multi-die interconnect bridge with improved power delivery |
US10181447B2 (en) | 2017-04-21 | 2019-01-15 | Invensas Corporation | 3D-interconnect |
US10373893B2 (en) | 2017-06-30 | 2019-08-06 | Intel Corporation | Embedded bridge with through-silicon vias |
CN107393900B (en) * | 2017-08-08 | 2019-07-26 | 中国电子科技集团公司第五十八研究所 | The embedded type TSV adapter plate structure of pole multilayer wiring |
KR101942742B1 (en) * | 2017-10-26 | 2019-01-28 | 삼성전기 주식회사 | Fan-out semiconductor package |
CN110071073B (en) * | 2018-01-22 | 2022-03-22 | 江苏长电科技股份有限公司 | Package structure and preparation method thereof |
CN110246812A (en) * | 2018-03-08 | 2019-09-17 | 恒劲科技股份有限公司 | A kind of semiconductor package and preparation method thereof |
US20190287872A1 (en) * | 2018-03-19 | 2019-09-19 | Intel Corporation | Multi-use package architecture |
TWI714296B (en) * | 2019-10-04 | 2020-12-21 | 欣興電子股份有限公司 | Package substrate and manufacturing method thereof |
US11373927B2 (en) | 2018-05-30 | 2022-06-28 | Unimicron Technology Corp. | Package substrate and manufacturing method having a mesh gas-permeable structure disposed in the through hole |
US20200020624A1 (en) * | 2018-07-10 | 2020-01-16 | Qualcomm Incorporated | Substrate-embedded substrate |
TWI662676B (en) * | 2018-08-31 | 2019-06-11 | 欣興電子股份有限公司 | Circuit carrier with embedded substrate, manufacturing method thereof and chip package structure |
CN109244058A (en) * | 2018-09-19 | 2019-01-18 | 深圳铨力半导体有限公司 | Semiconductor package and preparation method thereof |
US11049779B2 (en) * | 2018-10-12 | 2021-06-29 | Dyi-chung Hu | Carrier for chip packaging and manufacturing method thereof |
KR102574410B1 (en) * | 2018-11-27 | 2023-09-04 | 삼성전기주식회사 | Hybrid interposer and semiconductor package including the same |
US11289401B2 (en) * | 2019-05-15 | 2022-03-29 | Powertech Technology Inc. | Semiconductor package |
CN110310895B (en) * | 2019-07-31 | 2024-06-21 | 中国电子科技集团公司第五十八研究所 | Silicon-based fan-out type three-dimensional integrated packaging method and structure for embedded TSV (through silicon Via) transfer chip |
TWI735034B (en) * | 2019-08-27 | 2021-08-01 | 鈺橋半導體股份有限公司 | Interconnect substrate with stiffener and warp balancer and semiconductor assembly using the same |
CN110491853B (en) * | 2019-09-16 | 2024-08-09 | 中国电子科技集团公司第五十八研究所 | Silicon-based three-dimensional fan-out integrated packaging method and structure |
CN112635432A (en) * | 2019-10-09 | 2021-04-09 | 欣兴电子股份有限公司 | Package substrate and manufacturing method thereof |
US11527462B2 (en) | 2019-12-13 | 2022-12-13 | International Business Machines Corporation | Circuit substrate with mixed pitch wiring |
US11948877B2 (en) * | 2020-03-31 | 2024-04-02 | Qualcomm Incorporated | Hybrid package apparatus and method of fabricating |
TWI758756B (en) * | 2020-06-23 | 2022-03-21 | 欣興電子股份有限公司 | Package carrier and manufacturing method thereof |
CN115052435A (en) * | 2021-03-08 | 2022-09-13 | 欣兴电子股份有限公司 | Circuit board embedded with intermediate substrate and forming method thereof |
TWI820402B (en) * | 2021-03-08 | 2023-11-01 | 欣興電子股份有限公司 | Wiring board with embedded interposer substrate and method of fabricating the same |
TWI777741B (en) * | 2021-08-23 | 2022-09-11 | 欣興電子股份有限公司 | Substrate with buried component and manufacture method thereof |
CN116013874A (en) | 2021-10-22 | 2023-04-25 | 讯芯电子科技(中山)有限公司 | Semiconductor package device and method for manufacturing semiconductor package device |
US12040284B2 (en) | 2021-11-12 | 2024-07-16 | Invensas Llc | 3D-interconnect with electromagnetic interference (“EMI”) shield and/or antenna |
CN116053232A (en) * | 2022-12-20 | 2023-05-02 | 成都海光集成电路设计有限公司 | Electronic package, manufacturing method of electronic package and electronic equipment |
CN115881654B (en) * | 2023-01-31 | 2023-08-22 | 深圳新声半导体有限公司 | Packaging structure of embedded filter and radio frequency front end module and preparation method thereof |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6324067B1 (en) * | 1995-11-16 | 2001-11-27 | Matsushita Electric Industrial Co., Ltd. | Printed wiring board and assembly of the same |
US20020075022A1 (en) * | 2000-12-15 | 2002-06-20 | Micro-Asi, Inc. | Wafer interposer for testing and assembly into a conventional package |
JP2003046022A (en) | 2001-05-22 | 2003-02-14 | Hitachi Ltd | Electronic equipment |
US6800930B2 (en) * | 2002-07-31 | 2004-10-05 | Micron Technology, Inc. | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
US20050017271A1 (en) * | 1999-03-11 | 2005-01-27 | Shinko Electric Industries Co.,Inc. | Multilayered substrate for semiconductor device and method of manufacturing same |
US20060003495A1 (en) * | 2004-06-30 | 2006-01-05 | Masahiro Sunohara | Method for fabricating an electronic component embedded substrate |
US20080017407A1 (en) * | 2006-07-24 | 2008-01-24 | Ibiden Co., Ltd. | Interposer and electronic device using the same |
US20090073667A1 (en) | 2007-09-18 | 2009-03-19 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor chip package and printed circuit board |
CN101395978A (en) | 2006-05-02 | 2009-03-25 | 揖斐电株式会社 | Circuit wiring board incorporating heat resistant substrate |
US20090145636A1 (en) * | 2007-12-05 | 2009-06-11 | Shinko Electric Industries Co., Ltd. | Electronic component mounting package |
JP2009130104A (en) | 2007-11-22 | 2009-06-11 | Shinko Electric Ind Co Ltd | Wiring board, semiconductor device, and method of manufacturing wiring board |
JP2010050475A (en) | 2009-10-20 | 2010-03-04 | Shinko Electric Ind Co Ltd | Method of manufacturing substrate with built-in electronic component |
US20100081236A1 (en) | 2008-10-01 | 2010-04-01 | Samsung Electronics Co., Ltd | Method of manufacturing semiconductor device with embedded interposer |
JP2010239126A (en) | 2009-03-09 | 2010-10-21 | Shinko Electric Ind Co Ltd | Semiconductor device and method of manufacturing the same |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004296627A (en) * | 2003-03-26 | 2004-10-21 | Renesas Technology Corp | Semiconductor device |
JP2008218942A (en) * | 2007-03-08 | 2008-09-18 | Matsushita Electric Ind Co Ltd | Electronic circuit device, electronic apparatus employing it and its manufacturing method |
-
2011
- 2011-08-05 TW TW100128085A patent/TWI492680B/en active
-
2012
- 2012-05-16 JP JP2012112371A patent/JP5396508B2/en active Active
- 2012-07-30 CN CN201210266187.0A patent/CN102915983B/en active Active
- 2012-08-03 US US13/566,323 patent/US9385056B2/en active Active
- 2012-08-06 EP EP12179424.2A patent/EP2555240B1/en active Active
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6324067B1 (en) * | 1995-11-16 | 2001-11-27 | Matsushita Electric Industrial Co., Ltd. | Printed wiring board and assembly of the same |
US20050017271A1 (en) * | 1999-03-11 | 2005-01-27 | Shinko Electric Industries Co.,Inc. | Multilayered substrate for semiconductor device and method of manufacturing same |
US20020075022A1 (en) * | 2000-12-15 | 2002-06-20 | Micro-Asi, Inc. | Wafer interposer for testing and assembly into a conventional package |
JP2003046022A (en) | 2001-05-22 | 2003-02-14 | Hitachi Ltd | Electronic equipment |
US6800930B2 (en) * | 2002-07-31 | 2004-10-05 | Micron Technology, Inc. | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
US20060003495A1 (en) * | 2004-06-30 | 2006-01-05 | Masahiro Sunohara | Method for fabricating an electronic component embedded substrate |
CN101395978A (en) | 2006-05-02 | 2009-03-25 | 揖斐电株式会社 | Circuit wiring board incorporating heat resistant substrate |
TW201121376A (en) | 2006-05-02 | 2011-06-16 | Ibiden Co Ltd | Circuit wiring board incorporating heat resistant substrate |
US20080017407A1 (en) * | 2006-07-24 | 2008-01-24 | Ibiden Co., Ltd. | Interposer and electronic device using the same |
US20090073667A1 (en) | 2007-09-18 | 2009-03-19 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor chip package and printed circuit board |
JP2009130104A (en) | 2007-11-22 | 2009-06-11 | Shinko Electric Ind Co Ltd | Wiring board, semiconductor device, and method of manufacturing wiring board |
US20090145636A1 (en) * | 2007-12-05 | 2009-06-11 | Shinko Electric Industries Co., Ltd. | Electronic component mounting package |
US20100081236A1 (en) | 2008-10-01 | 2010-04-01 | Samsung Electronics Co., Ltd | Method of manufacturing semiconductor device with embedded interposer |
JP2010239126A (en) | 2009-03-09 | 2010-10-21 | Shinko Electric Ind Co Ltd | Semiconductor device and method of manufacturing the same |
JP2010050475A (en) | 2009-10-20 | 2010-03-04 | Shinko Electric Ind Co Ltd | Method of manufacturing substrate with built-in electronic component |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10431648B2 (en) | 2014-05-02 | 2019-10-01 | Invensas Corporation | Making electrical components in handle wafers of integrated circuit packages |
US20170301658A1 (en) * | 2014-07-11 | 2017-10-19 | Siliconware Precision Industries Co., Ltd. | Fabrication method of package structure |
US20210384094A1 (en) * | 2016-03-30 | 2021-12-09 | Intel Corporation | Hybrid microelectronic substrates |
US11923257B2 (en) * | 2016-03-30 | 2024-03-05 | Intel Corporation | Hybrid microelectronic substrates |
KR20180049336A (en) * | 2016-10-31 | 2018-05-11 | 삼성전자주식회사 | Semiconductor packages |
US11107700B2 (en) | 2018-10-05 | 2021-08-31 | Samsung Electronics Co., Ltd. | Semiconductor package method of fabricating semiconductor package and method of fabricating re-distribution structure |
US11152309B2 (en) | 2018-10-05 | 2021-10-19 | Samsung Electronics Co., Ltd. | Semiconductor package, method of fabricating semiconductor package, and method of fabricating redistribution structure |
US10886232B2 (en) | 2019-05-10 | 2021-01-05 | Applied Materials, Inc. | Package structure and fabrication methods |
US11264331B2 (en) | 2019-05-10 | 2022-03-01 | Applied Materials, Inc. | Package structure and fabrication methods |
US20220278248A1 (en) * | 2019-05-10 | 2022-09-01 | Applied Materials, Inc. | Substrate structuring methods |
US11837680B2 (en) * | 2019-05-10 | 2023-12-05 | Applied Materials, Inc. | Substrate structuring methods |
US11063169B2 (en) | 2019-05-10 | 2021-07-13 | Applied Materials, Inc. | Substrate structuring methods |
US11935867B2 (en) | 2020-12-14 | 2024-03-19 | Samsung Electronics Co., Ltd. | Semiconductor package with memory stack structure connected to logic dies via an interposer |
US20230062138A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package structure and method for forming the same |
US12051632B2 (en) * | 2021-08-30 | 2024-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package structure and method for forming semiconductor package structure |
Also Published As
Publication number | Publication date |
---|---|
TW201309123A (en) | 2013-02-16 |
US20130032390A1 (en) | 2013-02-07 |
JP5396508B2 (en) | 2014-01-22 |
TWI492680B (en) | 2015-07-11 |
JP2013038386A (en) | 2013-02-21 |
CN102915983A (en) | 2013-02-06 |
EP2555240A1 (en) | 2013-02-06 |
CN102915983B (en) | 2015-10-28 |
EP2555240B1 (en) | 2020-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9385056B2 (en) | Packaging substrate having embedded interposer and fabrication method thereof | |
US9357659B2 (en) | Packaging substrate having embedded through-via interposer | |
US8269337B2 (en) | Packaging substrate having through-holed interposer embedded therein and fabrication method thereof | |
US20180286787A1 (en) | Method of packaging a semiconductor die | |
US9502335B2 (en) | Package structure and method for fabricating the same | |
US8866276B2 (en) | Semiconductor chip device with polymeric filler trench | |
US10096541B2 (en) | Method for fabricating electronic package | |
TW201813018A (en) | Fan out wafer level package type semiconductor package and package on package type semiconductor package including the same | |
TWI399843B (en) | Semiconductor component and fabrication method thereof | |
US9875949B2 (en) | Electronic package having circuit structure with plurality of metal layers, and fabrication method thereof | |
US10049973B2 (en) | Electronic package and fabrication method thereof and substrate structure | |
US20140117538A1 (en) | Package structure and fabrication method thereof | |
CN101335224B (en) | Semiconductor package structure and manufacturing method thereof | |
US20120299177A1 (en) | Semiconductor component and method of fabricating the same | |
CN115565958A (en) | Package structure and manufacturing method thereof | |
US9147668B2 (en) | Method for fabricating semiconductor structure | |
US8603911B2 (en) | Semiconductor device and fabrication method thereof | |
US11201142B2 (en) | Semiconductor package, package on package structure and method of froming package on package structure | |
US20160050753A1 (en) | Interposer and fabrication method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNIMICRON TECHNOLOGY CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HU, DYI-CHUNG;LAU, JOHN HON-SHING;REEL/FRAME:028720/0427 Effective date: 20120410 Owner name: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HU, DYI-CHUNG;LAU, JOHN HON-SHING;REEL/FRAME:028720/0427 Effective date: 20120410 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |