US9230611B2 - Structure of a switching device in an array - Google Patents
Structure of a switching device in an array Download PDFInfo
- Publication number
- US9230611B2 US9230611B2 US14/348,954 US201114348954A US9230611B2 US 9230611 B2 US9230611 B2 US 9230611B2 US 201114348954 A US201114348954 A US 201114348954A US 9230611 B2 US9230611 B2 US 9230611B2
- Authority
- US
- United States
- Prior art keywords
- switching
- device body
- wire
- switching device
- group
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004020 conductor Substances 0.000 claims abstract description 69
- 238000000034 method Methods 0.000 claims description 15
- 230000008569 process Effects 0.000 claims description 15
- 239000000463 material Substances 0.000 claims description 13
- 238000000992 sputter etching Methods 0.000 claims description 4
- 229910044991 metal oxide Inorganic materials 0.000 claims description 2
- 150000004706 metal oxides Chemical class 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 43
- 230000008901 benefit Effects 0.000 description 9
- 230000005415 magnetization Effects 0.000 description 9
- 238000004519 manufacturing process Methods 0.000 description 9
- 239000002070 nanowire Substances 0.000 description 9
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 7
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 7
- 229910052802 copper Inorganic materials 0.000 description 7
- 239000010949 copper Substances 0.000 description 7
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 6
- 230000000704 physical effect Effects 0.000 description 5
- 229910009848 Ti4O7 Inorganic materials 0.000 description 4
- 230000005291 magnetic effect Effects 0.000 description 4
- 239000000758 substrate Substances 0.000 description 3
- 230000005290 antiferromagnetic effect Effects 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- -1 phosphorides Chemical class 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- 229910000314 transition metal oxide Inorganic materials 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 150000004770 chalcogenides Chemical class 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000005294 ferromagnetic effect Effects 0.000 description 1
- 150000002222 fluorine compounds Chemical class 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 150000001247 metal acetylides Chemical class 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 239000012782 phase change material Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000006722 reduction reaction Methods 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 150000004763 sulfides Chemical class 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/025—Geometric lay-out considerations of storage- and peripheral-blocks in a semiconductor storage device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
-
- H01L43/08—
-
- H01L45/08—
-
- H01L45/122—
-
- H01L45/146—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N50/00—Galvanomagnetic devices
- H10N50/10—Magnetoresistive devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0007—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/77—Array wherein the memory element being directly connected to the bit lines and word lines without any access device being used
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
-
- H01L27/222—
-
- H01L27/24—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/10—Phase change RAM [PCRAM, PRAM] devices
Definitions
- FIG. 1 is a schematic cross-sectional view of a device structure that may be advantageously used for fabricating an array of switching devices with a high device density;
- FIG. 2 is a schematic cross-sectional view of a memristor in an embodiment of the invention that has the structure shown in FIG. 1 ;
- FIG. 3 is a schematic cross-sectional view of a spin-transfer torque RAM device that has the structure shown in FIG. 1 ;
- FIG. 4 is a schematic perspective view of a crossbar array of switching devices each having a structure as shown in FIG. 1 ;
- FIGS. 5A-5E are schematic cross-sectional views illustrating a fabrication process for forming an array of switching devices with the device structure shown in FIG. 1 ;
- FIG. 6 is a schematic cross-sectional view of an embodiment of a switching device array that has two stacked levels of switching devices.
- FIG. 1 shows in a schematic form the structure of a switching device 100 in an embodiment of the invention that facilitates fabrication of multiple such devices in a high-density array to provide high yield and reliable device performance.
- the structure may also be engineered to provide other advantages as described below.
- the device 100 includes a bottom conductor 110 and a top conductor 120 .
- the bottom and top conductors may be the top wires and bottom wires in a crossbar array.
- the bottom conductor 110 is shown to extend into the paper, while the top conductor 120 is shown to extend in a direction parallel to the paper and at substantially 90 degrees to the bottom conductor.
- the device 100 has a device body 114 formed at the intersection of the top and bottom conductors 110 and 120 . Such a structure formed at a crossbar intersection is often referred to as a “bit” in the crossbar.
- the device body 114 includes at least one switching layer 116 , and may include other layers, depending on the specific design and configuration of the switching device.
- the switching layer 116 has a physical property that may be switched to different states by means of current passed through the device body 114 from the bottom conductor 110 to the top electrode 120 or vice versa.
- the physical property being switched depends on the type of switching device. For instance, if the device is a memristor based on a metal oxide material, the physical property may be the vacancy profile or oxygen concentration of the conducting channel in the switching layer 116 . If the device is a spin-transfer torque RAM (STT-RAM) device, the physical property may be the magnetization orientation of a magnetic switching layer.
- STT-RAM spin-transfer torque RAM
- the physical property may be the degree of crystallization of the switching layer. If the device is a conductive-bridging RAM device, it may be the extent of the filament in the switching layer. In all such switching devices mentioned above, the state of the device may be determined from the measured resistance of, or alternatively the current allowed through, the device.
- a via is generally a rod-like conducting member on the scale of micrometers or nanometers that physically and electrically connects two layers at different heights together.
- the lower via 112 is configured such that its width W via where it contacts the device body 114 is smaller than the width W bit of the device body 114 .
- having a via with a width smaller than the device body width has multiple advantages in terms of device fabrication. Generally, the magnitude of the difference between the via width and the device body width depends on the device design and implementation.
- the via width may be made very close to the width of the device body, within the alignment accuracy of the fabrication process used. In some other embodiments, the via width may be made substantially smaller than the device body width to achieve desired device performance goals. For instance, the via width may be selected to create a high current density through the device body 114 for a given amount of switching current. The via width may also be made relatively small to reduce the capacitance of the device 100 to enable faster switching.
- another via 118 may optionally be used to connect the device body 114 to the top conductor 120 .
- the top conductor 120 may be formed to be in direct physical and electrical contact with the device body 114 , without the use of a via.
- FIG. 2 shows an embodiment of a memristor 200
- FIG. 3 shows an embodiment of a spin-transfer torque RAM device 300 .
- This structure is not limited to memristors or STT-RAM devices and can be used for other types of devices to facilitate the fabrication of such devices and to provide other advantages.
- the memristor 200 may be based on a switching material selected from a large group of suitable materials that include oxides, nitrides, sulfides, phosphorides, chalcogenides, carbides, boronides, and fluorides.
- the switching material may be a transition metal oxide, such as titanium oxide or tantalum oxide.
- the device may contain a vacancy reservoir such as a reduced transition metal oxide such as Ti 4 O 7 in contact with the switching material.
- the device body 214 of the memristor 200 includes a switching layer 216 formed of TiO 2 .
- a Ti 4 O 7 layer 220 in the device body 214 serves as a reservoir of oxygen vacancies, which are the mobile ion species, the movement of which contributes to the switching behavior.
- the bottom conductor 210 and the top conductor 220 may be formed of a suitable conducting material, such as copper, aluminum, tungsten, titanium nitride, tantalum nitride, etc.
- the lower via 212 which connects the bottom conductor 210 to the Ti 4 O 7 layer 220 of the device body 214 , is formed with a conducting material with desired properties.
- the lower via 212 is formed of TiN, which is chosen because it forms an ohmic contact with the Ti 4 O 7 layer, and because it does not have a reduction reaction with the titanium oxide.
- Other suitable materials such as tungsten or TaN, may be used.
- Another TiN layer 222 is formed over the TiO 2 layer 216 to form a Schottky contact which in this system provides the switching interface. Other materials may be utilized to form the switching interface. Alternatively, the switching interface may be formed at the lower via interface.
- An upper via 218 may optionally be formed to connect the device body 214 to the top conductor 220 .
- the upper via 218 may be formed, for example, of copper.
- the top conductor 220 is also formed of copper.
- a TaN layer 226 may optionally be deposited over the ohmic TiN layer 222 before the upper via and the top copper conductor re deposited to facilitate landing the second via without disturbing the active areas of the device body 214 .
- a spin-transition torque RAM (STT-RAM) device 300 may be fabricated with the structure of FIG. 1 .
- the device body 314 of the STT-RAM device 300 has a fixed magnetization layer 322 and a free magnetization layer 316 separated by a spacer layer 324 .
- the fixed magnetic layer may be composed of multiple layers, such as an antiferromagnetic layer and a ferromagnetic layer or a synthetic antiferromagnetic layer, to obtain the desired magnetic properties.
- the free magnetization layer 316 is the switching layer in this device, and its magnetization orientation can be switched by passing current through the device body 314 .
- a bottom conductor 310 and a top conductor 320 allow the device to be electrically connected to an external circuit for switching.
- the bottom conductor 310 is connected to the device body 314 by a lower via 312 , and an optional upper via 318 connects the device body 314 to the top conductor 320 .
- the width of the lower via 312 (and the optional upper via 318 ) may be advantageous to make the width of the lower via 312 (and the optional upper via 318 ) substantially smaller than the device body 314 , to provide a higher current density for a given amount of switching current.
- the smaller cross-sectional area of the via 312 may also lead to a lower capacitance in some devices, depending on the conductive properties of the layers in the device bodies, and the resultant lower RC constant may enable faster switching of the devices.
- FIG. 4 shows an example of a two-dimensional array 400 of switching devices.
- the array 400 has a first group 402 of generally parallel nanowires 404 running in a first direction, and a second group 406 of generally parallel nanowires 408 running in a second direction at an angle, such as 90 degrees, from the first direction.
- One group of the nanowires may be labeled as the word lines, and the other group may be labeled as the bit lines.
- the two layers of nanowires 402 and 406 form a two-dimensional lattice which is commonly referred to as a crossbar structure, with each nanowire 404 in the first layer intersecting a plurality of the nanowires 408 of the second layer, and vice versa.
- a switching device 412 may be formed at each intersection of the nanowires 404 and 408 .
- the switching device 412 has a nanowire of the second group 406 as its top conductor and a nanowire of the first group 402 as the bottom conductor, and the intersection region 418 between the top conductor and the lower conductor contains a lower via, a device body, and the optional upper via, as described above.
- Each switching device 412 in the two-dimensional array 400 can be uniquely addressed by selecting the word line and bit line that form the top and bottom conductors of the switching device.
- FIG. 5 shows a fabrication process in an embodiment of the invention for forming an array 500 of switching devices each having the device structure of FIG. 1 .
- the following embodiment is meant as an example and does not limit the invention.
- the bottom conductors 502 of the switching devices in the array are formed over a dielectric layer 504 on a substrate 506 , such as a Si substrate.
- the Si substrate may contain structures such as CMOS circuit drivers, sense amplifiers, mux and de-mux structures for switching, reading, and selecting the memory bits.
- the bottom conductors 502 may be formed, for example, by means of a Damascene process in which a trench formed in an interlayer dielectric layer (IDL) 508 is filled with copper (or another suitable conductive material), and a chemical mechanical polishing (CMP) process is then used to remove excess copper and form a planar surface.
- the lower vias 512 are formed over the respective bottom conductors 502 , as shown in FIG. 5B . This may involve using lithography to form holes in a dielectric layer 514 over each bottom conductor (which extends into the paper in the Figures), and filling the holes with the selected material, such as TiN or W (plus CMP), to form the vias 512 . Thereafter, as shown in FIG. 5C , the layers 520 constituting the device body are formed over the plane containing the lower vias 512 .
- each individual device body 522 may be referred to as a “bit” in the parlance of device fabrication.
- a first advantage is the avoidance of re-deposition of materials onto the sidewalls of the bits formed.
- the lower vias 512 are designed to have a width smaller than that of the individual device bodies 522 . Thus, if the layers 520 are etched to form the bits, the lower vias are “shielded” from the etch operation.
- the material forming the lower vias will not be etched and then re-deposited onto the sidewalls of the individual device bodies. This shielding effect also occurs if ion-milling is used to form the bits.
- Sidewall re-deposition has been a very significant problem in fabrication processes employing conventional device structures, causing poor device yield and unreliable performance of the fabricated device array. For instance, if the device body 214 of the memristor 200 in FIG. 2 includes a lower TiN layer in lieu of the TiN via 212 , that TiN layer will have to be etched (or otherwise processed) to form the device body, and the Ti metal contained therein may be re-deposited onto the sidewalls of the formed bit. Such re-deposition may degrade device performance or even render the device defective. The avoidance of re-deposition provides improved fabrication yield and more reliable device performance.
- the lateral alignment requirement in this lithography step is somewhat relaxed, which again contributes to higher device yield.
- Another advantage is that the timing control of the etch process is also somewhat relaxed. As long as the etch process is sufficient to go through the layers 520 forming the device bodies, it would not cause damages even if the process etches a little into the underlying dielectric layer.
- a related advantage is that the requirement on the uniformity of the etch depth across the array is also relaxed, as slight unevenness of the etch across the plane would not hurt the device yield.
- upper vias 526 and top conductors 528 may be formed over the device bodies 522 .
- the upper vias 526 and top conductors 528 may be formed using a dual Damascene process. In one embodiment of that process, a trench for each top conductor is formed in a dielectric layer, and individual holes corresponding to the upper vias are formed in the trench. The holes and the trenches are then filled with a conductive material, such as copper, to form the upper vias 526 and the top conductors 528 .
- FIG. 6 shows a dual-level array 600 , wherein switching devices in an upper level 612 are stacked over switching devices in a lower level 610 .
- the array 600 has a plurality of bottom conductors 620 , a plurality of middle conductors 622 (only one shown), and a plurality of top conductors 626 .
- the bottom conductors 620 are parallel to the top conductors 626 , and extend at an angle, such as 90 degrees, to the middle conductors 622 .
- a lower-level device 628 is formed at the intersection of a bottom conductor 620 and a middle conductor 622
- an upper-level device 632 is formed at the intersection of the middle conductor 622 and a top conductor 626 and directly above the lower-level device 628 .
- Each of the lower-level and upper-level switching devices has a device structure shown in FIG. 1 .
- the lower-level device 628 has a lower via 630 connecting the bottom conductor 620 to a device body of the lower-level device
- the upper-level device 632 also has a lower via 634 that connects the middle conductor 622 to a device body of the upper-level device.
- the upper-level device 632 and the lower-level device 628 share the middle conductor 622 .
- the lower-level device 628 may be addressed by selecting the corresponding bottom conductor 620 and middle conductor 622
- the upper-level device 632 may be addressed by selecting the corresponding middle conductor 622 and the top conductor wire 626 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (12)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2011/059314 WO2013066342A1 (en) | 2011-11-04 | 2011-11-04 | Structure of a switching device in an array |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140241044A1 US20140241044A1 (en) | 2014-08-28 |
US9230611B2 true US9230611B2 (en) | 2016-01-05 |
Family
ID=48192526
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/348,954 Expired - Fee Related US9230611B2 (en) | 2011-11-04 | 2011-11-04 | Structure of a switching device in an array |
Country Status (2)
Country | Link |
---|---|
US (1) | US9230611B2 (en) |
WO (1) | WO2013066342A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9793473B2 (en) | 2013-09-05 | 2017-10-17 | Hewlett Packard Enterprise Development Lp | Memristor structures |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070194301A1 (en) | 2003-11-28 | 2007-08-23 | Recai Sezi | Semiconductor arrangement with non-volatile memories |
US20080173859A1 (en) | 2006-12-27 | 2008-07-24 | Samsung Electronics Co., Ltd. | Storage node and methods of forming the same, phase change memory device having a storage node and methods of fabricating and operating the same |
US20080247214A1 (en) | 2007-04-03 | 2008-10-09 | Klaus Ufert | Integrated memory |
US20090166682A1 (en) | 2007-12-31 | 2009-07-02 | Scheuerlein Roy E | Methods and apparatus for forming memory lines and vias in three dimensional memory arrays using dual damascene process and imprint lithography |
US20110017977A1 (en) | 2009-07-24 | 2011-01-27 | Bratkovski Alexandre M | Memristors with insulation elements and methods for fabricating the same |
US20110024716A1 (en) | 2009-07-28 | 2011-02-03 | Bratkovski Alexandre M | Memristor having a nanostructure in the switching material |
US20110076810A1 (en) | 2009-09-25 | 2011-03-31 | Hewlett-Packard Development Company, L.P. | Three Dimensional Multilayer Circuit |
US20110143514A1 (en) | 2006-12-06 | 2011-06-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | MRAM cell structure |
US20120202334A1 (en) * | 2011-01-30 | 2012-08-09 | Vladimir Kochergin | Method of fabrication of the memristive device |
US20130058153A1 (en) * | 2011-09-06 | 2013-03-07 | Samsung Electronics Co., Ltd. | Semiconductor devices including variable resistance elements and methods of operating semiconductor devices |
US20130084468A1 (en) * | 2011-09-30 | 2013-04-04 | Hitachi Global Storage Technologies Netherlands B.V. | Fabrication of bit patterned media using microcontact printing |
US8441835B2 (en) * | 2010-06-11 | 2013-05-14 | Crossbar, Inc. | Interface control for improved switching in RRAM |
US20140027700A1 (en) * | 2012-07-30 | 2014-01-30 | Janice H. Nickel | Memristor with embedded switching layer |
US20140197369A1 (en) * | 2013-01-16 | 2014-07-17 | Hewlett-Packard Development Company, L.P. | Nanoparticle-based memristor structure |
-
2011
- 2011-11-04 US US14/348,954 patent/US9230611B2/en not_active Expired - Fee Related
- 2011-11-04 WO PCT/US2011/059314 patent/WO2013066342A1/en active Application Filing
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070194301A1 (en) | 2003-11-28 | 2007-08-23 | Recai Sezi | Semiconductor arrangement with non-volatile memories |
US20110143514A1 (en) | 2006-12-06 | 2011-06-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | MRAM cell structure |
US20080173859A1 (en) | 2006-12-27 | 2008-07-24 | Samsung Electronics Co., Ltd. | Storage node and methods of forming the same, phase change memory device having a storage node and methods of fabricating and operating the same |
US20080247214A1 (en) | 2007-04-03 | 2008-10-09 | Klaus Ufert | Integrated memory |
US20090166682A1 (en) | 2007-12-31 | 2009-07-02 | Scheuerlein Roy E | Methods and apparatus for forming memory lines and vias in three dimensional memory arrays using dual damascene process and imprint lithography |
US20110017977A1 (en) | 2009-07-24 | 2011-01-27 | Bratkovski Alexandre M | Memristors with insulation elements and methods for fabricating the same |
US20110024716A1 (en) | 2009-07-28 | 2011-02-03 | Bratkovski Alexandre M | Memristor having a nanostructure in the switching material |
US20110076810A1 (en) | 2009-09-25 | 2011-03-31 | Hewlett-Packard Development Company, L.P. | Three Dimensional Multilayer Circuit |
US8441835B2 (en) * | 2010-06-11 | 2013-05-14 | Crossbar, Inc. | Interface control for improved switching in RRAM |
US20120202334A1 (en) * | 2011-01-30 | 2012-08-09 | Vladimir Kochergin | Method of fabrication of the memristive device |
US20130058153A1 (en) * | 2011-09-06 | 2013-03-07 | Samsung Electronics Co., Ltd. | Semiconductor devices including variable resistance elements and methods of operating semiconductor devices |
US20130084468A1 (en) * | 2011-09-30 | 2013-04-04 | Hitachi Global Storage Technologies Netherlands B.V. | Fabrication of bit patterned media using microcontact printing |
US20140027700A1 (en) * | 2012-07-30 | 2014-01-30 | Janice H. Nickel | Memristor with embedded switching layer |
US20140197369A1 (en) * | 2013-01-16 | 2014-07-17 | Hewlett-Packard Development Company, L.P. | Nanoparticle-based memristor structure |
Non-Patent Citations (1)
Title |
---|
International Search Report and Written Opinion, Korean IPO, May 15, 2012. Hewlett-Packard Development Company, L.P., PCT Application No. PCT/US11/59314. |
Also Published As
Publication number | Publication date |
---|---|
US20140241044A1 (en) | 2014-08-28 |
WO2013066342A1 (en) | 2013-05-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP7345567B2 (en) | 3D phase change memory device | |
US11925036B2 (en) | Three-dimensional memory array | |
JP7394881B2 (en) | Method for forming three-dimensional phase change memory devices | |
US8283186B2 (en) | Magnetic memory device and method for manufacturing the same | |
EP3000124B1 (en) | Memory cell structures | |
US9041129B2 (en) | Semiconductor memory storage array device and method for fabricating the same | |
US9397146B2 (en) | Vertical random access memory with selectors | |
US20100109085A1 (en) | Memory device design | |
US9595564B1 (en) | Semiconductor memory device and method of manufacturing the same | |
KR20190048050A (en) | Electronic Device Including A Semiconductor Memory Device Having a Line-type Selector Line | |
US11139431B2 (en) | Horizontal memory array structure with scavenger layer | |
TW202137594A (en) | Low resistance crosspoint architecture | |
US9209225B2 (en) | Cell structure of resistive non-volatile memory and manufacturing method thereof | |
US9130166B2 (en) | Resistive non-volatile memory, cell structure and manufacturing method thereof | |
CN112243527A (en) | Phase change memory device having wire threshold switching selector and method of forming the same | |
US10008666B2 (en) | Non-volatile resistive memory cells | |
US10559531B2 (en) | Integrated circuit structures comprising conductive vias and methods of forming conductive vias | |
US9647031B2 (en) | Memory device and manufacturing method thereof | |
US11482572B2 (en) | Semiconductor memory device with resistance change memory element and manufacturing method of semiconductor memory device with resistance change memory element | |
US9230611B2 (en) | Structure of a switching device in an array | |
KR102452013B1 (en) | Bit line and word line connection for memory array | |
TWI846408B (en) | Memory selector and forming method thereof | |
US20240324476A1 (en) | Stacked resistive random-access memory cross-point cell | |
WO2018101956A1 (en) | Self-aligned electrode nano-contacts for non-volatile random access memory (ram) bit cells | |
US9754873B2 (en) | Storage device with contacts contacting different wiring layers and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NICKEL, JANICE H;REEL/FRAME:032573/0348 Effective date: 20140328 |
|
AS | Assignment |
Owner name: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.;REEL/FRAME:037079/0001 Effective date: 20151027 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20200105 |