US9111917B2 - Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits - Google Patents
Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits Download PDFInfo
- Publication number
- US9111917B2 US9111917B2 US13/666,089 US201213666089A US9111917B2 US 9111917 B2 US9111917 B2 US 9111917B2 US 201213666089 A US201213666089 A US 201213666089A US 9111917 B2 US9111917 B2 US 9111917B2
- Authority
- US
- United States
- Prior art keywords
- glass
- substrate
- wafer
- thick film
- sodium ion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000000034 method Methods 0.000 title claims abstract description 29
- 239000011521 glass Substances 0.000 claims abstract description 59
- 229910001415 sodium ion Inorganic materials 0.000 claims abstract description 27
- 239000000758 substrate Substances 0.000 claims abstract description 27
- FKNQFGJONOIPTF-UHFFFAOYSA-N Sodium cation Chemical compound [Na+] FKNQFGJONOIPTF-UHFFFAOYSA-N 0.000 claims abstract description 23
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 8
- 239000010453 quartz Substances 0.000 claims abstract description 6
- 229910052802 copper Inorganic materials 0.000 claims abstract description 5
- 229910052709 silver Inorganic materials 0.000 claims abstract description 5
- 239000005388 borosilicate glass Substances 0.000 claims description 6
- 239000010949 copper Substances 0.000 claims description 6
- 239000004065 semiconductor Substances 0.000 claims description 5
- 239000000919 ceramic Substances 0.000 claims description 3
- 239000002184 metal Substances 0.000 claims description 3
- 229910052751 metal Inorganic materials 0.000 claims description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 2
- 239000003989 dielectric material Substances 0.000 claims description 2
- 230000005055 memory storage Effects 0.000 claims description 2
- 238000007650 screen-printing Methods 0.000 claims description 2
- 239000004332 silver Substances 0.000 claims description 2
- 238000004528 spin coating Methods 0.000 claims description 2
- 238000010329 laser etching Methods 0.000 claims 2
- 238000000151 deposition Methods 0.000 claims 1
- 238000007747 plating Methods 0.000 claims 1
- 238000005476 soldering Methods 0.000 claims 1
- 238000001465 metallisation Methods 0.000 abstract description 18
- 238000000576 coating method Methods 0.000 abstract description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 abstract description 7
- 229910052710 silicon Inorganic materials 0.000 abstract description 7
- 239000010703 silicon Substances 0.000 abstract description 7
- 239000011248 coating agent Substances 0.000 abstract description 6
- 238000005516 engineering process Methods 0.000 abstract description 6
- 229920000642 polymer Polymers 0.000 abstract description 5
- 239000005350 fused silica glass Substances 0.000 abstract description 2
- 239000010410 layer Substances 0.000 description 16
- 239000010408 film Substances 0.000 description 11
- 239000000463 material Substances 0.000 description 6
- DGAQECJNVWCQMB-PUAWFVPOSA-M Ilexoside XXIX Chemical compound C[C@@H]1CC[C@@]2(CC[C@@]3(C(=CC[C@H]4[C@]3(CC[C@@H]5[C@@]4(CC[C@@H](C5(C)C)OS(=O)(=O)[O-])C)C)[C@@H]2[C@]1(C)O)C)C(=O)O[C@H]6[C@@H]([C@H]([C@@H]([C@H](O6)CO)O)O)O.[Na+] DGAQECJNVWCQMB-PUAWFVPOSA-M 0.000 description 3
- 239000011247 coating layer Substances 0.000 description 3
- 239000011734 sodium Substances 0.000 description 3
- 229910052708 sodium Inorganic materials 0.000 description 3
- 239000003513 alkali Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052804 chromium Inorganic materials 0.000 description 1
- 230000002860 competitive effect Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 239000005329 float glass Substances 0.000 description 1
- 238000009472 formulation Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000003384 imaging method Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/15—Ceramic or glass substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- Interposers can be simple substrates with wire-bond landings for wire bonding directly to the SiIC or specialized interposers with electrically conducting vias to allow flip chip bonding. What is needed is an improved method for building reliable interposers.
- Embodiments of the present invention provide a low cost and high performance method for bonding a wafer to an interposer.
- the invention provides designs and metallization techniques for TGV (Through Glass Via) applications that is TCE (Thermal coefficient expansion) matched to the glass or synthetic fused quartz substrates.
- TGV Through Glass Via
- the present invention is used with an off-the-shelf glass, which may include borosilicate based or Fused Synthetic Quartz.
- a thick film Cu or Ag and/or a Sodium Ion Enriched (SIE) coating or glass may be applied or fired onto the substrate or wafer.
- SIE Sodium Ion Enriched
- Polymer based coatings can be applied in a sequential build-up process for purposes of redistribution of signals from the Si IC (Silicon Integrated Circuit) to the opposite side of the substrate or wafer. Additionally, metallizations can be applied on top of the polymers and patterned to create a multilayer circuit.
- Si IC Silicon Integrated Circuit
- a method for forming an interposer may include applying a sodium ion enriched glass on a substrate or wafer. A via may be created in the sodium-ion enriched glass. A thick film may then be deposited into the via of the sodium ion enriched glass.
- a semiconductor device may include a sodium ion enriched glass and a thick film.
- the sodium ion enriched glass may be deposited on a substrate.
- the thick film may be deposited onto the surface of the sodium ion enriched glass.
- FIG. 1 illustrates a side view of a wafer having metallization and sodium ion enriched coating layers.
- FIG. 2 illustrates a top view of a wafer having metallization and sodium ion enriched coating layers
- FIG. 3 illustrates a method for bonding a wafer to an interposer.
- Interposers can be simple substrates with wire-bond landings for wire bonding directly to the Si IC or specialized interposers with electrically conducting vias to allow flip chip bonding.
- Anodic bonding is a process during which an electrical bias is applied across a Si IC and the glass wafer followed by applying a temperature of 200-500° C. to the Si IC and glass wafer.
- the silicon device is bonded to the glass wafer within 10-60 minutes of heating. The higher the temperature, the faster the bond is formed between the Si IC and glass wafer.
- Sodium ions need to be present. The higher the concentration of Sodium ions, the faster and stronger the bond that is formed.
- the materials that contain sodium typically have a CTE between 3.2 and 3.4 ppm/° C. with a Youngs modulus in the range of 60-65 GPa.
- Some non-Sodium (or non-Alkali) glasses have a higher Young's (75-80), which if the sodium can be strategically applied in locations of interest, such as vias, then an overall wafer TCE match can be better made.
- the lower Young's modulus causes a deterioration of the Si IC function due to the stresses that are between the Si and the glass.
- Borosilicate glass may have an exact match for CTE to the SI IC, but does not have Sodium ions in the formulation and is not currently manufactured with vias.
- Thru-Glass Via utilize plated vias with spin coated metalizations which are very labor intensive and costly materials and not reliable in end applications.
- TGV Thru-Glass Via
- Embodiments of the present invention begin with an off-the-shelf glass, such as borosilicate glass or Fused Synthetic Quartz, or other glass or ceramic based substrate or wafer.
- Thick Film Cu or Ag and/or a Sodium Ion Enriched (SIE) coating or glass may be deposited, applied or fired onto the substrate or wafer.
- SIE Sodium Ion Enriched
- Polymer based coatings can be applied in a sequential build-up process for purposes of redistribution of signals from the Si integrated circuit (IC) to the opposite side of the substrate or wafer.
- FIG. 1 illustrates a top view of a wafer 100 having metallization and sodium ion enriched layers.
- Wafer device 110 may include a series of sodium ion enriched (SIE) glass layers deposited over a wafer, which may be from borosilicate glass.
- SIE sodium ion enriched
- One or more metallization layers may be deposited over the SIE glass layer.
- the sodium ion enriched glass may include one or more vias which may be filled with the metallization material, resulting in one or more thru-glass vias.
- the SIE is also deposited on the side walls of the via in order to strengthen the bond of the metalization to the glass substrate or wafer and acts as a TCE match between the two.
- FIG. 2 illustrates a side view of a wafer device 200 having metallization and sodium ion enriched coating layers.
- one or more thru-glass vias 242 , 244 and 246 may be formed through glass material 250 and 252 .
- Circuit layers 220 , 222 , and 224 may be formed over alternating layers of SIE glass 230 and 232 .
- the SIE glass may be applied to the outer surface of wafer device 200 to seal the thru-glass vias.
- the SIE may also be applied to the side walls of the via prior to metallization.
- FIG. 3 illustrates a method for bonding a wafer to an interposer.
- a sodium ion enriched (SIE) glass may be deposited, fired or otherwise applied to borosilicate glass or fused synthetic quartz substrate or wafer at step 310 .
- the glass can be applied by spin coating screen printing methods. Coatable glass can be spinned on with a 500-900 nanometer D50, which will provide the ability to make small feature sizes and allow hermetic vias.
- the SEI coating enables an anodic bond to the Si IC.
- the thickness and the Young's Modulus of the SIE glass may be adjusted.
- the adjustment may be made, for example for a thickness range of 1 micron to 10 microns, by controlling and varying the speed, viscosity and volume of the glass being spinned.
- the glass may be a spin coatable or screen printable glass that is photo imageable for the creation of a route distribution layer and micro vias.
- the photo imaging of the spin coatable glass may be performed using methods known in the art, such as standard mask techniques.
- the mechanical features may include vias, cavities, and other features.
- the glass may be applied in the form of a paste with the ability to photodefine small features such as vias, cavities and other features.
- the glass may also be laser machined to create vias, cavities, and other mechanical features.
- a metallization layer may be deposited over the SIE glass and mechanical features such as vias at step 330 .
- a thick film such as a copper (Cu) or silver (Ag) thick film, may be fired onto surfaces of the SIE glass and into vias and other features.
- the thick film may be screen printed or deposited onto the planar surfaces before and after the SIE process. The thickness of the film can be adjusted, and the film can be chemically, mechanically, or laser etched from the surface. The resulting material can be plateable, solderable, and wire-bondable.
- Thin film, such as Cr/Ni/Au or Cr/Cu/Au may also be utilized and patterned to create circuit patterns.
- Additional SIE glass and metallization layers may be deposited, for example in alternating orders, at step 340 .
- the additional SIE glass layers and metallization (thin or thick film) layers may serve as re-distribution layers within the wafer device being formed.
- the metal layers and interposers may be sealed with an SIE glass later at step 350 .
- the SIE coating can be utilized between redistribution layers and the SI IC as well as over the uppermost metallization layer. In some embodiments, the thickness of the SIE coating will not exceed 1-12 microns.
- Interconnects may be attached to the wafer device interposer at step 360 .
- the interposer of the present invention may attach to interconnects such as solder balls, wire bonds, signal, power or ground leads, and can have spin coatable, screen printable, or deposited dielectrics and metal layers for the creation of a route distribution and micro vias.
- the substrate or wafer, sodium ion enriched glass, and metalization may form a wafer level package.
- the wafer level package may be attached to a multilayer ceramic or PWB to form a System in a Package (SiP).
- the SiP can form signal processing, digital processing, RF and analog processing, power sources, memory storage (etc) and components.
- the SiP can be attached to a motherboard or larger PWB.
Landscapes
- Engineering & Computer Science (AREA)
- Ceramic Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (10)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/666,089 US9111917B2 (en) | 2011-11-01 | 2012-11-01 | Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits |
US14/569,010 US9184135B1 (en) | 2011-11-01 | 2014-12-12 | System and method for metallization and reinforcement of glass substrates |
US14/568,842 US9236274B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
US14/568,879 US9337060B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
US14/568,977 US9184064B1 (en) | 2011-11-01 | 2014-12-12 | System and method for metallization and reinforcement of glass substrates |
US14/568,917 US9374892B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201161554417P | 2011-11-01 | 2011-11-01 | |
US13/666,089 US9111917B2 (en) | 2011-11-01 | 2012-11-01 | Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits |
Related Child Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/568,917 Continuation-In-Part US9374892B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
US14/568,977 Continuation-In-Part US9184064B1 (en) | 2011-11-01 | 2014-12-12 | System and method for metallization and reinforcement of glass substrates |
US14/568,879 Continuation-In-Part US9337060B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
US14/569,010 Continuation-In-Part US9184135B1 (en) | 2011-11-01 | 2014-12-12 | System and method for metallization and reinforcement of glass substrates |
US14/568,842 Continuation-In-Part US9236274B1 (en) | 2011-11-01 | 2014-12-12 | Filling materials and methods of filling through holes for improved adhesion and hermeticity in glass substrates and other electronic components |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130105211A1 US20130105211A1 (en) | 2013-05-02 |
US9111917B2 true US9111917B2 (en) | 2015-08-18 |
Family
ID=48171250
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/666,089 Active 2033-02-08 US9111917B2 (en) | 2011-11-01 | 2012-11-01 | Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits |
Country Status (1)
Country | Link |
---|---|
US (1) | US9111917B2 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN114743949A (en) | 2016-11-18 | 2022-07-12 | 申泰公司 | Filling material and filling method of substrate through hole |
US12009225B2 (en) | 2018-03-30 | 2024-06-11 | Samtec, Inc. | Electrically conductive vias and methods for producing same |
US12100647B2 (en) | 2019-09-30 | 2024-09-24 | Samtec, Inc. | Electrically conductive vias and methods for producing same |
WO2024118884A1 (en) * | 2022-11-30 | 2024-06-06 | Samtec, Inc. | Electrically conductive vias having end caps |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7183650B2 (en) * | 2001-07-12 | 2007-02-27 | Renesas Technology Corp. | Wiring glass substrate for connecting a semiconductor chip to a printed wiring substrate and a semiconductor module having the wiring glass substrate |
US20110108931A1 (en) * | 2008-08-06 | 2011-05-12 | Nikko Company | Anodic bondable porcelain and composition for the porcelain |
US20110220925A1 (en) * | 2010-03-10 | 2011-09-15 | Micron Technology, Inc. | Light emitting diode wafer-level package with self-aligning features |
US20130341653A1 (en) * | 2005-01-10 | 2013-12-26 | Cree, Inc. | Solid state lighting component |
-
2012
- 2012-11-01 US US13/666,089 patent/US9111917B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7183650B2 (en) * | 2001-07-12 | 2007-02-27 | Renesas Technology Corp. | Wiring glass substrate for connecting a semiconductor chip to a printed wiring substrate and a semiconductor module having the wiring glass substrate |
US20130341653A1 (en) * | 2005-01-10 | 2013-12-26 | Cree, Inc. | Solid state lighting component |
US20110108931A1 (en) * | 2008-08-06 | 2011-05-12 | Nikko Company | Anodic bondable porcelain and composition for the porcelain |
US20110220925A1 (en) * | 2010-03-10 | 2011-09-15 | Micron Technology, Inc. | Light emitting diode wafer-level package with self-aligning features |
Also Published As
Publication number | Publication date |
---|---|
US20130105211A1 (en) | 2013-05-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3220417B1 (en) | Wiring circuit board, semiconductor device, wiring circuit board manufacturing method, and semiconductor device manufacturing method | |
US8232633B2 (en) | Image sensor package with dual substrates and the method of the same | |
JP4899604B2 (en) | Three-dimensional semiconductor package manufacturing method | |
KR101053419B1 (en) | Multilayer wiring circuit module and manufacturing method thereof | |
CN105633026B (en) | Integrated passive module, semiconductor device and manufacturing method thereof | |
TWI480985B (en) | Hermetic semiconductor package structure and method for manufacturing the same | |
KR102186148B1 (en) | Embedded board and method of manufacturing the same | |
US11343916B2 (en) | Component carrier and method of manufacturing the same | |
CN105280567A (en) | Semiconductor package and manufacturing method therefor | |
US9748197B2 (en) | Methods for packaging integrated circuits | |
US20130075928A1 (en) | Integrated circuit and method of making | |
US10522479B2 (en) | Semiconductor chip, and fabrication and packaging methods thereof | |
US20250062171A1 (en) | Component Carrier With Surface-Contactable Component Embedded in Laminated Stack | |
US11160165B2 (en) | Component carrier with through hole extending through multiple dielectric layers | |
US20100190294A1 (en) | Methods for controlling wafer and package warpage during assembly of very thin die | |
US9111917B2 (en) | Low cost and high performance bonding of wafer to interposer and method of forming vias and circuits | |
CN107622957A (en) | Manufacturing method of three-dimensional packaging structure of double-sided SiP | |
US10211119B2 (en) | Electronic component built-in substrate and electronic device | |
US20040195669A1 (en) | Integrated circuit packaging apparatus and method | |
US7849594B2 (en) | Manufacturing method for integrating passive component within substrate | |
CN103165569A (en) | Semiconductor airtight packaging structure and manufacturing method thereof | |
US11670613B2 (en) | Arrangement with central carrier and two opposing layer stacks, component carrier and manufacturing method | |
CN117912962B (en) | A method for preparing a ceramic high-density carrier board | |
JP2006196857A (en) | Composite circuit substrate with case and manufacturing method thereof | |
EP4503123A1 (en) | Hybrid substrates and manufacturing methods thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NMODE SOLUTIONS, INC., ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOBLEY, TIM;REEL/FRAME:031953/0848 Effective date: 20140108 |
|
AS | Assignment |
Owner name: TRITON MICROTECHNOLOGIES, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NMODE SOLUTIONS, INC.;REEL/FRAME:033641/0675 Effective date: 20121231 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: ASAHI GLASS CO., LTD., JAPAN Free format text: CONDITIONAL ASSIGNMENT;ASSIGNOR:TRITON MICROTECHNOLOGIES INC.;REEL/FRAME:036948/0803 Effective date: 20150427 |
|
AS | Assignment |
Owner name: AGC INC., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:ASAHI GLASS COMPANY, LIMITED;REEL/FRAME:046730/0786 Effective date: 20180701 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |