US9018024B2 - Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness - Google Patents
Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness Download PDFInfo
- Publication number
- US9018024B2 US9018024B2 US12/603,668 US60366809A US9018024B2 US 9018024 B2 US9018024 B2 US 9018024B2 US 60366809 A US60366809 A US 60366809A US 9018024 B2 US9018024 B2 US 9018024B2
- Authority
- US
- United States
- Prior art keywords
- thickness
- wafer
- semiconductor layer
- selected points
- removal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 239000012212 insulator Substances 0.000 title claims abstract description 14
- 239000004065 semiconductor Substances 0.000 claims abstract description 34
- 238000005498 polishing Methods 0.000 claims abstract description 22
- 238000000034 method Methods 0.000 claims description 31
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 4
- 229910052710 silicon Inorganic materials 0.000 claims description 4
- 239000010703 silicon Substances 0.000 claims description 4
- 239000000126 substance Substances 0.000 claims description 4
- 229910052732 germanium Inorganic materials 0.000 claims description 3
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 3
- 238000005305 interferometry Methods 0.000 claims description 3
- 229910052786 argon Inorganic materials 0.000 claims description 2
- 239000007789 gas Substances 0.000 claims description 2
- 239000011261 inert gas Substances 0.000 claims description 2
- 238000001802 infusion Methods 0.000 claims description 2
- 229910052724 xenon Inorganic materials 0.000 claims description 2
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 claims description 2
- 235000012431 wafers Nutrition 0.000 description 44
- 150000002500 ions Chemical class 0.000 description 11
- 230000006870 function Effects 0.000 description 9
- 238000004590 computer program Methods 0.000 description 8
- 239000000758 substrate Substances 0.000 description 8
- 238000012545 processing Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- 238000010884 ion-beam technique Methods 0.000 description 4
- 239000000463 material Substances 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 239000007795 chemical reaction product Substances 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 238000000572 ellipsometry Methods 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000013307 optical fiber Substances 0.000 description 2
- 238000007517 polishing process Methods 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 238000012876 topography Methods 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 238000005280 amorphization Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 230000000644 propagated effect Effects 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30625—With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/12—Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/959—Mechanical polishing of wafer
Definitions
- the disclosure relates generally to semiconductor wafer fabrication, and more particularly, to a method of creating an extremely thin semiconductor-on-insulator (ETSOI) layer to have a substantially uniform thickness across the wafer.
- ETSOI semiconductor-on-insulator
- CMOS Complementary metal-oxide semiconductor
- SOI semiconductor-on-insulator
- Device characteristics such as threshold voltage (Vt) of an ETSOI device are mainly determined by the thickness of ETSOI. Consequently, SOI thickness variation within a wafer strongly contributes to Vt variation. For the 22 nm node and beyond, the SOI thickness requirement may be about 10 nm or thinner.
- SOI wafers are generated having thicknesses that are significantly thicker than 60 nm, and are then thinned to the ETSOI level.
- One current wafer thinning technique includes oxidizing the bonded or SIMOX (i.e., separated by implantation of oxygen) SOI in a furnace and wet etching the oxide. This approach transfers the within-wafer variation of the initial SOI thickness to the ETSOI. Unfortunately, the resulting thickness variation remains too large for the desired 22 nm devices. In one example, the thickness variation may range +/ ⁇ 20 angstroms ( ⁇ ) for an initially 700 ⁇ SOI wafer. Other approaches that use ion beam etching to thin the SOI layer result in too extensively damaged wafers to be practicable.
- a first aspect of the disclosure provides a method comprising: measuring a semiconductor layer thickness at a plurality of selected points on a wafer; determining a removal thickness to be removed at each of the plurality of selected points such that removal of the removal thickness results in a substantially uniform within-wafer semiconductor layer thickness; implanting a species into the wafer at each of the plurality of selected points with at least one of a dose level and an energy level based on the removal thickness for the respective point; and polishing the semiconductor layer to thin the semiconductor layer.
- a second aspect of the disclosure provides a system comprising: a measurer for measuring a semiconductor layer thickness at a plurality of selected points on a wafer; a processor for determining a removal thickness to be removed at each of the plurality of selected points such that removal of the removal thickness results in a substantially uniform within-wafer semiconductor layer thickness; an ion implanter for implanting a species into the wafer at each of the plurality of selected points with at least one of a dose level and an energy level based on the removal thickness for the respective point; and a chemical mechanical polishing system for polishing the semiconductor layer to thin the semiconductor layer.
- a third aspect of the disclosure provides a wafer comprising: a substrate including silicon; a buried insulator layer over the substrate; and an extremely thin semiconductor-on-insulator (ETSOI) layer over the buried insulator layer, the ETSOI layer having a thickness of no greater than approximately 80 angstroms and a tolerance of no greater than approximately 8 angstroms across the wafer.
- ETSOI semiconductor-on-insulator
- FIG. 1 shows a block diagram of a system according to embodiments of the invention.
- FIG. 2 shows a measuring process according to embodiments of the invention.
- FIG. 3 shows a topographical map of an illustrative wafer based on the measuring process.
- FIG. 4 shows an implanting process according to embodiments of the invention.
- FIG. 5 shows a polishing process according to embodiments of the invention.
- FIG. 6 shows a topographical map of the illustrative wafer after the polishing process.
- FIG. 1 shows a block diagram of a system 100 according to embodiments of the invention.
- System 100 includes a measurer 102 , a control system 104 including a processor 106 , an ion implanter system 110 and a polishing system 112 .
- Measurer 102 may include any now known or later developed system for measuring the topography of a surface, such as a semiconductor wafer 120 , and obtaining a semiconductor layer thickness at a plurality of selected points on wafer 120 .
- measurer 102 may include an interferometry-based device such as ellipsometry or a scanning microscope such as a scanning electron microscope (SEM) or atomic force microscope (AFM), etc.
- Ion implanter system 110 may include any now known or later developed ion implanter system capable of dynamically controlled, across-wafer energy or dose (scan speed) variation, e.g., an infusion gas cluster ion implanter system or a spot beam ion implanter system.
- Polishing system 112 may include any now known or later developed system capable of removing layers of solid by chemical mechanical polishing (CMP) carried out for the purpose of surface planarization and definition of metal interconnect patterns.
- CMP chemical mechanical polishing
- System 100 also includes a control system 104 for controlling measurer 102 , ion implanter system 110 , polishing system 112 and any interconnecting systems, either directly or through interaction with internal controllers of those components.
- Control system 104 may include any now known or later developed processor-based machine control system.
- processor 106 includes a determinator 108 , the function of which will be described in greater detail elsewhere herein.
- control system 104 may be embodied as a system or computer program product. Accordingly, control system 104 may take the form of an entirely hardware embodiment, an entirely software embodiment (including firmware, resident software, micro-code, etc.) or an embodiment combining software and hardware aspects that may all generally be referred to herein as a “circuit,” “module” or “system.” Furthermore, control system 104 may take the form of a computer program product embodied in any tangible medium of expression having computer-usable program code embodied in the medium.
- the computer-usable or computer-readable medium may be, for example but not limited to, an electronic, magnetic, optical, electromagnetic, infrared, or semiconductor system, apparatus, device, or propagation medium.
- the computer-readable medium would include the following: an electrical connection having one or more wires, a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), an optical fiber, a portable compact disc read-only memory (CD-ROM), an optical storage device, a transmission media such as those supporting the Internet or an intranet, or a magnetic storage device.
- RAM random access memory
- ROM read-only memory
- EPROM or Flash memory erasable programmable read-only memory
- CD-ROM compact disc read-only memory
- CD-ROM compact disc read-only memory
- a transmission media such as those supporting the Internet or an intranet, or a magnetic storage device.
- a computer-usable or computer-readable medium could even be paper or another suitable medium upon which the program is printed, as the program can be electronically captured, via, for instance, optical scanning of the paper or other medium, then compiled, interpreted, or otherwise processed in a suitable manner, if necessary, and then stored in a computer memory.
- a computer-usable or computer-readable medium may be any medium that can contain, store, communicate, propagate, or transport the program for use by or in connection with the instruction execution system, apparatus, or device.
- the computer-usable medium may include a propagated data signal with the computer-usable program code embodied therewith, either in baseband or as part of a carrier wave.
- the computer usable program code may be transmitted using any appropriate medium, including but not limited to wireless, wireline, optical fiber cable, RF, etc.
- Computer program code for carrying out operations of control system 104 may be written in any combination of one or more programming languages, including an object oriented programming language such as Java, Smalltalk, C++ or the like and conventional procedural programming languages, such as the “C” programming language or similar programming languages.
- the program code may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server.
- the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider).
- LAN local area network
- WAN wide area network
- Internet Service Provider for example, AT&T, MCI, Sprint, EarthLink, MSN, GTE, etc.
- control system 104 Operation of control system 104 is described with reference to the other figures that illustrate methods, apparatus (systems) and computer program products according to embodiments of the invention. It will be understood that control of measurer 102 , ion implanter system 110 , polishing system 112 , processor 106 and any other systems or functions necessary for operation of system 100 may be implemented by computer program instructions. These computer program instructions may be provided to a processor (e.g., 106 ) of a general purpose computer, special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified herein.
- a processor e.g., 106
- These computer program instructions may also be stored in a computer-readable medium that can direct a computer or other programmable data processing apparatus to function in a particular manner, such that the instructions stored in the computer-readable medium produce an article of manufacture including instruction means which implement the function/act specified in the flowchart and/or block diagram block or blocks.
- the computer program instructions may also be loaded onto a computer or other programmable data processing apparatus to cause a series of operational steps to be performed on the computer or other programmable apparatus to produce a computer implemented process such that the instructions which execute on the computer or other programmable apparatus provide processes for implementing the functions/acts specified in the flowchart and/or block diagram block or blocks.
- wafer 120 includes a semiconductor-on-insulator (SOI) wafer comprising a semiconductor-on-insulator (SOI) layer 122 , a buried insulator layer 124 and a substrate layer 126 .
- SOI semiconductor-on-insulator
- Buried insulator layer 124 may include any dielectric material typically used in an SOI wafer, e.g., silicon dioxide. While shown applied to an SOI wafer 120 , teachings of the invention are also applicable to other types of substrates, e.g., a bulk semiconductor layer or substrate.
- measurer 102 measures a semiconductor layer thickness at a plurality of selected points on a wafer 120 .
- the number of selected points (or granularity) at which the measurements are made can be user defined, e.g., depending on the size of the wafer or the thickness precision required.
- the thickness of SOI layer 122 can be determined by measurer 112 using any known technique (e.g., ellipsometry, interferometry, microscopic scanning, etc.) and related computational functions (e.g., determining thickness of a layer from a known reference point or base line).
- the thickness of SOI layer 122 is the semiconductor layer of interest.
- wafer 120 initially includes a topography that varies across the wafer, having a low point(s) 130 , a high point(s) 132 and any number of intermediate points 134 .
- SOI layer 122 may vary in thickness over a large range, e.g., by 54 angstroms across the wafer from a low point to a high point.
- FIG. 3 shows a topographical map of an entirety of an illustrative wafer 120 that can be generated by measurer 102 based on the measuring process.
- the thickness variation across the wafer is shown by the numerous thickness plateaus within the topographical map of FIG. 3 .
- wafer 120 is incapable of use at the 22 nm technology node due to SOI layer 122 thickness variation.
- SOI layer 122 thickness makes wafer 120 too thick for use as an ETSOI wafer.
- determinator 108 determines a removal thickness to be removed at each of the plurality of selected points such that removal of the removal thickness results in a substantially uniform within-wafer semiconductor layer thickness.
- determinator 108 may calculate the removal thickness for each of the selected points by subtracting the measured thickness at that point from a desired thickness at that point or for the entire semiconductor layer, e.g., SOI layer 122 . Other techniques of calculating the removal thickness may also be employed.
- ion implanter system 110 is used to implant a species into wafer 120 at each of the plurality of selected points with at least one of a dose level and an energy level based on the removal thickness for the respective point.
- the species implanted may include any element(s) that increases the polishing rate of the semiconductor layer, i.e., SOI layer 122 .
- the species may include an inert gas such as argon (Ar) or xenon (Xe).
- the species may include germanium (Ge) or silicon (Si).
- the dose level and/or energy level may be dynamically varied during the scanning of an ion beam across wafer 120 , as indicated by arrow A in FIG. 4 .
- the dose level and/or energy level is made higher for points at which the removal thickness is greater, and is made lower at points at which the removal thickness is lower.
- the different dose and/or energy levels results in different amorphization levels across wafer 120 and, hence, different polishing rates across wafer 120 depending on the required removal thickness.
- the dose and/or energy level is indicated by the thickness of arrows at points 130 , 132 , 134 .
- high point(s) 132 receive a higher ion implant dose or energy (thicker vertical arrow) than low point(s) 130 (thinnest vertical arrow) and intermediate points 134 (intermediate vertical arrow), creating a polishing rate at each point commensurate with a removal thickness at the respective point.
- the different doses and/or energy levels can be obtained by using more than one scan of the ion beam.
- FIG. 5 shows polishing system 112 polishing the semiconductor layer, i.e., SOI layer 122 , to thin the semiconductor layer.
- the polishing includes performing chemical mechanical polishing (CMP); however, other polishing techniques may be employed.
- CMP chemical mechanical polishing
- the polishing may also be selectively applied to the plurality of selected points.
- FIG. 6 shows a topographical map of an entirety of an illustrative wafer 120 as generated by measurer 102 after the above-described methodology.
- wafer 120 is capable of use as an ETSOI wafer at the 22 nm technology node.
- the method as described above is used in the fabrication of integrated circuit chips.
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
Description
Claims (12)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/603,668 US9018024B2 (en) | 2009-10-22 | 2009-10-22 | Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/603,668 US9018024B2 (en) | 2009-10-22 | 2009-10-22 | Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110095393A1 US20110095393A1 (en) | 2011-04-28 |
US9018024B2 true US9018024B2 (en) | 2015-04-28 |
Family
ID=43897670
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/603,668 Expired - Fee Related US9018024B2 (en) | 2009-10-22 | 2009-10-22 | Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness |
Country Status (1)
Country | Link |
---|---|
US (1) | US9018024B2 (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8110483B2 (en) | 2009-10-22 | 2012-02-07 | International Business Machines Corporation | Forming an extremely thin semiconductor-on-insulator (ETSOI) layer |
US8124427B2 (en) | 2009-10-22 | 2012-02-28 | International Business Machines Corporation | Method of creating an extremely thin semiconductor-on-insulator (ETSOI) layer having a uniform thickness |
JP5387451B2 (en) * | 2010-03-04 | 2014-01-15 | 信越半導体株式会社 | Design method and manufacturing method of SOI wafer |
US9653615B2 (en) | 2013-03-13 | 2017-05-16 | International Business Machines Corporation | Hybrid ETSOI structure to minimize noise coupling from TSV |
CN107251202B (en) * | 2014-12-19 | 2020-12-11 | 环球晶圆股份有限公司 | Systems and methods for performing epitaxial smoothing processes on semiconductor structures |
Citations (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5154023A (en) * | 1991-06-11 | 1992-10-13 | Spire Corporation | Polishing process for refractory materials |
US5834816A (en) | 1991-10-10 | 1998-11-10 | Goldstar Electron Co., Ltd. | MOSFET having tapered gate electrode |
US6229184B1 (en) | 1999-02-16 | 2001-05-08 | Advanced Micro Devices, Inc. | Semiconductor device with a modulated gate oxide thickness |
US6537606B2 (en) * | 2000-07-10 | 2003-03-25 | Epion Corporation | System and method for improving thin films by gas cluster ion beam processing |
US6551886B1 (en) | 2001-04-27 | 2003-04-22 | Advanced Micro Devices, Inc. | Ultra-thin body SOI MOSFET and gate-last fabrication method |
US6599840B2 (en) | 1997-03-14 | 2003-07-29 | Micron Technology, Inc. | Material removal method for forming a structure |
US20030235959A1 (en) | 2002-06-25 | 2003-12-25 | Siliconix Incorporated | Self-aligned differential oxidation in trenches by ion implantation |
US20040121531A1 (en) | 2002-10-31 | 2004-06-24 | Karsten Wieczorek | Method of removing features using an improved removal process in the fabrication of a semiconductor device |
US20040248348A1 (en) | 2003-06-03 | 2004-12-09 | Rausch Werner A. | Method of forming precision recessed gate structure |
US6927146B2 (en) | 2003-06-17 | 2005-08-09 | Intel Corporation | Chemical thinning of epitaxial silicon layer over buried oxide |
US7087475B2 (en) | 2002-04-18 | 2006-08-08 | Kabushiki Kaisha Toshiba | Semiconductor device having a plurality of gate electrodes and manufacturing method thereof |
US20060279844A1 (en) | 2005-06-08 | 2006-12-14 | Oki Electric Industry Co., Ltd. | Diffraction optical element and production method thereof |
US20070057307A1 (en) | 2005-09-09 | 2007-03-15 | Shum Danny P | Embedded flash memory devices on SOI substrates and methods of manufacture thereof |
US20070069335A1 (en) | 2003-09-08 | 2007-03-29 | Akihiko Endo | Bonded wafer and its manufacturing method |
US7202123B1 (en) | 2004-07-02 | 2007-04-10 | Advanced Micro Devices, Inc. | Mesa isolation technology for extremely thin silicon-on-insulator semiconductor devices |
US20070145481A1 (en) | 2005-12-22 | 2007-06-28 | Armin Tilke | Silicon-on-insulator chip having multiple crystal orientations |
US20070177874A1 (en) | 2006-02-02 | 2007-08-02 | Oki Electric Industry Co., Ltd. | Optical access network system |
US7265054B2 (en) * | 2005-04-04 | 2007-09-04 | Hynix Semiconductor Inc. | Chemical mechanical polishing method for manufacturing semiconductor device |
US20070251105A1 (en) | 2006-04-27 | 2007-11-01 | Ktf Corporation | Electric pencil sharpener |
US20070281105A1 (en) | 2006-06-02 | 2007-12-06 | Nima Mokhlesi | Atomic Layer Deposition of Oxides Using Krypton as an Ion Generating Feeding Gas |
US20070277874A1 (en) | 2006-05-31 | 2007-12-06 | David Francis Dawson-Elli | Thin film photovoltaic structure |
US7320929B2 (en) | 2002-07-29 | 2008-01-22 | Shin-Etsu Handotai Co., Ltd. | Method of fabricating SOI wafer |
US20080299686A1 (en) * | 2006-10-13 | 2008-12-04 | Kabushiki Kaisha Toshiba | Method for manufacturing semiconductor device |
US7767583B2 (en) * | 2008-03-04 | 2010-08-03 | Varian Semiconductor Equipment Associates, Inc. | Method to improve uniformity of chemical mechanical polishing planarization |
US7804151B2 (en) | 2008-08-07 | 2010-09-28 | International Business Machines Corporation | Integrated circuit structure, design structure, and method having improved isolation and harmonics |
US20110095366A1 (en) | 2009-10-22 | 2011-04-28 | International Business Machines Corporation | Forming an extremely thin semiconductor-on-insulator (etsoi) layer |
US20110097824A1 (en) | 2009-10-22 | 2011-04-28 | International Business Machines Corporation | Method of creating an extremely thin semiconductor-on- insulator (etsoi) layer having a uniform thickness |
-
2009
- 2009-10-22 US US12/603,668 patent/US9018024B2/en not_active Expired - Fee Related
Patent Citations (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5154023A (en) * | 1991-06-11 | 1992-10-13 | Spire Corporation | Polishing process for refractory materials |
US5834816A (en) | 1991-10-10 | 1998-11-10 | Goldstar Electron Co., Ltd. | MOSFET having tapered gate electrode |
US6599840B2 (en) | 1997-03-14 | 2003-07-29 | Micron Technology, Inc. | Material removal method for forming a structure |
US6229184B1 (en) | 1999-02-16 | 2001-05-08 | Advanced Micro Devices, Inc. | Semiconductor device with a modulated gate oxide thickness |
US6537606B2 (en) * | 2000-07-10 | 2003-03-25 | Epion Corporation | System and method for improving thin films by gas cluster ion beam processing |
US6551886B1 (en) | 2001-04-27 | 2003-04-22 | Advanced Micro Devices, Inc. | Ultra-thin body SOI MOSFET and gate-last fabrication method |
US7087475B2 (en) | 2002-04-18 | 2006-08-08 | Kabushiki Kaisha Toshiba | Semiconductor device having a plurality of gate electrodes and manufacturing method thereof |
US20030235959A1 (en) | 2002-06-25 | 2003-12-25 | Siliconix Incorporated | Self-aligned differential oxidation in trenches by ion implantation |
US7320929B2 (en) | 2002-07-29 | 2008-01-22 | Shin-Etsu Handotai Co., Ltd. | Method of fabricating SOI wafer |
US20040121531A1 (en) | 2002-10-31 | 2004-06-24 | Karsten Wieczorek | Method of removing features using an improved removal process in the fabrication of a semiconductor device |
US20040248348A1 (en) | 2003-06-03 | 2004-12-09 | Rausch Werner A. | Method of forming precision recessed gate structure |
US7407868B2 (en) | 2003-06-17 | 2008-08-05 | Intel Corporation | Chemical thinning of silicon body of an SOI substrate |
US6927146B2 (en) | 2003-06-17 | 2005-08-09 | Intel Corporation | Chemical thinning of epitaxial silicon layer over buried oxide |
US20070069335A1 (en) | 2003-09-08 | 2007-03-29 | Akihiko Endo | Bonded wafer and its manufacturing method |
US7202123B1 (en) | 2004-07-02 | 2007-04-10 | Advanced Micro Devices, Inc. | Mesa isolation technology for extremely thin silicon-on-insulator semiconductor devices |
US7265054B2 (en) * | 2005-04-04 | 2007-09-04 | Hynix Semiconductor Inc. | Chemical mechanical polishing method for manufacturing semiconductor device |
US20060279844A1 (en) | 2005-06-08 | 2006-12-14 | Oki Electric Industry Co., Ltd. | Diffraction optical element and production method thereof |
US20070057307A1 (en) | 2005-09-09 | 2007-03-15 | Shum Danny P | Embedded flash memory devices on SOI substrates and methods of manufacture thereof |
US20070145481A1 (en) | 2005-12-22 | 2007-06-28 | Armin Tilke | Silicon-on-insulator chip having multiple crystal orientations |
US20070177874A1 (en) | 2006-02-02 | 2007-08-02 | Oki Electric Industry Co., Ltd. | Optical access network system |
US20070251105A1 (en) | 2006-04-27 | 2007-11-01 | Ktf Corporation | Electric pencil sharpener |
US20070277874A1 (en) | 2006-05-31 | 2007-12-06 | David Francis Dawson-Elli | Thin film photovoltaic structure |
US20070281105A1 (en) | 2006-06-02 | 2007-12-06 | Nima Mokhlesi | Atomic Layer Deposition of Oxides Using Krypton as an Ion Generating Feeding Gas |
US20080299686A1 (en) * | 2006-10-13 | 2008-12-04 | Kabushiki Kaisha Toshiba | Method for manufacturing semiconductor device |
US7767583B2 (en) * | 2008-03-04 | 2010-08-03 | Varian Semiconductor Equipment Associates, Inc. | Method to improve uniformity of chemical mechanical polishing planarization |
US7804151B2 (en) | 2008-08-07 | 2010-09-28 | International Business Machines Corporation | Integrated circuit structure, design structure, and method having improved isolation and harmonics |
US20110095366A1 (en) | 2009-10-22 | 2011-04-28 | International Business Machines Corporation | Forming an extremely thin semiconductor-on-insulator (etsoi) layer |
US20110097824A1 (en) | 2009-10-22 | 2011-04-28 | International Business Machines Corporation | Method of creating an extremely thin semiconductor-on- insulator (etsoi) layer having a uniform thickness |
US20120098087A1 (en) | 2009-10-22 | 2012-04-26 | International Business Machines Corporation | Forming an extremely thin semiconductor-on-insulator (etsoi) layer |
US20130200486A1 (en) | 2009-10-22 | 2013-08-08 | International Business Machines Corporation | Extremely thin semiconductor-on-insulator (etsoi) layer |
Non-Patent Citations (13)
Title |
---|
Allen et al., SOI Uniformity and Surface Smoothness Improvement Using GCIB Processing, 2002 IEEE International SOI Conference, Oct. 2002, pp. 192-193. * |
Eryu et al., "Nanostructure formation of SIC using ion implantation and CMP", Nuclear Instruments and Methods in Physics Research, B 242 (2006), 237-239. |
Luu, Chuong A., U.S. Appl. No. 12/603,671, Notice of Allowance and Fees Due, Oct. 5, 2011, 20 pages. |
Luu, Chuong A., U.S. Appl. No. 13/359,970, Notice of Allowance, Sep. 15, 2014, 8 pgs. |
Luu, Chuong A., U.S. Appl. No. 13/359,970, Office Action, May 9, 2014, 9 pgs. |
Luu, U.S. Appl. No. 12/603,671, Office Action Communication, May 12, 2011, 21 pages. |
U.S. Appl. No. 12/603,668, Appendix P, "List of IBM Patents or Patent Applications Treated as Related," 2 pgs. |
U.S. Appl. No. 13/342,423, filed Jan. 23, 2012, Office Action dated Aug. 16, 2012. |
Yechuri, Sitaramarao S., U.S. Appl. No. 13/835,463, Office Action Sep. 12, 2014, 21 pgs. |
Yechuri: U.S. Appl. No. 13/342,423, Final Office Action Nov. 26, 2012, 23pgs. |
Ziskind, U.S. Appl. No. 12/603,737, Notice of Allowance & Fees Due, Oct. 5, 2011, 22 pages. |
Ziskind, U.S. Appl. No. 12/603,737, Office Action Communication, Jan. 6, 2011, 24 pages. |
Ziskind, U.S. Appl. No. 12/603,737, Office Action Communication, Jul. 12, 2011, 12 pages. |
Also Published As
Publication number | Publication date |
---|---|
US20110095393A1 (en) | 2011-04-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9263517B2 (en) | Extremely thin semiconductor-on-insulator (ETSOI) layer | |
US8124427B2 (en) | Method of creating an extremely thin semiconductor-on-insulator (ETSOI) layer having a uniform thickness | |
US9653571B2 (en) | Freestanding spacer having sub-lithographic lateral dimension and method of forming same | |
Maleville et al. | Smart-Cut® technology: from 300 mm ultrathin SOI production to advanced engineered substrates | |
US9997348B2 (en) | Wafer stress control and topography compensation | |
US9018024B2 (en) | Creating extremely thin semiconductor-on-insulator (ETSOI) having substantially uniform thickness | |
TWI588894B (en) | Dielectric interface layer of semiconductor device | |
US11818959B2 (en) | Methods for forming structures for MRAM applications | |
KR20050025591A (en) | Soi wafer manufacturing method | |
KR101623968B1 (en) | Method for fabricating a semiconductor on insulator substrate with reduced SECCO defect density | |
EP2273539B1 (en) | Method for formation of oxide film for silicon wafer | |
US20140070334A1 (en) | Semiconductor device including graded gate stack, related method and design structure | |
CN102509711B (en) | Method for detecting defect of shallow trench isolation | |
Cresswell et al. | CD reference materials for sub-10th um applications | |
US20040110314A1 (en) | Silicon-on-insulator devices and methods for fabricating the same | |
US8735244B2 (en) | Semiconductor device devoid of an interfacial layer and methods of manufacture | |
JP2011040601A (en) | Method of manufacturing semiconductor device | |
US20080173972A1 (en) | Method of wafer thinning | |
US20100244184A1 (en) | Method of Forming an Electrical Contact Between a Support Wafer and the Surface of a Top Silicon Layer of a Silicon-on-Insulator Wafer and an Electrical Device Including Such an Electrical Contact | |
JP2004335695A (en) | Method for manufacturing thin film soi wafer, and method for evaluating defect thereof | |
US10622266B2 (en) | Methods of identifying space within integrated circuit structure as mandrel space or non-mandrel space | |
Celler et al. | The mainstreaming of SOI | |
CN115332102A (en) | Semiconductor structure and method for thinning wafer | |
Huang et al. | Istc/cstic 2009 (cistc) | |
CN118435358A (en) | Method for fabricating three-dimensional circuits using shared crystallization and dopant activation steps |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BERLINER, NATHANIEL C.;CHENG, KANGGUO;CUMMINGS, JASON E.;AND OTHERS;SIGNING DATES FROM 20090902 TO 20090918;REEL/FRAME:023408/0241 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Expired due to failure to pay maintenance fee |
Effective date: 20190428 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |