US9099300B2 - Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device - Google Patents
Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device Download PDFInfo
- Publication number
- US9099300B2 US9099300B2 US12/502,416 US50241609A US9099300B2 US 9099300 B2 US9099300 B2 US 9099300B2 US 50241609 A US50241609 A US 50241609A US 9099300 B2 US9099300 B2 US 9099300B2
- Authority
- US
- United States
- Prior art keywords
- layers
- layer
- insulator
- hfo
- aluminum oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02175—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
- H01L21/02181—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing hafnium, e.g. HfO2
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/022—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being a laminate, i.e. composed of sublayers, e.g. stacks of alternating high-k metal oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28556—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/3141—Deposition using atomic layer deposition techniques [ALD]
- H01L21/3142—Deposition using atomic layer deposition techniques [ALD] of nano-laminates, e.g. alternating layers of Al203-Hf02
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
- H01L23/5223—Capacitor integral with wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
-
- H01L28/40—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2311/00—Metals, their alloys or their compounds
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2311/00—Metals, their alloys or their compounds
- B32B2311/24—Aluminium
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2457/00—Electrical equipment
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B37/00—Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding
- B32B37/02—Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding characterised by a sequence of laminating steps, e.g. by adding new layers at consecutive laminating stations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01G—CAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
- H01G4/00—Fixed capacitors; Processes of their manufacture
- H01G4/33—Thin- or thick-film capacitors (thin- or thick-film circuits; capacitors without a potential-jump or surface barrier specially adapted for integrated circuits, details thereof, multistep manufacturing processes therefor)
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02175—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
- H01L21/02178—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing aluminium, e.g. Al2O3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10T156/10—Methods of surface bonding and/or assembly therefor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24942—Structurally defined web or sheet [e.g., overall dimension, etc.] including components having same physical characteristic in differing degree
- Y10T428/2495—Thickness [relative or absolute]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/26—Web or sheet containing structurally defined element or component, the element or component having a specified physical dimension
Definitions
- the present invention relates to semiconductor fabrication technology; and, more particularly, to a multilayer insulator, a metal-insulator-metal (MIM) capacitor with the same, and a fabricating method thereof.
- MIM metal-insulator-metal
- a capacitor with a MIM structure (hereinafter referred to as an MIM capacitor) is widely used in analog and radio frequency (RF) circuits.
- RF radio frequency
- the electrostatic capacitance is increased by decreasing the thickness of an insulator or by using a material with a high dielectric constant. These methods, however, may degrade the leakage current characteristics. Accordingly, such characteristics may become important requirements for use of the MIM capacitor.
- An embodiment of the present invention is directed to an insulator that can achieve high electrostatic capacitance and good leakage current characteristics.
- Another embodiment of the present invention is directed to a capacitor with high electrostatic capacitance.
- Another embodiment of the present invention is directed to a capacitor that has good leakage current and breakdown voltage characteristics to be advantageous to a high-voltage device.
- Another embodiment of the present invention is directed to a method for fabricating a capacitor that has high electrostatic capacitance and good leakage current and breakdown voltage characteristics to be advantageous to a high-voltage device.
- Another embodiment of the present invention is directed to a method for fabricating a semiconductor device with a capacitor that has high electrostatic capacitance and good leakage current and breakdown voltage characteristics to be advantageous to a high-voltage device.
- an insulator comprising a laminate structure in which an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer are laminated alternately in an iterative manner and a bottom layer and a top layer are formed of the same material.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- a capacitor including: a first electrode; an insulator disposed on the first electrode, the insulator including: a laminate structure in which an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer are laminated alternately in an iterative manner and a bottom layer and a top layer are formed of the same material; and a second electrode disposed on the insulator.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- a method for fabricating a capacitor including: forming a first electrode; forming an insulator having a laminate structure in which an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer are laminated on the first electrode alternately in an iterative manner and a bottom layer and a top layer are formed of the same material; and forming a second electrode on the insulator.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- a method for fabricating a semiconductor device including: forming a first insulating layer on a substrate; forming a lower interconnection on the first insulating layer; forming a first electrode on the lower interconnection; forming an insulator having a laminate structure in which an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer are laminated on the first electrode alternately in an iterative manner; forming a conductive layer on the insulator; etching the conductive layer to form a second electrode; etching the insulator such that the insulator is left to a predetermined thickness on the first electrode; forming a second insulating layer on the substrate including the second electrode and the insulator; forming a via connected to each of the first and second electrodes in the second insulating layer; and forming an upper interconnection connected to the via on the second insulating layer.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- FIG. 1 is a cross-sectional view of an insulator in accordance with an exemplary embodiment of the present invention.
- FIG. 2 is a cross-sectional view of an insulator in accordance with another exemplary embodiment of the present invention.
- FIG. 3 is a cross-sectional view of a capacitor including the insulator illustrated in FIG. 1 .
- FIGS. 4A to 4D are cross-sectional views illustrating a method for fabricating the capacitor illustrated in FIG. 3 .
- FIGS. 5A to 5E are cross-sectional views illustrating a method for fabricating a semiconductor device including the capacitor illustrated in FIG. 3 .
- FIG. 6 is a graph illustrating the current-voltage (I-V) characteristics of an MIM capacitor.
- FIG. 7 is a graph illustrating a breakdown field according to the thickness ratio of an aluminum oxide (Al 2 O 3 ) layer.
- FIG. 8 is a graph illustrating a VCC2 value according to the thickness ratio of an aluminum oxide (Al 2 O 3 ) layer.
- FIG. 9 is a graph illustrating the breakdown field characteristics with respect to the number of alternate laminations of an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer in a laminate structure.
- FIG. 10 is a graph illustrating the I-V characteristics of a capacitor including an insulator in accordance with an exemplary embodiment of the present invention.
- FIG. 11 is a graph illustrating the I-V characteristics of a capacitor that is fabricated by leaving an insulator on a bottom electrode (split 1 ) or removing all the insulator (split 2 ).
- FIGS. 1 and 2 are cross-sectional views of insulators in accordance with exemplary embodiments of the present invention.
- an insulator in accordance with an exemplary embodiment of the present invention has a laminate structure where an aluminum oxide (Al 2 O 3 ) layer 101 and a hafnium oxide (HfO 2 ) layer 102 are laminated alternately in an iterative manner and a bottom layer BOT and a top layer TOP are formed of the same material.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- the insulator has not a sandwich structure but a laminate structure where an aluminum oxide (Al 2 O 3 ) layer 101 and a hafnium oxide (HfO 2 ) layer 102 , which are high-dielectric layers having a larger band gap than a silicon oxide (SiO 2 ) layer or a tantalum oxide (Ta 2 O 3 ) layer, are laminated alternately in an iterative manner.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- the bottom layer BOT and the top layer TOP of the insulator in accordance with an exemplary embodiment of the present invention are formed of the same material in order to achieve uniform characteristics (including linearity).
- the insulator may have a laminate structure where the bottom layer BOT and the top layer TOP are formed of aluminum oxide (Al 2 O 3 ) as illustrated in FIG. 1 .
- the insulator may have a laminate structure where the bottom layer BOT and the top layer TOP are formed of hafnium oxide (HfO 2 ) as illustrated in FIG. 2 .
- an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer are laminated to form a layer pair AH or HA (herein, ‘A’ denotes an aluminum oxide (Al 2 O 3 ) layer and ‘H’ denotes a hafnium oxide (HfO 2 ) layer), and the layer pair is iteratively laminated two or more times, preferably 2 to 1500 times, more preferably 9 times. For example, if the layer pair is iteratively laminated 9 times, the resulting laminate structure becomes ‘9AH+A (AHAHAHAHAHAHAHAHA)’.
- the total thickness of the aluminum oxide (Al 2 O 3 ) layers 101 is smaller than the total thickness of the hafnium oxide (HfO 2 ) layers 102 .
- the ratio of the total thickness of the aluminum oxide (Al 2 O 3 ) layers 101 with respect to the total thickens of the total thickness of the insulator is approximately 10% to approximately 30%.
- the total thickness of the laminate structure of the insulator in accordance with an exemplary embodiment of the present invention is approximately 20 ⁇ to approximately 300 ⁇
- the aluminum oxide (Al 2 O 3 ) layers 101 are equal or different in thickness.
- the hafnium oxide (HfO 2 ) layers 102 are equal or different in thickness.
- the bottom layer BOT and the top layer TOP are thicker than other layers interposed between the bottom layer BOT and the top layer TOP.
- the bottom layer BOT and the top layer TOP may be thinner than other layers interposed between the bottom layer BOT and the top layer TOP.
- the aluminum oxide (Al 2 O 3 ) layer 101 is formed to a thickness of approximately 5 ⁇ to approximately 10 ⁇ .
- a hafnium oxide (HfO 2 ) layer is crystallized when it is formed to a thickness of more than approximately 40 ⁇ . Therefore, the hafnium oxide (HfO 2 ) 102 layer is formed to a thickness of approximately 10 ⁇ to approximately 40 ⁇ .
- the aluminum oxide (Al 2 O 3 ) layer 101 and the hafnium oxide (HfO 2 ) layer 102 may be doped with one of lanthanide elements in order to improve the breakdown voltage characteristics of the insulator.
- the lanthanide elements include lanthanum (La), yttrium (Y), iridium (Ir), rhodium (Ro), osmium (Os), palladium (Pd), and ruthenium (Ru).
- the aluminum oxide (Al 2 O 3 ) layer 101 and the hafnium oxide (HfO 2 ) layer 102 may be deposited using a plasma enhanced atomic layer deposition (PEALD) process or a thermal ALD process.
- PEALD plasma enhanced atomic layer deposition
- the aluminum oxide (Al 2 O 3 ) layer 101 and the hafnium oxide (HfO 2 ) layer 102 may be deposited using a PEALD process and a thermal ALD process together.
- the thermal ALD process may be inferior to the PEALD process in terms of throughput because the thermal ALD process provides a lower deposition rate than the PEALD process.
- the linearity can be improved without much influence on the throughput, when only some of the aluminum oxide (Al 2 O 3 ) layers of the insulator are deposited using the thermal ALD process.
- FIG. 3 is a cross-sectional view of a metal-insulator-metal (MIM) capacitor including the insulator illustrated in FIG. 1 .
- MIM metal-insulator-metal
- an MIM capacitor in accordance with the present invention includes a first electrode 104 , an insulator 103 disposed on the first electrode 104 , and a second electrode 105 disposed on the insulator 103 .
- an aluminum oxide (Al 2 O 3 ) layer 101 superior in terms of leakage current prevents a sudden leakage current from being generated at both sides of a hafnium oxide (HfO 2 ) layer 102 due to a breakdown voltage of the hafnium oxide (HfO 2 ) layer 102 .
- the aluminum oxide (Al 2 O 3 ) layer 101 and the hafnium oxide (HfO 2 ) layer 102 are laminated not in a sandwich structure but in a laminate structure in order to achieve a breakdown voltage and a leakage current to the extent required in a high-voltage device.
- the first and second electrodes 104 and 105 may be arranged in the vertical direction or the horizontal direction with respect to each other.
- the first and second electrodes 104 and 105 include one of a metal layer, a metal nitride layer, and a laminate layer thereof.
- the metal layer may be one of transition metal layers, and the metal nitride layer may be one of transition metal nitride layers.
- the transition metal may be titanium (Ti), tantalum (Ta), or tungsten (W)
- the metal nitride layer may be a titanium nitride (TiN) layer, a tantalum nitride (TaN) layer, or a tungsten nitride (WN) layer.
- the first and second electrodes 104 and 105 may be formed of the same material or may be formed of different materials. Preferably, the first and second electrodes 104 and 105 are formed of the same material in order to achieve the uniform characteristics.
- FIGS. 4A to 4D are cross-sectional views illustrating a method for fabricating the MIM capacitor illustrated in FIG. 3 .
- a first electrode 104 is formed.
- the first electrode 104 may be formed using a physical vapor deposition (PVD) process or a chemical vapor deposition (CVD) process. If the first electrode 104 is formed using the PVD process, a columnar growth occurs to cause an uneven surface of the deposited layer. Therefore, it is preferable that the first electrode 104 is formed using the CVD process.
- PVD physical vapor deposition
- CVD chemical vapor deposition
- the current-voltage (I-V) characteristics of the MIM capacitor vary depending on the voltage application directions. Accordingly, the current-voltage (I-V) characteristics degrade when electrons move from the first electrode 104 to the second electrode 105 . That is, like a portion 200 illustrated in FIG. 6 , a leakage current suddenly increases at a low voltage.
- An aluminum oxide (Al 2 O 3 ) layer 101 is formed on the first electrode 104 .
- the aluminum oxide (Al 2 O 3 ) layer 101 is deposited using a plasma enhanced atomic layer deposition (PEALD) process or a thermal ALD process.
- PEALD plasma enhanced atomic layer deposition
- the thermal ALD process is performed within 5 to 10 cycles wherein one cycle includes a source supply step, a purge step, a reaction gas supply step, and a purge step.
- the thermal ALD process is performed using one selected from the group consisting of Al(CH 3 ) 3 , Al(C 2 H 5 ) 3 , and an Al-containing compound as an aluminum source gas.
- the thermal ALD process is performed using water vapor (H 2 O) as a reaction gas.
- the thermal ALD process is performed at temperatures of approximately 250° C. to approximately 350° C. under pressures of approximately 1.5 torr to approximately 6.0 torr.
- the PEALD process is performed using an aluminum source gas selected from the group consisting of Al(CH 3 ) 3 , Al(C 2 H 5 ) 3 , and an Al-containing compound.
- the PEALD process is performed using one of oxygen (O 2 ), water vapor (H 2 O), nitric oxide (N 2 O), and ozone (O 3 ) as a reaction gas.
- the PEALD process is performed at temperatures of approximately 250° C. to approximately 350° C. under pressures of approximately 2.5 torr to approximately 5.0 torr.
- the PEALD process is performed using a radio frequency (RF) power of approximately 300 W to approximately 700 W as a source power.
- RF radio frequency
- a hafnium oxide (HfO 2 ) layer 102 is formed on the aluminum oxide (Al 2 O 3 ) layer 101 .
- the hafnium oxide (HfO 2 ) layer 102 is formed using a PEALD process.
- the PEALD process is performed using C 16 H 36 HfO 4 , TEMA-Hf (Tetrakis ethylmethyamino Hafnium), or Hf[N(CH 3 ) (C 2 H 5 ) 4 ] as a hafnium source gas.
- the PEALD process is performed using one of oxygen (O 2 ), water vapor (H 2 O), nitric oxide (N 2 O), and ozone (O 3 ) as a reaction gas.
- the PEALD process is performed at temperatures of approximately 250° C. to approximately 350° C. under pressures of approximately 2.5 torr to approximately 5.0 torr.
- the processes of FIGS. 4A and 4B are repeated to alternate an aluminum oxide (Al 2 O 3 ) layer 101 and a hafnium oxide (HfO 2 ) layer 102 in a laminate structure, thereby forming a laminate insulator 103 .
- the insulator 103 is formed by an in-situ process in the same chamber using the same deposition equipment.
- a second electrode 105 is formed on the insulator 103 .
- the second electrode 105 may be formed using the same material and the same way as the first electrode 104 .
- FIGS. 5A to 5E are cross-sectional views illustrating a method for fabricating a semiconductor device including the capacitor illustrated in FIG. 3 .
- a first insulating layer 202 is formed on a substrate 201 having a structure formed through a series of fabrication processes.
- the first insulating layer 202 is formed to include an oxide layer.
- the first insulating layer 202 may be formed to include one of a BPSG (BoroPhosphoSilicate Glass) layer, a PSG (PhosphoSilicate Glass) layer, a BSG (BoroSilicate Glass) layer, a USG (Un-doped Silicate Glass) layer, a TEOS (Tetra Ethyle Ortho Silicate) layer, an HDP (High Density Plasma) layer, and a laminate layer of two or more of them.
- the first insulating layer 202 may be formed to include a layer coated by a spin coating process, such as an SOD (Spin On Dielectric) layer.
- a conductive layer 203 for a lower interconnection is formed on the first insulating layer 202 .
- the conductive layer 203 is formed using one of transition metals.
- the conductive layer 203 is formed using aluminum (Al).
- the conductive layer 203 is polished to form a lower interconnection 203 A. If the conductive layer 203 is formed using aluminum, the roughness of the aluminum surface may affect the leakage current characteristics of the capacitor. Therefore, the conductive layer 203 is deposited to a thickness greater than a target thickness, and a polishing process such as a chemical mechanical polishing (CMP) process is performed to polish the surface of the lower interconnection 203 A to be smooth.
- CMP chemical mechanical polishing
- a first electrode 104 is formed on the lower interconnection 203 A. It is preferable that the first electrode 104 is formed using a CVD process so that it has the same evenness as the top surface of the lower interconnection 203 A.
- the first electrode 104 is formed of a titanium nitride material.
- an insulator 103 and a second electrode 105 are sequentially formed on the first electrode 104 in the same way as illustrated in FIGS. 4A and 4D .
- the second electrode 105 and the insulator are etched.
- the insulator 103 is etched, not such that the first electrode 104 is exposed, but such that the insulator 103 is left to a predetermined thickness on the first electrode 104 .
- the left thickness of the insulator 103 is approximately 1 ⁇ 4 to approximately 2/4 of the total thickness of the insulator 103 .
- the left thickness of the insulator 103 is approximately 1 ⁇ 4 of the total thickness of the insulator 103 .
- the left insulator 103 serves to protect the first electrode 104 . If the insulator 103 is all etched, a portion of the first electrode 104 is also etched to create a metallic polymer as an etch by-product. This metallic polymer causes an electrical short between the first and second electrodes 104 and 105 , thus leading to a high leakage current.
- a second insulating layer 204 is formed on the substrate 201 to cover the second electrode 105 and the insulator 103 .
- the second insulating layer 204 is formed of an oxide material.
- a via 205 is formed to contact each of the first electrode 104 and the second electrode 105 .
- the second insulating layer 204 is etched and the via 205 is formed in the inside of the second insulating layer 204 .
- the via 205 serves a contact plug that connects each of the first and second electrodes 104 and 105 to an upper interconnection.
- the via 205 may be formed of one of transition metals.
- an upper interconnection 206 is formed on the second insulating layer 204 such that the upper interconnection 206 is connected to the via 205 .
- the upper interconnection 206 may be formed of one of transition metals.
- the upper interconnection 206 is formed of aluminum (Al), cuprum (Cu), or platinum (Pt).
- FIG. 7 is a graph illustrating a breakdown field (MV/cm) according to the thickness ratio of an aluminum oxide (Al 2 O 3 ) layer with respect to the total thickness of a sandwich insulator structure.
- a breakdown field linearly increases with the thickness ratio of an aluminum oxide (Al 2 O 3 ) layer. This result shows that the breakdown field is caused by the thickness ratio of the aluminum oxide (Al 2 O 3 ) layer in the total thickness of the insulator, regardless of the structures of AHA and HAH.
- the thickness ratio of the aluminum oxide (Al 2 O 3 ) layer increases, the thickness ratio of the hafnium oxide (HfO 2 ) layer decreases relatively. Therefore, when the thickness ratio of the aluminum oxide (Al 2 O 3 ) layer increases, the total thickness of the hafnium oxide (HfO 2 ) layer decreases, thus decreasing the breakdown voltage.
- FIG. 8 is a graph illustrating a VCC2 (Voltage Coefficient of Capacitance) value according to the thickness ratio of an aluminum oxide (Al 2 O 3 ) layer.
- VCC2 Voltage Coefficient of Capacitance
- the thickness ratio of the aluminum oxide (Al 2 O 3 ) layer is approximately 10% to approximately 30%. Also, the AHA structure is advantageous over the HAH structure. However, as described above, when the thickness ratio of the aluminum oxide (Al 2 O 3 ) layer decreases, a breakdown field decreases accordingly. Thus, it is preferable that the insulator structure of the capacitor changes into a laminate structure instead of a sandwich structure in order to compensate the decreased breakdown field.
- FIG. 9 is a graph illustrating the breakdown field characteristics with respect to the number of alternate laminations of an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer in a laminate structure.
- a breakdown field increases with an increase in the number of alternate laminations of an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer in a laminate structure. That is, when an insulator structure is laminated not in a sandwich structure but in a laminate structure in an iterative manner, the breakdown field can be increased while improving the VCC2 characteristics.
- FIG. 10 is a graph illustrating the I-V characteristics of the capacitor including the insulator in accordance with an exemplary embodiment of the present invention.
- the I-V behavior of the capacitor shows that a leakage current density can be controlled below approximately 1 fA/ ⁇ m 2 until approximately 16.7 V.
- a capacitor for a high capacitance (4 fF/ ⁇ m 2 ) and a high voltage (15V, 1 fA/ ⁇ m 2 ) can be fabricated and the present invention can be applied to a high-voltage device.
- the electrostatic capacitance is determined by the dielectric constant and the thickness of an insulator and the I-V characteristics are determined by the material and the thickness of the insulator. This, however, is possible only when other processes are implemented stably in the capacitor fabrication process.
- the important process is a process of etching a second electrode 105 (i.e., a top electrode) as illustrated in FIG. 5C .
- FIG. 11 is a graph illustrating the I-V characteristics of a capacitor that is fabricated by leaving an insulator on a first electrode 104 (i.e., a bottom electrode) (split 1 ) or removing all of the insulator (split 2 ) when etching a second electrode 105 .
- a leakage current is high in the split 2 than in the split 1 .
- a metallic polymer which was formed when a portion of the first electrode 104 was etched, adheres to the side of the capacitor, thus causing a leakage current. Therefore, this problem can be prevented when a portion of the insulator is left after the second electrode 105 (i.e., the top electrode) of the capacitor is etched.
- the present invention provides the insulator with the laminate structure including a plurality of alternate laminations of an aluminum oxide (Al 2 O 3 ) layer and a hafnium oxide (HfO 2 ) layer.
- Al 2 O 3 aluminum oxide
- HfO 2 hafnium oxide
- the present invention can be used in various analog designs for chip size reduction.
- the preset invention can be usefully applied to an analog design that provides a high capacitance (4 fF/ ⁇ m 2 ) and uses a high voltage (15V).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Geometry (AREA)
- Inorganic Chemistry (AREA)
- Nanotechnology (AREA)
- Semiconductor Integrated Circuits (AREA)
- Formation Of Insulating Films (AREA)
Abstract
Description
TABLE 1 | |||
Structure | Detailed Structure | Split | Al2O3 Portion (%) |
| AHA | 1 | 12 | |
(Al2O3/HfO2/Al2O3) | 2 | 26 | ||
3 | 44 | |||
|
4 | 22 | ||
(HfO2/Al2O3/HfO2) | 5 | 36 | ||
6 | 52 | |||
laminate | 3AH + A | 7 | 26 | |
5AH + A | 8 | 26 | ||
7AH + A | 9 | 37 | ||
9AH + A | 10 | 37 | ||
Claims (32)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/752,016 US10199214B2 (en) | 2008-10-13 | 2015-06-26 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
US16/227,352 US10916419B2 (en) | 2008-10-13 | 2018-12-20 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020080100228A KR20100041179A (en) | 2008-10-13 | 2008-10-13 | Insulator, capacitor with the same and fabricating method thereof, and method for fabricating semiconductor device |
KR2008-0100228 | 2008-10-13 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/752,016 Division US10199214B2 (en) | 2008-10-13 | 2015-06-26 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20100091428A1 US20100091428A1 (en) | 2010-04-15 |
US9099300B2 true US9099300B2 (en) | 2015-08-04 |
Family
ID=42098642
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/502,416 Active 2031-07-08 US9099300B2 (en) | 2008-10-13 | 2009-07-14 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
US14/752,016 Active 2030-02-09 US10199214B2 (en) | 2008-10-13 | 2015-06-26 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
US16/227,352 Active US10916419B2 (en) | 2008-10-13 | 2018-12-20 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/752,016 Active 2030-02-09 US10199214B2 (en) | 2008-10-13 | 2015-06-26 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
US16/227,352 Active US10916419B2 (en) | 2008-10-13 | 2018-12-20 | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device |
Country Status (2)
Country | Link |
---|---|
US (3) | US9099300B2 (en) |
KR (1) | KR20100041179A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11856873B2 (en) | 2021-03-17 | 2023-12-26 | Samsung Electronics Co., Ltd. | Variable resistance memory device |
US12278177B2 (en) | 2021-03-29 | 2025-04-15 | Sk Keyfoundry Inc. | Semiconductor device manufacturing method |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5956106B2 (en) * | 2010-08-27 | 2016-07-20 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US20120057270A1 (en) * | 2010-09-06 | 2012-03-08 | Juergen Foerster | Capacitor and method for making same |
JP5636867B2 (en) | 2010-10-19 | 2014-12-10 | 富士通株式会社 | Semiconductor device and manufacturing method of semiconductor device |
JP5839804B2 (en) * | 2011-01-25 | 2016-01-06 | 国立大学法人東北大学 | Semiconductor device manufacturing method and semiconductor device |
US8895343B2 (en) | 2012-04-10 | 2014-11-25 | Drs Rsta, Inc. | High density capacitor integrated into focal plane array processing flow |
EP2837028B1 (en) * | 2012-04-10 | 2018-11-07 | DRS RSTA Inc. | High density capacitor integrated into focal plane array processing flow |
CN102751177A (en) * | 2012-07-26 | 2012-10-24 | 上海宏力半导体制造有限公司 | Capacitor structure and preparation method thereof |
JP6616070B2 (en) * | 2013-12-01 | 2019-12-04 | ユージェヌス インコーポレイテッド | Method and apparatus for producing dielectric composite structure |
TWI562387B (en) * | 2014-04-30 | 2016-12-11 | Win Semiconductors Corp | High breakdown voltage metal-insulator-metal capcitor |
CN105097959B (en) * | 2014-05-06 | 2017-12-05 | 稳懋半导体股份有限公司 | high breakdown voltage metal-insulator-metal capacitor |
US9530833B2 (en) * | 2014-06-17 | 2016-12-27 | Globalfoundaries Inc. | Semiconductor structure including capacitors having different capacitor dielectrics and method for the formation thereof |
CN107731524A (en) * | 2016-08-10 | 2018-02-23 | 钰邦电子(无锡)有限公司 | Thin film capacitor and preparation method thereof |
US10644048B2 (en) * | 2017-02-01 | 2020-05-05 | Omnivision Technologies, Inc. | Anti-reflective coating with high refractive index material at air interface |
CN108123037B (en) * | 2017-12-15 | 2020-11-20 | 江苏西力欧智能电气科技有限公司 | MIM capacitor and method of making the same |
US10847316B2 (en) * | 2018-09-20 | 2020-11-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | MIM device with laminated dielectric layers |
CN110415974B (en) * | 2019-07-17 | 2021-04-02 | 南京大学 | A kind of metal oxide flexible capacitor based on nano-stack structure and preparation method thereof |
US11152455B2 (en) | 2019-09-23 | 2021-10-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method to reduce breakdown failure in a MIM capacitor |
US11171200B2 (en) | 2019-09-26 | 2021-11-09 | Texas Instruments Incorporated | Integrated circuits having dielectric layers including an anti-reflective coating |
US11270930B2 (en) * | 2020-03-02 | 2022-03-08 | Texas Instruments Incorporated | Laminate stacked on die for high voltage isolation capacitor |
US12094891B2 (en) | 2020-07-13 | 2024-09-17 | Drs Network & Imaging Systems, Llc | High-density capacitor for focal plane arrays |
US12107040B2 (en) | 2020-08-31 | 2024-10-01 | Intel Corporation | Metal insulator metal (MIM) capacitor |
US11430729B2 (en) | 2020-09-16 | 2022-08-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | MIM capacitor with a symmetrical capacitor insulator structure |
US11688680B2 (en) | 2020-11-05 | 2023-06-27 | International Business Machines Corporation | MIM capacitor structures |
US11309383B1 (en) * | 2020-12-15 | 2022-04-19 | International Business Machines Corporation | Quad-layer high-k for metal-insulator-metal capacitors |
US20220301785A1 (en) * | 2021-03-18 | 2022-09-22 | Hermes-Epitek Corporation | Antiferroelectric capacitor |
KR102695083B1 (en) * | 2021-07-16 | 2024-08-16 | 에스케이키파운드리 주식회사 | Metal-Insulator-metal capacitor of semiconductor device and its manufacturing method |
DE102024200211B3 (en) * | 2024-01-10 | 2025-03-06 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung eingetragener Verein | Method for producing a trench capacitor structure and trench capacitor |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040043557A1 (en) * | 2000-10-10 | 2004-03-04 | Haukka Suvi P. | Methods for making a dielectric stack in an integrated circuit |
US20040245602A1 (en) * | 2003-05-21 | 2004-12-09 | Kim Sun Jung | Method of fabricating metal-insulator-metal capacitor (MIM) using lanthanide-doped HfO2 |
US20050156221A1 (en) * | 2003-02-28 | 2005-07-21 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing same |
KR20060003172A (en) | 2004-07-05 | 2006-01-10 | 삼성전자주식회사 | Capacitor of Analog Semiconductor Device with Multi-layer Dielectric Film and Formation Method thereof |
KR20070045722A (en) | 2005-10-28 | 2007-05-02 | 삼성전자주식회사 | High Voltage MIM Capacitors and Manufacturing Method Thereof |
US20070102742A1 (en) * | 2005-11-10 | 2007-05-10 | Hynix Semiconductor Inc. | Capacitor and method for fabricating the same |
US20080160712A1 (en) * | 2006-12-27 | 2008-07-03 | Hynix Semiconductor Inc. | Multiple-layer dielectric layer and method for fabricating capacitor including the same |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000091539A (en) * | 1998-07-16 | 2000-03-31 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
EP1170797A3 (en) * | 2000-07-04 | 2005-05-25 | Alps Electric Co., Ltd. | Thin-film capacitor element and electronic circuit board on which thin-film capacitor element is formed |
JP2005191182A (en) * | 2003-12-25 | 2005-07-14 | Nec Electronics Corp | Semiconductor device and manufacturing method thereof |
KR100677765B1 (en) | 2003-12-29 | 2007-02-05 | 주식회사 하이닉스반도체 | Method of manufacturing capacitor for semiconductor device |
KR100687904B1 (en) * | 2005-06-30 | 2007-02-27 | 주식회사 하이닉스반도체 | Capacitor of semiconductor device and manufacturing method thereof |
KR20090007812A (en) * | 2007-07-16 | 2009-01-21 | 삼성전자주식회사 | Ferroelectric capacitor, method for manufacturing same, and method for manufacturing semiconductor device including same |
-
2008
- 2008-10-13 KR KR1020080100228A patent/KR20100041179A/en not_active Ceased
-
2009
- 2009-07-14 US US12/502,416 patent/US9099300B2/en active Active
-
2015
- 2015-06-26 US US14/752,016 patent/US10199214B2/en active Active
-
2018
- 2018-12-20 US US16/227,352 patent/US10916419B2/en active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040043557A1 (en) * | 2000-10-10 | 2004-03-04 | Haukka Suvi P. | Methods for making a dielectric stack in an integrated circuit |
US20050156221A1 (en) * | 2003-02-28 | 2005-07-21 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing same |
US20040245602A1 (en) * | 2003-05-21 | 2004-12-09 | Kim Sun Jung | Method of fabricating metal-insulator-metal capacitor (MIM) using lanthanide-doped HfO2 |
KR20060003172A (en) | 2004-07-05 | 2006-01-10 | 삼성전자주식회사 | Capacitor of Analog Semiconductor Device with Multi-layer Dielectric Film and Formation Method thereof |
KR20070045722A (en) | 2005-10-28 | 2007-05-02 | 삼성전자주식회사 | High Voltage MIM Capacitors and Manufacturing Method Thereof |
US20070102742A1 (en) * | 2005-11-10 | 2007-05-10 | Hynix Semiconductor Inc. | Capacitor and method for fabricating the same |
US20080160712A1 (en) * | 2006-12-27 | 2008-07-03 | Hynix Semiconductor Inc. | Multiple-layer dielectric layer and method for fabricating capacitor including the same |
Non-Patent Citations (5)
Title |
---|
Hu et al., "High Performance ALD HfO2-Al2O3 Laminate MIM Capacitors for RF and Mixed Signal IC Applications," IEDM Tech. Dig., 2003, pp. 379-382. |
Korean Office Action issued on Sep. 29, 2010, in corresponding Korean Patent Application No. 10-2008-0100228 (7 pages). |
Lin et al., "Microstructural Evolution of Metal-Insulator-Metal Capacitor Prepared by Atomic-Layer-Deposition System at Elevated Temperature," Japanese Journal of Applied Physics, vol. 45, No. 4B, 2006, pp. 3036-3039. |
M.H. Cho, Y.S. Roh, C.N. Whang, K.Jeong,"Dielectric characteristics of Al2O3-HfO2 nanolaminates on Si(100)", Aug. 5, 2002, American Institute of Physics, vol. 81 No. 6, pp. 1071-1073. * |
Pan Kwi Park, Eun-Soo Cha, and Sang-Won Kang, "Interface efect on dielectric constant of HfO2/Al2O3 nanolaminate films deposited by plasma-enhanced atomic layer deposition", Jun. 5, 2007, American Institute of Physics, vol. 90, pp. 232906-1 to 223906-3. * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11856873B2 (en) | 2021-03-17 | 2023-12-26 | Samsung Electronics Co., Ltd. | Variable resistance memory device |
US12278177B2 (en) | 2021-03-29 | 2025-04-15 | Sk Keyfoundry Inc. | Semiconductor device manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
US10199214B2 (en) | 2019-02-05 |
US10916419B2 (en) | 2021-02-09 |
KR20100041179A (en) | 2010-04-22 |
US20190148139A1 (en) | 2019-05-16 |
US20150318343A1 (en) | 2015-11-05 |
US20100091428A1 (en) | 2010-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10916419B2 (en) | Insulator, capacitor with the same and fabrication method thereof, and method for fabricating semiconductor device | |
US7623338B2 (en) | Multiple metal-insulator-metal capacitors and method of fabricating the same | |
KR100642635B1 (en) | Semiconductor Integrated Circuits Having Hybrid Dielectric Films and Manufacturing Methods Thereof | |
TWI389297B (en) | Metal-insulator-metal (MIM) capacitor in semiconductor device and method thereof | |
KR20040060443A (en) | Capacitor of a semiconductor device and manufacturing method whereof | |
KR100604845B1 (en) | Metal-insulator-metal capacitor having a seed layer containing nitrogen and a method of manufacturing the same | |
US20090134493A1 (en) | Semiconductor device and method of manufacturing the same | |
CN101599426A (en) | Manufacturing method of semiconductor device capacitor | |
US10141115B2 (en) | Thin film capacitor including alternatively disposed dielectric layers having different thicknesses | |
KR101475996B1 (en) | Insulator, capacitor with the same and fabricating method thereof, and method for fabricating semiconductor device | |
US20070236863A1 (en) | Capacitors and methods of fabricating the same | |
KR20080079514A (en) | Manufacturing method of semiconductor device | |
KR100975756B1 (en) | Dielectrics, capacitors having the same, and a method of manufacturing the same | |
CN112018241B (en) | Semiconductor structure and method for forming the same | |
KR20060062365A (en) | Metal-insulating film-metal capacitor and manufacturing method thereof | |
KR100717824B1 (en) | Capacitor and manufacturing method thereof | |
KR100596805B1 (en) | Capacitor Formation Method of Semiconductor Device | |
KR101075527B1 (en) | Semiconductor device and method for manufacturing the same | |
KR101061169B1 (en) | Capacitor Formation Method of Semiconductor Device | |
KR100798735B1 (en) | Capacitor and manufacturing method thereof | |
KR100713908B1 (en) | Capacitor Formation Method of Semiconductor Device | |
KR100983945B1 (en) | Semiconductor device and the manufacturing method thereof | |
US7364968B2 (en) | Capacitor in semiconductor device and manufacturing method | |
KR20030045470A (en) | Capacitor of semiconductor device and method for manufacturing the same | |
KR100668849B1 (en) | Capacitor Formation Method of Semiconductor Device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR, LTD.,KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, KWAN-SOO;KIM, SOON-WOOK;REEL/FRAME:022952/0634 Effective date: 20090529 Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, KWAN-SOO;KIM, SOON-WOOK;REEL/FRAME:022952/0634 Effective date: 20090529 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: MAGNACHIP SEMICONDUCTOR, LTD., KOREA, REPUBLIC OF Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE CITY OF THE ASSIGNEE PREVIOUSLY RECORDED AT REEL: 022952 FRAME: 0634. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNORS:KIM, KWAN-SOO;KIM, SOON-WOOK;REEL/FRAME:035508/0288 Effective date: 20090529 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: KEY FOUNDRY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGNACHIP SEMICONDUCTOR, LTD.;REEL/FRAME:053703/0227 Effective date: 20200828 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: SK KEYFOUNDRY INC., KOREA, REPUBLIC OF Free format text: CHANGE OF NAME;ASSIGNOR:KEY FOUNDRY CO., LTD.;REEL/FRAME:066794/0290 Effective date: 20240130 |