US8736063B2 - Semiconductor device and manufacturing method thereof - Google Patents
Semiconductor device and manufacturing method thereof Download PDFInfo
- Publication number
- US8736063B2 US8736063B2 US13/908,706 US201313908706A US8736063B2 US 8736063 B2 US8736063 B2 US 8736063B2 US 201313908706 A US201313908706 A US 201313908706A US 8736063 B2 US8736063 B2 US 8736063B2
- Authority
- US
- United States
- Prior art keywords
- dummy
- patterns
- dummy pattern
- wiring
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
- H01L21/3212—Planarisation by chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor device and a manufacturing method thereof, and, more particularly relates to a semiconductor device utilizing a planarizing process by CMP (Chemical Mechanical Polishing) and a manufacturing method thereof.
- CMP Chemical Mechanical Polishing
- CMP is often used for planarizing a surface of respective layers in manufacturing of semiconductor devices.
- CMP dummy patterns dummy patterns for CMP
- the size, number, and arrangement of the CMP dummy patterns are determined to be optimized in the respective layers subject to CMP.
- the present invention seeks to solve one or more of the above problems, or to improve upon those problems at least in part.
- a semiconductor device that includes: a first layer provided above a semiconductor substrate and including a first wiring pattern planarized by CMP (Chemical Mechanical Polishing) and a plurality of first dummy patterns made of a same material as the first wiring pattern; and a second layer provided above the semiconductor substrate and including a second wiring pattern planarized by CMP and a plurality of second dummy patterns made of a same material as the second wiring pattern, wherein a central axis of each of the second dummy patterns coincides with that of a corresponding one of the first dummy patterns in a direction perpendicular to the semiconductor substrate.
- CMP Chemical Mechanical Polishing
- a manufacturing method of a semiconductor device that includes: forming a first layer and a second layer to be planarized by first and second CMPs on a semiconductor substrate; and prior to forming the first and second layers, determining number and arrangement of first dummy patterns for the first CMP formed in the first layer; and determining number and arrangement of second dummy patterns for the second CMP formed in the second layer so that a central axis of the second dummy pattern coincides with a central axis of the first dummy pattern in a direction perpendicular to the semiconductor substrate.
- the central axis of the first dummy pattern provided in the first layer coincides with that of the second dummy pattern provided in the second layer in a direction perpendicular to the semiconductor substrate.
- FIG. 1 is a flowchart for explaining a manufacturing method of a semiconductor device according to the present invention
- FIGS. 2A and 2B are diagrams for explaining a configuration of a semiconductor device 100 according to a first embodiment of the present invention
- FIG. 3 is a flowchart for explaining the manufacturing method of the semiconductor device 100 according to the first embodiment
- FIGS. 4A and 4B are diagrams for explaining a configuration of a semiconductor device 100 m according to a modified example of the first embodiment
- FIGS. 5A and 5B are diagrams for explaining a configuration of a semiconductor device 200 according to a second embodiment
- FIG. 6 is a flowchart for explaining the manufacturing method of the semiconductor device 200 according to the second embodiment
- FIGS. 7A and 7B are diagrams for explaining a semiconductor device 300 according to a third embodiment
- FIG. 8 is a flowchart for explaining the manufacturing method of the semiconductor device 300 according to the third embodiment.
- FIGS. 9A and 9B are diagrams for explaining a configuration of a semiconductor device 400 according to a fourth embodiment
- FIG. 10 is a flowchart for explaining the manufacturing method of the semiconductor device 400 according to the fourth embodiment.
- FIGS. 11A and 11B are diagrams for explaining a configuration of a semiconductor device 500 according to a fifth embodiment.
- steps of forming dummy patterns in a manufacturing method of a semiconductor device according to the present invention is conceptually described with reference to a flowchart shown in FIG. 1 .
- dummy pattern formable regions in the respective layers are extracted first (step S 1001 ). It is then determined whether there exists any layer that dummy patterns should be close-packed (step S 1002 ). When the layer (indicated by X) that dummy patterns should be close-packed exists (Yes), the number and arrangement of the dummy patterns are determined so that the dummy patterns are close-packed in the layer X (step S 1003 ). On the other hand, when the layer that dummy patterns should be close-packed does not exist (No), a layer with a high priority set in advance is determined as the layer X and the number and arrangement of the dummy patterns are determined so that the dummy patterns are close-packed (step S 1004 ).
- step S 1005 whether a layer Y that the central axis of a dummy pattern needs to be coincided with that of the dummy pattern in the layer X exists is determined.
- the layer Y exists that needs to be coincided Yes
- the part of the dummy pattern formable region in the layer Y overlaps with the dummy pattern formable region in the layer X is extracted (step S 1006 ).
- the number and arrangement of the dummy patterns are determined in the respective layers independently without considering the relationship between upper and lower layers (step S 1007 ), and the steps of forming dummy patterns end.
- step S 1006 the number and arrangement of the dummy patterns are determined in the extracted dummy pattern formable region in the layer Y so that the dummy pattern is similar to the one in the layer X and its central axis coincides with that of the one in the layer X (step S 1008 ).
- step S 1009 whether there remains any part that the dummy patterns can be arranged in the dummy pattern formable regions in the respective layers is determined.
- step S 1010 the steps of forming dummy patterns end.
- Step S 1010 the number and arrangement of the dummy patterns are determined in the respective layers independently without considering the relationship between the upper and lower layers. Steps S 1009 and S 1010 are repeated until there is no part where the dummy patterns can be arranged, and the steps of forming dummy patterns end when the part where the dummy patterns can be arranged is not provided.
- FIGS. 2A and 2B are explanatory diagrams of a configuration of a semiconductor device 100 according to a first embodiment of the present invention, where FIG. 2A is a schematic cross-sectional view and FIG. 2B is a plan view as the semiconductor device 100 is viewed from its top surface.
- FIG. 2A is a schematic cross-sectional view
- FIG. 2B is a plan view as the semiconductor device 100 is viewed from its top surface.
- FIGS. 2A and 2B are explanatory diagrams of a configuration of a semiconductor device 100 according to a first embodiment of the present invention, where FIG. 2A is a schematic cross-sectional view and FIG. 2B is a plan view as the semiconductor device 100 is viewed from its top surface.
- FIG. 2A is a schematic cross-sectional view
- FIG. 2B is a plan view as the semiconductor device 100 is viewed from its top surface.
- FIG. 2A is a schematic cross-sectional view
- FIG. 2B is a plan view as the semiconductor device
- the semiconductor device 100 includes a first layer 101 that is provided on a semiconductor substrate (not shown) and includes a first wiring pattern 101 w planarized by CMP and a plurality of first dummy patterns 101 d made of the same material as the first wiring pattern 101 w , a second layer 102 that is provided on the first layer 101 on the semiconductor substrate and includes a second wiring pattern 102 w planarized by CMP and a plurality of second dummy patterns 102 d made of the same material as the second wiring pattern 102 w , and a third layer 103 that is provided on the second layer 102 above the semiconductor substrate and includes a third wiring pattern 103 w planarized by CMP and a plurality of third dummy patterns 103 d made of the same material as the third wiring pattern 103 w.
- the wiring patterns 101 w to 103 w are not formed in the respective layers 101 to 103 become dummy pattern formable region 10 A and 10 B and the dummy patterns 101 d to 103 d are arranged in the respective dummy pattern formable regions.
- the first dummy patterns 101 d are arranged to be close-packed in the dummy pattern formable region 10 A in the first layer 101 .
- the second dummy patterns 102 d are arranged in the dummy pattern formable region 10 A so that central axes thereof coincide with those of corresponding ones of the first dummy patterns 101 d in a direction perpendicular to the semiconductor substrate as shown by dashed lines.
- the third dummy patterns 103 d are arranged so that central axes thereof coincide with those of corresponding ones of the first dummy patterns 101 d in a direction perpendicular to the semiconductor substrate.
- the second dummy patterns 102 d are arranged to be close-packed in the region 10 B.
- the third dummy patterns 103 d are arranged in the dummy pattern formable region 10 B so that central axes thereof coincide with those of corresponding ones of the second dummy patterns 102 d in a direction perpendicular to the semiconductor substrate.
- FIGS. 2A , 2 B, and 3 A manufacturing method of the semiconductor device 100 according to the first embodiment is described next with reference to FIGS. 2A , 2 B, and 3 .
- FIG. 3 is a flowchart for explaining the manufacturing method of the semiconductor device 100 according to the first embodiment, and shows processes for determining the number and arrangement of the dummy patterns 101 d to 103 d in the first to third layers 101 to 103 before the layers are formed in the semiconductor device 100 shown in FIGS. 2A and 2B .
- the dummy pattern formable regions 10 A and 10 B are extracted first (step S 11 ).
- the number and arrangement of the first dummy patterns 101 d are then determined so that the first dummy patterns 101 d are close-packed in the dummy pattern formable region 10 A including the first layer 101 which should have a close-pack structure (step S 12 ).
- the number and arrangement of the second dummy patterns 102 d are then determined based on the arrangement of the first dummy patterns 101 d so that the central axes of the second dummy patterns 102 d formed in the second layer 102 coincide with those of the first dummy patterns 101 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 13 ).
- the number and arrangement of the third dummy patterns 103 d are determined based on the arrangement of the first dummy patterns 101 d so that the central axes of the third dummy patterns 103 d formed in the third layer 103 coincide with those of the first dummy patterns 101 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 14 ). That is, as shown by arrows in the region 10 A in FIG. 2A , when the positions (central axes) of the first dummy patterns 101 d can be copied in the second layer 102 and the second dummy patterns 102 d can be placed at the copied positions, the second dummy patterns 102 d are arranged.
- the third dummy patterns 103 d are arranged.
- the number and arrangement of the second dummy patterns 102 d are determined in the dummy pattern formable region 10 B so that the second dummy patterns 102 d are close-packed (step S 15 ).
- the number and arrangement of the third dummy patterns 103 d are then determined based on the arrangement of the second dummy patterns 102 d so that the central axes of the third dummy patterns 103 d formed in the third layer 103 coincide with those of the second dummy patterns 102 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 16 ).
- the third layer can have a close-pack structure and the number and arrangement of the second dummy pattern 102 d in the second layer 102 can be determined based on the third layer.
- the third dummy pattern 103 d is additionally formed (step S 17 ).
- the number and arrangement of the dummy patterns formed in the respective layers are determined as described above. While the planar configurations of the dummy patterns formed in the respective layers have the same size in the first embodiment, the sizes of the dummy patterns in the respective layers can be set appropriately in the respective layers according to design standards. Such an example is shown in FIGS. 4A and 4B .
- FIGS. 4A and 4B are explanatory diagrams of a configuration of a semiconductor device 100 m according to a modified example of the first embodiment, where FIG. 4A is a schematic cross-sectional view and FIG. 4B is a plan view as the semiconductor device 100 m is viewed from its top surface.
- FIG. 4A is a schematic cross-sectional view
- FIG. 4B is a plan view as the semiconductor device 100 m is viewed from its top surface.
- FIG. 4B shows only the dummy patterns.
- Constituent elements in FIGS. 4A and 4B that are the same as the ones shown in FIGS. 2A and 2B are denoted by like reference numerals and descriptions thereof will be omitted.
- first dummy patterns 101 md in a first layer 101 m has different plane sizes and are squares with different sizes in the semiconductor device 100 m . Therefore, the first to third dummy patterns 101 md to 103 md are arranged in the dummy pattern formable region 10 A so that central axes thereof coincide with each other.
- the second and third dummy patterns 102 md and 103 md are arranged in the dummy pattern formable region 10 B so that central axes thereof coincide with each other like the semiconductor device 100 .
- the patterns are not superimposed so as to be coincide perfectly with each other. Instead, the patterns with different sizes are superimposed so as to have the same central axis as shown in FIG. 4B .
- the planar configuration of the dummy pattern is not limited to square and can be rectangular and even a polygon.
- dummy patterns in upper and lower layers are preferably similar to each other.
- the central axes of the dummy patterns in the upper and lower layers coincide with each other, while the size of the dummy pattern in the upper layer is different from that of the dummy pattern in the lower layer, differences between the upper and lower patterns when superimposed on each other (for example, differences in vertical and horizontal directions) preferably coincide with each other.
- the square pattern enables the dummy pattern to be packed efficiently, that is, to be close-packed.
- the density within a chip can be corrected with high precision and dishing and erosion, which are characteristic to CMP, can be suppressed more efficiently.
- a layer which should have a close-pack structure is different for design standards of devices. Dummy patterns in the bottom layer do not need to be always close-packed. A layer whose flatness is required in the strictest sense in terms of device's design management is determined to have a close-pack structure. Accordingly, a second embodiment of the present invention describes a case that the second layer has a close-pack structure with reference to FIGS. 5A , 5 B, and 6 .
- FIGS. 5A and 5B are explanatory diagrams of a configuration of a semiconductor device 200 according to the second embodiment, where FIG. 5A is a schematic cross-sectional view and FIG. 5B is a plan view as the semiconductor device 200 is viewed from its top surface.
- FIG. 5A is a schematic cross-sectional view
- FIG. 5B is a plan view as the semiconductor device 200 is viewed from its top surface.
- FIG. 5A shows only wiring patterns and CMP dummy patterns.
- FIG. 5B shows only the dummy patterns.
- the semiconductor device 200 includes a first layer 201 that is provided on a semiconductor substrate (not shown) and includes a first wiring pattern 201 w planarized by CMP and a plurality of first dummy patterns 201 d made of the same material as the first wiring pattern 201 w , a second layer 202 that is provided on the first layer 201 on the semiconductor substrate and includes a second wiring pattern 202 w planarized by CMP and a plurality of second dummy patterns 202 d made of the same material as the second wiring pattern 202 w , and a third layer 203 that is provided on the second layer 202 above the semiconductor substrate and includes a third wiring pattern 203 w planarized by CMP and a plurality of third dummy patterns 203 d made of the same material as the third wiring pattern 203 w.
- the second dummy patterns 202 d are arranged to be close-packed in the dummy pattern formable regions 20 A and 20 B in the second layer 202 .
- the first dummy patterns 201 d are arranged in the dummy pattern formable region 20 A so that central axes thereof coincide with those of corresponding ones of the second dummy patterns 202 d in a direction perpendicular to the semiconductor substrate.
- the third dummy patterns 203 d are arranged so that central axes thereof coincide with those of corresponding ones of the second dummy patterns 202 d in a direction perpendicular to the semiconductor substrate.
- the second embodiment can achieve identical effects as those of the first embodiment.
- a manufacturing method of the semiconductor device 200 according to the second embodiment is described next with reference to FIGS. 5A , 5 B, and 6 .
- FIG. 6 is a flowchart for explaining the manufacturing method of the semiconductor device 200 according to the second embodiment, and shows processes for determining the number and arrangement of the dummy patterns 201 d to 203 d in the first to third layers 201 to 203 before the layers are formed in the semiconductor device 200 shown in FIGS. 5A and 5B .
- the dummy pattern formable regions 20 A and 20 B are extracted first (step S 21 ).
- the number and arrangement of the second dummy patterns 202 d are then determined so that the second dummy patterns 202 d are close-packed in the dummy pattern formable regions 20 A and 20 B including the second layer 202 which should have a close-pack structure (step S 22 ).
- the number and arrangement of the first dummy patterns 201 d are determined based on the arrangement of the second dummy patterns 202 d so that the central axes of the first dummy patterns 201 d formed in the first layer 201 coincide with that of the second dummy patterns 202 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 23 ).
- the number and arrangement of the third dummy patterns 203 d are determined based on the arrangement of the second dummy patterns 202 d so that the central axes of the third dummy patterns 203 d formed in the third layer 203 coincide with those of the second dummy patterns 202 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 24 ). That is, as shown by arrows in the region 20 A in FIG. 5A , when the positions (central axes) of the second dummy patterns 202 d can be copied in the first layer 201 and the first dummy patterns 201 d can be placed at the copied positions, the first dummy patterns 201 d are arranged.
- the third dummy patterns 203 d are arranged.
- the third dummy pattern 203 d is additionally formed (step S 25 ).
- a third embodiment of the present invention describes a case that the CMP dummy pattern is provided in an STI (Shallow Trench Isolation) region as an element isolation region provided in a semiconductor substrate.
- STI Shallow Trench Isolation
- FIGS. 7A and 7B are explanatory diagram of a semiconductor device 300 according to the third embodiment, where FIG. 7A is a schematic cross-sectional view and FIG. 7B is a plan view as the semiconductor device 300 is viewed from its top surface.
- FIG. 7A is a schematic cross-sectional view
- FIG. 7B is a plan view as the semiconductor device 300 is viewed from its top surface.
- interlayer dielectric films or the like are omitted in FIG. 7A
- FIG. 7B shows only dummy patterns.
- the semiconductor device 300 includes a first layer 301 that is provided on a semiconductor substrate 303 and includes a first wiring pattern 301 w planarized by CMP and a plurality of first dummy patterns 301 d made of the same material as the first wiring pattern 301 w , a second layer 302 that is provided on the first layer 301 on the semiconductor substrate and includes a second wiring pattern 302 w planarized by CMP and a plurality of second dummy patterns 302 d made of the same material as the second wiring pattern 302 w , and a plurality of third dummy patterns 303 d each of which is formed of a wide STI region 303 t in an element isolation region 303 i of the semiconductor substrate 303 and a part of the semiconductor substrate 303 in the STI region 303 t.
- Regions where the wiring patterns 301 w and 302 w are not formed in the first and second layers 301 and 302 become dummy pattern formable regions 30 A and 30 B.
- the interior portion of the wide STI region 303 t in the semiconductor substrate 303 becomes the dummy pattern formable region 30 A.
- the dummy patterns 301 d to 303 d are arranged in the respective regions.
- the first dummy patterns 301 d are arranged to be close-packed in the dummy pattern formable region 30 A in the first layer 301 .
- the second dummy patterns 302 d are arranged in the dummy pattern formable region 30 A so that central axes thereof coincide with those of corresponding ones of the first dummy patterns 301 d in a direction perpendicular to the semiconductor substrate 303 as shown by dashed lines.
- the third dummy patterns 303 d are arranged so that central axes thereof coincide with those of corresponding ones of the first dummy pattern 301 d in a direction perpendicular to the semiconductor substrate 303 .
- the second dummy patterns 302 d are arranged to be close-packed in this region.
- the third embodiment can also achieve effects identical to those of the first and second embodiments.
- a manufacturing method of the semiconductor device 300 according to the third embodiment is described next with reference to FIGS. 7A , 7 B, and 8 .
- FIG. 8 is a flowchart for explaining the manufacturing method of the semiconductor device 300 according to the third embodiment, and shows processes for determining the number and arrangement of the dummy patterns 301 d to 303 d in the element isolation region 303 i and first and second layers 301 and 302 before the element isolation region and the respective layers are formed in the semiconductor device 300 shown in FIGS. 7A and 7B .
- the dummy pattern formable regions 30 A and 30 B are extracted first (step S 31 ).
- the number and arrangement of the first dummy patterns 301 d are determined in the dummy pattern formable region 30 A including the first layer 301 which should have a close-pack structure so that the first dummy patterns 301 d are close-packed (step S 32 ).
- the number and arrangement of the second dummy patterns 302 d are then determined based on the arrangement of the first dummy patterns 301 d so that the central axes of the second dummy patterns 302 d formed in the second layer 302 coincide with that of the first dummy patterns 301 d , respectively, in a direction perpendicular to the semiconductor substrate 303 (step S 33 ).
- the number and arrangement of the third dummy patterns 303 d are then determined based on the arrangement of the first dummy patterns 301 d so that the central axes of the third dummy patterns 303 d formed in the semiconductor substrate 303 coincide with that of the first dummy patterns 301 d , respectively, in a direction perpendicular to the semiconductor substrate 303 (step S 34 ). That is, as shown by arrows in the region 30 A in FIG. 7A , when the positions (central axes) of the first dummy patterns 301 d can be copied in the second layer 302 and the second dummy patterns 302 d can be placed at the copied positions, the second dummy patterns are arranged. Similarly, when the positions (central axes) of the first dummy patterns 301 d can be copied in the semiconductor substrate 303 and the third dummy patterns 303 d can be placed at the copied positions, respectively, the third dummy patterns are arranged.
- the number and arrangement of the second dummy patterns 302 d are determined in the dummy pattern formable region 30 B so that the second dummy patterns are close-packed (step S 35 ).
- a fourth embodiment of the present invention describes a case that an impermeable film is provided on a semiconductor substrate with reference to FIGS. 9A , 9 B, and 10 .
- FIGS. 9A and 9B are explanatory diagram of a configuration of a semiconductor device 400 according to the fourth embodiment, where FIG. 9A is a schematic cross-sectional view and FIG. 9B is a plan view as the semiconductor device 400 is viewed from its top surface.
- FIG. 9A is a schematic cross-sectional view
- FIG. 9B is a plan view as the semiconductor device 400 is viewed from its top surface.
- FIG. 9A shows only wiring patterns and CMP dummy patterns in FIG. 9A and a semiconductor substrate, interlayer dielectric films or the like are omitted, and FIG. 9B shows only the dummy patterns.
- the semiconductor device 400 includes a first layer 401 that is provided on a semiconductor substrate (not shown) and includes a first wiring pattern 401 w planarized by CMP and a plurality of first dummy patterns 401 d made of the same material as the first wiring pattern 401 w , a second layer 402 that is provided on the first layer 401 on the semiconductor substrate and includes a second wiring pattern 402 w planarized by CMP and a plurality of second dummy patterns 402 d made of the same material as the second wiring pattern 402 w , a third layer 403 that is provided between the semiconductor substrate and the first layer and includes a third wiring pattern 403 w planarized by CMP and a plurality of third dummy patterns 403 d made of the same material as the third wiring pattern 403 w , and an impermeable film 410 between the third layer 403 and the first layer 401 .
- the impermeable film 410 include
- the first dummy patterns 401 d are arranged to be close-packed in the dummy pattern formable regions 40 A and 40 B in the first layer 401 .
- the second dummy patterns 402 d are arranged in the dummy pattern formable regions 40 A and 40 B so that central axes thereof coincide with those of corresponding ones of the first dummy patterns 401 d in a direction perpendicular to the semiconductor substrate as shown by dashed lines.
- the third dummy patterns 403 d are arranged to be close-packed in the dummy pattern formable region 40 A not based on the arrangement of the first and second dummy patterns 401 d and 402 d .
- the dummy patterns below the impermeable film 410 do not affect results of optical defect inspection since inspection light does not transmit through the impermeable film 410 .
- the number and arrangement of the third dummy patterns 403 d in the third layer 403 can be determined regardless of the first and second dummy patterns 401 d and 402 d.
- FIGS. 9A , 9 B, and 10 A manufacturing method of the semiconductor device 400 according to the fourth embodiment is described next with reference to FIGS. 9A , 9 B, and 10 .
- FIG. 10 is a flowchart for explaining the manufacturing method of the semiconductor device 400 according to the fourth embodiment, and shows processes for determining the number and arrangement of the dummy patterns 401 d to 403 d in the first to third layers 401 to 403 before the layers are formed in the semiconductor device 400 shown in FIGS. 9A and 9B .
- the dummy pattern formable regions 40 A and 40 B are extracted first (step S 41 ).
- the number and arrangement of the first dummy patterns 401 d are then determined in the dummy pattern formable regions 40 A and 40 B in the first layer 401 which should have a close-pack structure so that the first dummy patterns 401 d are close-packed (step S 42 ).
- the number and arrangement of the second dummy patterns 402 d are then determined based on the arrangement of the first dummy patterns 401 d so that the central axes of the second dummy patterns 402 d formed in the second layer 402 coincide with those of the first dummy patterns 401 d , respectively, in a direction perpendicular to the semiconductor substrate (step S 43 ).
- the number and arrangement of the third dummy patterns 403 d are then determined in the dummy pattern formable region 40 A in the third layer so that the third dummy patterns 403 d are close-packed (step S 44 ).
- the second dummy pattern 402 d is additionally formed (step S 45 ) in the region.
- a fifth embodiment of the present invention describes a semiconductor device including dummy patterns whose central axes do not coincide with each other.
- FIGS. 11A and 11B are explanatory diagram of a configuration of a semiconductor device 500 according to the fifth embodiment, where FIG. 11A is a schematic cross-sectional view and FIG. 11B is a plan view as the semiconductor device 500 is viewed from its top surface.
- FIG. 11A is a schematic cross-sectional view
- FIG. 11B is a plan view as the semiconductor device 500 is viewed from its top surface.
- FIG. 11A shows only wiring patterns and CMP dummy patterns in FIG. 11A and a semiconductor substrate, interlayer dielectric films or the like are omitted, and FIG. 11B shows only the dummy patterns.
- the semiconductor device 500 includes a first layer 501 that is provided on a semiconductor substrate (not shown) and includes a first wiring pattern 501 w planarized by CMP and a plurality of first dummy patterns 501 d made of the same material as the first wiring pattern 501 w , a second layer 502 that is provided on the first layer 501 on the semiconductor substrate and includes a second wiring pattern 502 w planarized by CMP and a plurality of second dummy patterns 502 d made of the same material as the second wiring pattern 502 w , and a third layer 503 that is provided on the second layer 502 above the semiconductor substrate and includes a third wiring pattern 503 w planarized by CMP and a plurality of third dummy patterns 503 d made of the same material as the third wiring pattern 503 w.
- the first dummy patterns 501 d are arranged to be close-packed in the dummy pattern formable region 50 A in the first layer 501 .
- a rectangular second dummy pattern 502 d is arranged in the dummy pattern formable region 50 A in the second layer 502 according to the fifth embodiment.
- the central axis of the second dummy pattern 502 d (shown by a dotted line) does not coincide with that of the first dummy pattern 501 d (shown by a dashed line).
- one rectangular second dummy pattern 502 d is provided for two first dummy patterns 501 d .
- the relationship between the two first dummy patterns 501 d and the one rectangular second dummy pattern 502 d is that a distance L 1 between the central axis of the first dummy pattern 501 d on the left side of the dotted line and the central axis of the second dummy pattern 502 d is equal to a distance L 2 between the central axis of the first dummy pattern 501 d on the right side of the dotted line and the central axis of the second dummy pattern 502 d.
- the third dummy patterns 503 d are arranged in the dummy pattern formable region 50 A so that central axes thereof coincide with those of corresponding ones of the first dummy patterns 501 d in a direction perpendicular to the semiconductor substrate as in the first to fourth embodiments.
- the third dummy patterns 503 d are arranged to be close-packed in this region.
- the rectangular second dummy pattern 502 d is arranged in the dummy pattern formable region 50 B in the second layer 502 .
- the central axis of the dummy pattern 502 d (shown by a dotted line) does not coincide with that of the third dummy pattern 503 d (shown by a dashed line). That is, one rectangular-shaped second dummy pattern 502 d is provided for two third dummy patterns 503 d .
- the relationship between the two third dummy patterns 503 d and the one rectangular second dummy pattern 502 d is that a distance L 3 between the central axis of the first dummy pattern 503 d on the left side of the dotted line and the central axis of the second dummy pattern 502 d is equal to a distance L 4 between the central axis of the third dummy pattern 503 d on the right side of the dotted line and the central axis of the second dummy pattern 502 d.
- the above configuration can suppress generation of moire due to dummy patterns at the time of optically detecting defects. Thus, only minute particles and defects can be correctly detected, and thus the yield can be improved.
- the fifth embodiment represents a case that the width of the second dummy pattern 502 d (a longer side in a planar configuration) is set to be wider than twice the width of the first dummy pattern 501 d or the width of the third dummy pattern 503 d depending on design standards. If a second dummy pattern 502 dc is arranged in the dummy pattern formable region 50 A so that its central axis coincides with that of the first dummy pattern 501 d like the first to fourth embodiments, the second dummy pattern is arranged to approach one wiring 502 w as shown by a long dashed line in FIG.
- the present invention is not limited thereto.
- the central axes of the dummy patterns corresponding to each other in the upper and lower layers coincide with each other as described in the first to fourth embodiments.
- any of the layers does not need to close-pack the dummy patterns as described first with reference to FIG. 1 .
- any layer which close-packs the dummy patterns is not provided, it suffices that the dummy patterns are close-packed in a layer with a high priority set in advance.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/908,706 US8736063B2 (en) | 2008-10-30 | 2013-06-03 | Semiconductor device and manufacturing method thereof |
US14/271,781 US9136203B2 (en) | 2008-10-30 | 2014-05-07 | Semiconductor device and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008-279865 | 2008-10-30 | ||
JP2008279865A JP5586839B2 (en) | 2008-10-30 | 2008-10-30 | Semiconductor device and manufacturing method thereof |
US12/609,925 US8502384B2 (en) | 2008-10-30 | 2009-10-30 | Semiconductor device and manufacturing method thereof |
US13/908,706 US8736063B2 (en) | 2008-10-30 | 2013-06-03 | Semiconductor device and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/609,925 Continuation US8502384B2 (en) | 2008-10-30 | 2009-10-30 | Semiconductor device and manufacturing method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/271,781 Continuation US9136203B2 (en) | 2008-10-30 | 2014-05-07 | Semiconductor device and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130264715A1 US20130264715A1 (en) | 2013-10-10 |
US8736063B2 true US8736063B2 (en) | 2014-05-27 |
Family
ID=42130399
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/609,925 Active 2032-01-18 US8502384B2 (en) | 2008-10-30 | 2009-10-30 | Semiconductor device and manufacturing method thereof |
US13/908,706 Active US8736063B2 (en) | 2008-10-30 | 2013-06-03 | Semiconductor device and manufacturing method thereof |
US14/271,781 Active US9136203B2 (en) | 2008-10-30 | 2014-05-07 | Semiconductor device and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/609,925 Active 2032-01-18 US8502384B2 (en) | 2008-10-30 | 2009-10-30 | Semiconductor device and manufacturing method thereof |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/271,781 Active US9136203B2 (en) | 2008-10-30 | 2014-05-07 | Semiconductor device and manufacturing method thereof |
Country Status (3)
Country | Link |
---|---|
US (3) | US8502384B2 (en) |
JP (1) | JP5586839B2 (en) |
KR (4) | KR101102295B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10679940B2 (en) | 2015-10-05 | 2020-06-09 | Samsung Electronics Co., Ltd. | Mask and metal wiring of a semiconductor device formed using the same |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10335333A (en) | 1997-03-31 | 1998-12-18 | Hitachi Ltd | Semiconductor integrated circuit device, its manufacturing method and design method |
US20020190382A1 (en) | 2001-06-15 | 2002-12-19 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having dummy patterns for metal cmp |
US20050263904A1 (en) | 2004-05-28 | 2005-12-01 | Magnachip Semiconductor, Ltd. | Structure of dummy pattern in semiconductor device |
JP2006039587A (en) | 1997-06-17 | 2006-02-09 | Seiko Epson Corp | Electro-optical device substrate, electro-optical device, electronic apparatus, and projection display device |
JP2006140300A (en) | 2004-11-11 | 2006-06-01 | Sony Corp | Semiconductor device, manufacturing method therefor and wafer |
KR100676606B1 (en) | 2005-11-15 | 2007-01-30 | 동부일렉트로닉스 주식회사 | How to Form a Dummy Pattern for the CPM Process |
US20090023266A1 (en) | 2007-07-20 | 2009-01-22 | Masaaki Hatano | Method of manufacturing a semiconductor device |
JP2009064857A (en) | 2007-09-05 | 2009-03-26 | Renesas Technology Corp | Semiconductor integrated circuit and pattern layout method thereof |
-
2008
- 2008-10-30 JP JP2008279865A patent/JP5586839B2/en active Active
-
2009
- 2009-10-29 KR KR20090103363A patent/KR101102295B1/en active Active
- 2009-10-30 US US12/609,925 patent/US8502384B2/en active Active
-
2011
- 2011-10-24 KR KR1020110108871A patent/KR20110131152A/en not_active Ceased
-
2012
- 2012-10-25 KR KR1020120119234A patent/KR101545773B1/en active Active
-
2013
- 2013-06-03 US US13/908,706 patent/US8736063B2/en active Active
-
2014
- 2014-05-07 US US14/271,781 patent/US9136203B2/en active Active
-
2015
- 2015-02-16 KR KR1020150023253A patent/KR101586278B1/en active Active
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010022399A1 (en) * | 1997-03-31 | 2001-09-20 | Yasushi Koubuchi | Semiconductor integrated circuit device |
US20080173973A1 (en) | 1997-03-31 | 2008-07-24 | Yasushi Koubuchi | Semiconductor integrated circuit device |
JPH10335333A (en) | 1997-03-31 | 1998-12-18 | Hitachi Ltd | Semiconductor integrated circuit device, its manufacturing method and design method |
JP2006039587A (en) | 1997-06-17 | 2006-02-09 | Seiko Epson Corp | Electro-optical device substrate, electro-optical device, electronic apparatus, and projection display device |
JP2002373896A (en) | 2001-06-15 | 2002-12-26 | Mitsubishi Electric Corp | Semiconductor device |
US20020190382A1 (en) | 2001-06-15 | 2002-12-19 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having dummy patterns for metal cmp |
KR20050112983A (en) | 2004-05-28 | 2005-12-01 | 매그나칩 반도체 유한회사 | Structure of dummy pattern in semiconductor device |
US20050263904A1 (en) | 2004-05-28 | 2005-12-01 | Magnachip Semiconductor, Ltd. | Structure of dummy pattern in semiconductor device |
KR100580110B1 (en) | 2004-05-28 | 2006-05-12 | 매그나칩 반도체 유한회사 | Dummy pattern structure of semiconductor device |
US7105927B2 (en) | 2004-05-28 | 2006-09-12 | Magnachip Semiconductor, Ltd. | Structure of dummy pattern in semiconductor device |
JP2006140300A (en) | 2004-11-11 | 2006-06-01 | Sony Corp | Semiconductor device, manufacturing method therefor and wafer |
KR100676606B1 (en) | 2005-11-15 | 2007-01-30 | 동부일렉트로닉스 주식회사 | How to Form a Dummy Pattern for the CPM Process |
US20090023266A1 (en) | 2007-07-20 | 2009-01-22 | Masaaki Hatano | Method of manufacturing a semiconductor device |
JP2009027028A (en) | 2007-07-20 | 2009-02-05 | Toshiba Corp | Method of manufacturing semiconductor device |
JP2009064857A (en) | 2007-09-05 | 2009-03-26 | Renesas Technology Corp | Semiconductor integrated circuit and pattern layout method thereof |
Non-Patent Citations (4)
Title |
---|
Korean Office Action dated Dec. 21, 2011, directed to Korean Application No. 10-2011-0108871; 7 pages. |
Korean Office Action dated Mar. 28, 2011 directed to counterpart Korean application No. 10-2009-0103363; 7 pages (Partial English translation). |
Office Action mailed Oct. 15, 2013, directed to JP Application No. 2008-279865; 3 pages (with partial English translation). |
Takada et al., U.S. Office Action mailed Aug. 30, 2012, directed to U.S. Appl. No. 12/609,925; 11 pages. |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10679940B2 (en) | 2015-10-05 | 2020-06-09 | Samsung Electronics Co., Ltd. | Mask and metal wiring of a semiconductor device formed using the same |
Also Published As
Publication number | Publication date |
---|---|
KR20120135151A (en) | 2012-12-12 |
KR101102295B1 (en) | 2012-01-03 |
US9136203B2 (en) | 2015-09-15 |
US8502384B2 (en) | 2013-08-06 |
US20140239506A1 (en) | 2014-08-28 |
KR20110131152A (en) | 2011-12-06 |
US20100109163A1 (en) | 2010-05-06 |
KR20100048911A (en) | 2010-05-11 |
KR101545773B1 (en) | 2015-08-19 |
KR101586278B1 (en) | 2016-01-19 |
JP5586839B2 (en) | 2014-09-10 |
JP2010109159A (en) | 2010-05-13 |
KR20150027779A (en) | 2015-03-12 |
US20130264715A1 (en) | 2013-10-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7294937B2 (en) | Apparatus and method for manufacturing a semiconductor wafer with reduced delamination and peeling | |
US7728418B2 (en) | Semiconductor device and manufacturing method thereof | |
WO2018126669A1 (en) | Electrostatic protection circuit, array substrate, display panel and display apparatus | |
JP2010267933A (en) | Method of arranging dummy pattern, and semiconductor device including dummy pattern | |
US8274080B2 (en) | Semiconductor wafer including guard ring patterns and process monitoring patterns | |
US20120149135A1 (en) | Semiconductor device manufacturing method that allows rework rate in manufacturing step to decrease | |
US10566290B2 (en) | Alignment mark and measurement method thereof | |
US7365431B2 (en) | Semiconductor device having multilayer structure and method for manufacturing thereof | |
US20210202418A1 (en) | Package structure of semiconductor device with improved bonding between the substrates | |
US8593000B2 (en) | Semiconductor device and manufacturing method thereof | |
US8736063B2 (en) | Semiconductor device and manufacturing method thereof | |
JP2000349143A (en) | Semiconductor device | |
US8673657B2 (en) | Semiconductor device including a circuit area and a monitor area having a plurality of monitor layers and method for manufacturing the same | |
JP2005057003A (en) | Semiconductor integrated circuit device | |
US8183598B2 (en) | Semiconductor device, semiconductor module, and electronic apparatus including process monitoring pattern overlapping with I/O pad | |
JP2009252806A (en) | Semiconductor device, and its layout method | |
JP2004296920A (en) | Semiconductor device and inspecting method of the same | |
KR101179270B1 (en) | Overlay vernier and the method for measuring overlay accuracy by using the same | |
US20080160456A1 (en) | Image Sensor Fabricating Method | |
KR100681679B1 (en) | Semiconductor device manufacturing method | |
CN119768920A (en) | Method for forming alignment mark | |
JP4333733B2 (en) | Layout design method for semiconductor device and layout design apparatus using the same | |
CN117293091A (en) | semiconductor structure | |
JP2014209661A (en) | Semiconductor device | |
JP2015185683A (en) | Semiconductor device and semiconductor device manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELPIDA MEMORY INC., JAPAN Free format text: SECURITY AGREEMENT;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:032414/0261 Effective date: 20130726 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: PS4 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ELPIDA MEMORY, INC.;REEL/FRAME:032900/0568 Effective date: 20130726 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: PS5 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:039818/0506 Effective date: 20130829 Owner name: LONGITUDE SEMICONDUCTOR S.A.R.L., LUXEMBOURG Free format text: CHANGE OF NAME;ASSIGNOR:PS5 LUXCO S.A.R.L.;REEL/FRAME:039793/0880 Effective date: 20131112 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
AS | Assignment |
Owner name: LONGITUDE LICENSING LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LONGITUDE SEMICONDUCTOR S.A.R.L.;REEL/FRAME:046865/0667 Effective date: 20180731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |