US8597998B2 - Power MOS device fabrication - Google Patents
Power MOS device fabrication Download PDFInfo
- Publication number
- US8597998B2 US8597998B2 US13/604,286 US201213604286A US8597998B2 US 8597998 B2 US8597998 B2 US 8597998B2 US 201213604286 A US201213604286 A US 201213604286A US 8597998 B2 US8597998 B2 US 8597998B2
- Authority
- US
- United States
- Prior art keywords
- trench
- source
- forming
- gate
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 11
- 239000000463 material Substances 0.000 claims abstract description 25
- 239000000758 substrate Substances 0.000 claims abstract description 24
- 210000000746 body region Anatomy 0.000 claims abstract description 19
- 239000004065 semiconductor Substances 0.000 claims abstract description 10
- 238000000151 deposition Methods 0.000 claims abstract description 7
- 239000004020 conductor Substances 0.000 claims abstract description 5
- 238000000034 method Methods 0.000 claims description 35
- 239000007943 implant Substances 0.000 claims description 28
- 239000002184 metal Substances 0.000 claims description 20
- 229910052751 metal Inorganic materials 0.000 claims description 20
- 239000003989 dielectric material Substances 0.000 claims description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 25
- 229910052681 coesite Inorganic materials 0.000 description 12
- 229910052906 cristobalite Inorganic materials 0.000 description 12
- 239000000377 silicon dioxide Substances 0.000 description 12
- 229910052682 stishovite Inorganic materials 0.000 description 12
- 229910052905 tridymite Inorganic materials 0.000 description 12
- 239000002019 doping agent Substances 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 238000010586 diagram Methods 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 229920002120 photoresistant polymer Polymers 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- 150000002500 ions Chemical class 0.000 description 4
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 3
- 239000005380 borophosphosilicate glass Substances 0.000 description 3
- 229910018594 Si-Cu Inorganic materials 0.000 description 2
- 229910008465 Si—Cu Inorganic materials 0.000 description 2
- -1 boron ions Chemical class 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 230000002265 prevention Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000004557 technical material Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/62—Capacitors having potential barriers
- H10D1/66—Conductor-insulator-semiconductor capacitors, e.g. MOS capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0295—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the source electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
- H10D84/146—VDMOS having built-in components the built-in components being Schottky barrier diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/64—Electrodes comprising a Schottky barrier to a semiconductor
Definitions
- Power MOS devices are commonly used in electronic circuits. Depending on the application, different device characteristics may be desirable.
- One common application is a DC-DC converter, which includes a power MOS device as a synchronous rectifier (also referred to as the low side FET) and another power MOS device as a control switch (also referred to as the high side FET).
- the low side FET typically requires a small on-resistance to achieve good power switch efficiency.
- the high side FET typically requires a small gate capacitance for fast switching and good performance.
- the value of a transistor's on-resistance is typically proportional to the channel length (L) and inversely proportional to the number of active cells per unit area (W).
- R dson the channel length
- W the number of active cells per unit area
- the channel length L is typically limited because of the punch-through phenomenon.
- the number of cells per unit area is limited by manufacturing technology and by the need to make a good contact to both the source and body regions of the cell.
- the gate capacitance increases. Lower device capacitance is preferred for reduced switching losses. In some applications such as synchronous rectification, the stored charge and forward drop of the body diode also result in efficiency loss. These factors together tend to limit the performance of DMOS power devices.
- FIG. 1 is a cross sectional view of a double-diffused metal oxide semiconductor (DMOS) device embodiment.
- DMOS metal oxide semiconductor
- FIG. 2 is a diagram illustrating a buck converter circuit example.
- FIGS. 3A-3P are device cross-sectional views illustrating an example fabrication process used for fabricating device 100 of FIG. 1 .
- FIG. 4 is a cross sectional view of another DMOS device embodiment in which the anti-punch through implant is continuous along the trench wall and the trench bottom.
- FIG. 5 is a diagram illustrating another DMOS device embodiment that includes a Schottky diode in the contact trench.
- FIG. 6 is a diagram illustrating another DMOS device embodiment that includes a Schottky diode.
- FIG. 7 is a device cross sectional view illustrating a device formed using a double contact etch process.
- FIG. 8 is a cross sectional view of another DMOS device embodiment.
- the invention can be implemented in numerous ways, including as a process, an apparatus, a system, a composition of matter. In this specification, these implementations, or any other form that the invention may take, may be referred to as techniques.
- a component such as a processor or a memory described as being configured to perform a task includes both a general component that is temporarily configured to perform the task at a given time or a specific component that is manufactured to perform the task. In general, the order of the steps of disclosed processes may be altered within the scope of the invention.
- the device includes a drain, a body and a source.
- the gate of the device is disposed in a gate trench that extends through the source and the body into the drain. In proximity of the gate trench and adjacent to the source, there is a source body contact trench with an anti-punch through implant disposed along the trench wall.
- the top surface of the gate extends substantially above the top surface of the body, thus insuring gate-source overlap and allowing source region to be shallow.
- the process for fabricating the device includes forming a hard mask on a substrate, forming a gate trench in the substrate through the hard mask, depositing gate material in the gate trench, removing the hard mask to leave a gate trench, forming a source body contact trench having a trench wall, and forming an anti-punch through implant.
- FIG. 1 is a cross sectional view of a double-diffused metal oxide semiconductor (DMOS) device embodiment.
- device 100 includes a drain that is formed on a N + -type semiconductor substrate 103 , extending into an epitaxial (epi) layer 104 of N ⁇ -type semiconductor that is formed on substrate 103 .
- Gate trenches such as 111 , 113 , and 115 are etched in epi layer 104 , and gate oxide layers such as 121 , 123 and 125 are formed inside the gate trenches.
- Gates 131 , 133 and 135 are disposed inside gate trenches 111 , 113 and 115 , respectively, and are insulated from the epi layer by the oxide layers.
- the gates are made of a conductive material such as polycrystalline silicon (poly) and the oxide layers are made of an insulating material such as thermal oxide.
- Source regions 151 , 153 and 155 are embedded in body regions 141 , 143 and 145 , respectively.
- the source regions extend downward from the top surface of the body into the body itself.
- gate 131 has a gate top surface that extends substantially above the top surface of the body where the source is embedded.
- Such a configuration guarantees the overlap of the gate and the source, allowing the source region to be shallower than a source region in a device with a recessed gate, and increases device efficiency and performance.
- the amount by which the gate poly top surface extends above the source-body junction may vary for different embodiments.
- the structure is also applicable to devices with gates that do not extend above the top surface of the body.
- a set of source body contact trenches 112 , 114 and 116 are formed between the gates.
- contact trench 112 penetrates through source region 151 forming regions 151 a and 151 b adjacent to the gate and through body region 141 forming regions 141 a and 141 b adjacent to the trench.
- the drain and body regions together act as a diode, referred to as the body diode.
- a dielectric material layer is disposed over the gate to insulate the gate from source-body contact.
- Appropriate dielectric material includes thermal oxide, low temperature oxide (LTO), boro-phospho-silicate glass (BPSG), etc.
- the dielectric material forms insulating regions such as 132 , 134 and 136 on top of the gates as well as on top of the body and source regions.
- the FET channel is formed along the gate trench sidewall between the source and body junctions.
- the depletion region expands and may eventually reach the source junction. This phenomenon, referred to as punch through, limits the extent to which the channel may be shortened.
- regions such as 161 a, 161 b , 163 a, 163 b, 165 a and 165 b along the walls of the source body contact trench are heavily doped with P type material to form P + -type regions.
- the P + -type regions prevent the depletion region from encroaching upon the source region.
- these implants are sometimes referred to as anti-punch through implants.
- the P + regions are disposed as close as possible to the channel region and/or as close as it is allowed by manufacturing alignment capability and P + sidewall dopant penetration control.
- the misalignment between the trench contact and the gate trench is minimized by self-aligning the contact, and the trench contact is placed as closely centered between gate trenches as possible.
- a layer of metal suitable for making Schottky contact with the lightly doped drain (such as titanium (Ti), platinum (Pt), palladium (Pd), tungsten (W) or any other appropriate material) is deposited on the bottom of source body contact trenches 112 , 114 and 116 , to form contact electrodes 122 , 124 and 126 , respectively. Since the punch-through implants are disposed along the walls of the trenches but not along the bottoms of the trenches, the contact electrodes are in contact with N ⁇ drain region 104 . Together, the contact electrodes and the drain region form Schottky diodes that are in parallel with the body diode.
- the lightly doped drain such as titanium (Ti), platinum (Pt), palladium (Pd), tungsten (W) or any other appropriate material
- metal layer 180 is deposited over the Schottky metal to form source body contact.
- metal layer 180 is made of aluminum (Al) or made of a Ti/TiN/Al stack.
- a single metal that is capable of simultaneously forming a Schottky contact to the N ⁇ drain and forming good ohmic contact to the P + body and N + source e.g. platinum
- the Schottky metal is not necessarily placed in the form of a plug on the bottom of the source-body contact trench.
- placing the bottom Schottky metal in the form of a plug on the bottom of the source-body trench can be useful for blocking the anti-punch through implant from getting into the N ⁇ drain region.
- FIG. 2 is a diagram illustrating a buck converter circuit example.
- circuit 200 is shown to employ a high side FET device 201 and a low side FET device 207 .
- High side device 201 includes a transistor 202 and a body diode 204 .
- Low side device 207 is with structures similar to the one shown in FIG. 1 , includes a transistor 208 , a body diode 210 and a Schottky diode 212 .
- the load includes an inductor 214 , a capacitor 216 and a resistor 218 .
- device 201 is turned on to transfer power from the input source to the load. This causes the current to ramp up in the inductor.
- the inductor current still flows and commutates to body diode 210 of device 207 .
- the control circuit turns on device 207 , which turns on the channel of transistor 208 and dramatically reduces the forward drop across the drain-source terminals of device 208 .
- the body diode conduction loss and the losses from removing the stored charge in body diode 210 of device 207 can be substantial.
- Schottky diode 212 is built into device 207 and if the Schottky diode has a low forward drop, the conduction loss is greatly reduced. Since the low forward drop across the Schottky diode is lower than the junction drop of the body diode, no stored charge is injected while the Schottky diode conducts, further improving the losses related to diode recovery.
- FIGS. 3A-3P are device cross-sectional views illustrating an example fabrication process used for fabricating device 100 of FIG. 1 .
- an N type substrate i.e., an N + silicon wafer with an N ⁇ epi layer grown on it
- a SiO 2 layer 402 is formed on N type substrate 400 by deposition or thermal oxidation.
- the thickness of the silicon oxide ranges from 500 ⁇ to 30000 ⁇ in some embodiments. Other thicknesses are used in other embodiments. The thickness is adjusted depending on the desired height of the gate.
- a photoresist layer 404 is spun on top of the oxide layer and patterned using a trench mask.
- SiO 2 in the exposed areas is removed, leaving a SiO 2 hard mask 410 for silicon etching.
- the silicon is etched anisotropically, leaving trenches such as 420 .
- the gate material is deposited in the trenches.
- the gate that is later formed within the trench has sides that are substantially perpendicular to the top surface of the substrate.
- SiO 2 hard mask 410 is etched back by an appropriate amount so that the trench walls remain approximately aligned with the edge of the hard mask after later etching steps.
- SiO 2 is the mask material used in this embodiment because etching using a SiO 2 hard mask leaves relatively straight trench walls that mutually align with the sides of the mask. Other material may be used as appropriate.
- Certain other types of material traditionally used for hard mask etching, such as Si 3 N 4 may leave the etched trench walls with a curvature that is less desirable for gate formation in the following steps.
- the substrate is etched isotropically to round out the bottoms of the trenches.
- the trench is approximately between 0.5-2.5 ⁇ m deep and approximately between 0.2-1.5 ⁇ m wide in some embodiments; other dimensions can also be used.
- a sacrificial layer of SiO 2 430 is grown in the trenches. This layer is then removed by the process of wet etching.
- a layer of SiO 2 432 is grown thermally in the trenches as dielectric material.
- poly 440 is deposited to fill up the trenches.
- the poly is doped to obtain the appropriate gate resistance.
- doping takes place as the poly layer is deposited (in situ).
- the poly is doped after the deposition.
- the poly layer on top of the SiO 2 is etched back to form gates such as 442 .
- top surface 444 of the gate is still recessed relative to top surface 448 of the SiO 2 ; however, top surface 444 of the gate is higher than top layer 446 of the silicon.
- no mask is used in poly etch back.
- a mask is used in poly etch back to eliminate the use of an additional mask in the following body implanting process.
- the SiO 2 hard mask is removed.
- dry etch is used for hard mask removal. The etching process stops when the top silicon surface is encountered, leaving the poly gate extending beyond the substrate surface where source and body dopants will be implanted.
- the gate extends beyond the substrate surface by approximately between 300 ⁇ to 20000 ⁇ . Other values can also be used.
- a SiO 2 hard mask is used in these embodiments since it provides the desired amount of gate extension beyond the substrate surface in a controllable fashion. A screen oxide may then be grown across the wafer.
- a photoresist layer 450 is patterned on the body surface using a body mask.
- the unmasked regions are implanted with body dopant.
- Dopant material such as boron ions is implanted by bombarding the substrate surface with the dopant material, or any other appropriate implantation methods.
- the photoresist is then removed and the wafer is heated to thermally diffuse the implanted body dopant via a process sometimes referred to as body drive.
- Body region 460 is then formed.
- the energy used for implanting the body dopant is approximately between 30-200 Key
- the dose is approximately between 5E12-4E13 ions/cm 2
- the resulting body depth is approximately between 0.3-2.4 ⁇ m. Other depths can be achieved by varying factors including the implant energy and dose.
- a mask is not used in body implantation.
- a photoresist layer 610 is patterned to allow source dopant to be implanted in region 612 .
- arsenic ions penetrate the silicon in the unmasked areas to form N + type source.
- the energy used for implanting the source dopant is approximately between 5-80 Key
- the dose is approximately between 1E15-1E16 ions/cm 2
- the resulting source depth is approximately between 0.05-0.5 ⁇ m. Further depth reduction can be achieved by varying factors such as the doping energy and dose.
- the photoresist is then removed and the wafer is heated to thermally diffuse the implanted source dopant via a source drive process. Other implant processes may also be used as appropriate.
- a dielectric (e.g. BPSG) layer 620 is disposed on the top surface of the device after source drive, and densified if needed. An etch mask 614 is then formed.
- contact trench etch is performed to form trenches such as 622 , 624 and 626 . Sections of the source implant and the body implant are etched away in the appropriate areas.
- punch-through prevention implants 630 and 632 are formed along the vertical walls of contact trenches 622 and 624 . In some embodiments, the implants are deposited by bombarding ions at an angle onto the sidewalls of the trenches. In other embodiments, implants 630 and 632 are formed using a contact etch process, which is described in more details below.
- a metal stack such as Ti+TiN+Al—Si—Cu is disposed to form a contact.
- a mask etch 640 separates the gate metal contact from the source-body contact. Since the trench such as 624 serve as contact openings where the metal and the semiconductor meet, sharp curvature in corner regions may lead to high electric fields and degrade device breakdown. In device 350 shown, the trenches have round and smooth shapes without sharp corners, thus avoiding low breakdowns due to high electric fields.
- FIG. 4 is a cross sectional view of another DMOS device embodiment in which the anti-punch through implant is continuous along the trench wall and the trench bottom.
- a layer of P + material 422 is formed along the source-body contact trenches of device 490 .
- the P + layer is formed by bombarding the trench surface with P + -type material.
- the trench and the P + layer are formed by disposing P + -type material in the body region before the trench is formed and then etching away the P + -type material appropriately.
- a layer of contact metal 424 (such as Ti or TiN) is disposed in the trenches as well as on top of the gate oxide.
- the trenches are filled with material such as W ( 406 ).
- a layer of contact metal (such as Al—Si—Cu) is disposed.
- the depth of the trench may vary and can exceed the depth of the gate in some embodiments. Deeper trench can provide better shielding of the channel area.
- no Schottky diode is formed in this device, the device has low R dson and is used as a high side FET in some circuits.
- FIG. 5 is a diagram illustrating another DMOS device embodiment that includes a Schottky diode in the contact trench.
- P + -type material is disposed at an angle such that the anti-punch through implants 502 and 504 are formed along the trench walls and not in the trench bottom.
- Contact metal layer 506 and drain 508 form a Schottky diode with a low forward drop voltage.
- FIG. 6 is a diagram illustrating another DMOS device embodiment that includes a Schottky diode.
- plugs 602 and 604 which may be made of poly, oxide or like material, are disposed in the contact trench of device 600 .
- Implants 606 and 608 are formed along the trench wall by bombarding the trench wall with P + -type material.
- Plugs 602 and 604 prevent the bombarded P + ions from extending much below the top surfaces of the plugs, allowing the implants to form along the trench walls but not in the trench bottom.
- Schottky diodes are formed by contact electrode 610 and drain 612 .
- FIG. 7 is a device cross sectional view illustrating a device formed using a double contact etch process.
- contact trench etch process is performed on a structure similar to 340 of FIG. 3M to form device 700 .
- contact trench etch is performed to form trench 625 .
- the depth of the trench may vary for different implementations.
- the bottom of trench 625 is controlled to be substantially coplanar to the source bottom.
- P + -type material is implanted to the bottom of the trench and then activated to form P + region 607 .
- a second contact trench etch is performed to etch the trench through the body region to the N ⁇ drain.
- Metal layers are then deposited to form structures such as 350 of FIG. 3P , 500 of FIG. 5 or 600 of FIG. 6 .
- a Shottky diode is formed between the trench metal and N ⁇ drain.
- FIG. 8 is a cross sectional view of another DMOS device embodiment.
- the double contact etch technique is used to etch the trench substantially through the P + implant region 607 .
- the residual P + implant region forms ohmic contact with metal layers deposited inside the trench.
- DMOS device 800 does not include an integrated Schottky diode.
- the residual P + region provides good punch through shield. Since there is no P + region on the bottom, the device has lower injection efficiency therefore the body diode stored charge is greatly reduced.
- a DMOS device and its fabrication have been disclosed.
- the techniques are also applicable to other semiconductor device types such as Insulated Gate Bipolar Transistors (IGBTs) and MOS-Controlled Thyristors (MCTs) where shielding the channel area using a punch through prevention implant is desirable.
- IGBTs Insulated Gate Bipolar Transistors
- MCTs MOS-Controlled Thyristors
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Fabricating a semiconductor device includes forming a mask on a substrate having a top substrate surface; forming a gate trench in the substrate, through the mask; depositing gate material in the gate trench; removing the mask to leave a gate structure; implanting a body region; implanting a source region; forming a source body contact trench having a trench wall and a trench bottom; forming a plug in the source body contact trench, wherein the plug extends below a bottom of the body region; and disposing conductive material in the source body contact trench, on top of the plug.
Description
This application is a continuation of co-pending U.S. patent application Ser. No. 13/043,721, entitled POWER MOS DEVICE FABRICATION filed Mar. 9, 2011 which is incorporated herein by reference for all purposes, which is a continuation of U.S. patent application Ser. No. 12/384,172 entitled POWER MOS DEVICE WITH CONDUCTIVE CONTACT LAYER, now U.S. Pat. No. 7,923,774, filed Mar. 31, 2009, which is incorporated herein by reference for all purposes, which is a continuation of U.S. patent application Ser. No. 11/900,616 entitled POWER MOS DEVICE, now U.S. Pat. No. 7,605,425, filed Sep. 11, 2007, which is incorporated herein by reference for all purposes, which is a continuation of U.S. patent application Ser. No. 11/056,346, now U.S. Pat. No. 7,285,822, entitled POWER MOS DEVICE, filed Feb. 11, 2005 which is incorporated herein by reference for all purposes.
Power MOS devices are commonly used in electronic circuits. Depending on the application, different device characteristics may be desirable. One common application is a DC-DC converter, which includes a power MOS device as a synchronous rectifier (also referred to as the low side FET) and another power MOS device as a control switch (also referred to as the high side FET). The low side FET typically requires a small on-resistance to achieve good power switch efficiency. The high side FET typically requires a small gate capacitance for fast switching and good performance.
The value of a transistor's on-resistance (Rdson) is typically proportional to the channel length (L) and inversely proportional to the number of active cells per unit area (W). To reduce the value of Rdson, the channel length can be reduced by using shallower source and body, and the number of cells per unit area can be increased by reducing the cell size. However, the channel length L is typically limited because of the punch-through phenomenon. The number of cells per unit area is limited by manufacturing technology and by the need to make a good contact to both the source and body regions of the cell. As the channel length and the cell density increase, the gate capacitance increases. Lower device capacitance is preferred for reduced switching losses. In some applications such as synchronous rectification, the stored charge and forward drop of the body diode also result in efficiency loss. These factors together tend to limit the performance of DMOS power devices.
Various embodiments of the invention are disclosed in the following detailed description and the accompanying drawings.
The invention can be implemented in numerous ways, including as a process, an apparatus, a system, a composition of matter. In this specification, these implementations, or any other form that the invention may take, may be referred to as techniques. A component such as a processor or a memory described as being configured to perform a task includes both a general component that is temporarily configured to perform the task at a given time or a specific component that is manufactured to perform the task. In general, the order of the steps of disclosed processes may be altered within the scope of the invention.
A detailed description of one or more embodiments of the invention is provided below along with accompanying figures that illustrate the principles of the invention. The invention is described in connection with such embodiments, but the invention is not limited to any embodiment. The scope of the invention is limited only by the claims and the invention encompasses numerous alternatives, modifications and equivalents. Numerous specific details are set forth in the following description in order to provide a thorough understanding of the invention. These details are provided for the purpose of example and the invention may be practiced according to the claims without some or all of these specific details. For the purpose of clarity, technical material that is known in the technical fields related to the invention has not been described in detail so that the invention is not unnecessarily obscured.
An improved DMOS device and an associated fabrication process are disclosed. The device includes a drain, a body and a source. The gate of the device is disposed in a gate trench that extends through the source and the body into the drain. In proximity of the gate trench and adjacent to the source, there is a source body contact trench with an anti-punch through implant disposed along the trench wall. The top surface of the gate extends substantially above the top surface of the body, thus insuring gate-source overlap and allowing source region to be shallow. The process for fabricating the device includes forming a hard mask on a substrate, forming a gate trench in the substrate through the hard mask, depositing gate material in the gate trench, removing the hard mask to leave a gate trench, forming a source body contact trench having a trench wall, and forming an anti-punch through implant.
For the purpose of example, N-channel devices with source and drain made of N-type material and body made of P-type material are discussed in detail throughout this specification. The techniques and structures disclosed herein are also applicable to P-channel devices. FIG. 1 is a cross sectional view of a double-diffused metal oxide semiconductor (DMOS) device embodiment. In this example, device 100 includes a drain that is formed on a N+-type semiconductor substrate 103, extending into an epitaxial (epi) layer 104 of N−-type semiconductor that is formed on substrate 103. Gate trenches such as 111, 113, and 115 are etched in epi layer 104, and gate oxide layers such as 121, 123 and 125 are formed inside the gate trenches. Gates 131, 133 and 135 are disposed inside gate trenches 111, 113 and 115, respectively, and are insulated from the epi layer by the oxide layers. The gates are made of a conductive material such as polycrystalline silicon (poly) and the oxide layers are made of an insulating material such as thermal oxide.
Source regions 151, 153 and 155 are embedded in body regions 141, 143 and 145, respectively. The source regions extend downward from the top surface of the body into the body itself. In the embodiment shown, gate 131 has a gate top surface that extends substantially above the top surface of the body where the source is embedded. Such a configuration guarantees the overlap of the gate and the source, allowing the source region to be shallower than a source region in a device with a recessed gate, and increases device efficiency and performance. The amount by which the gate poly top surface extends above the source-body junction may vary for different embodiments. The structure is also applicable to devices with gates that do not extend above the top surface of the body.
A set of source body contact trenches 112, 114 and 116 are formed between the gates. For example, contact trench 112 penetrates through source region 151 forming regions 151 a and 151 b adjacent to the gate and through body region 141 forming regions 141 a and 141 b adjacent to the trench. During operation, the drain and body regions together act as a diode, referred to as the body diode. A dielectric material layer is disposed over the gate to insulate the gate from source-body contact. Appropriate dielectric material includes thermal oxide, low temperature oxide (LTO), boro-phospho-silicate glass (BPSG), etc. The dielectric material forms insulating regions such as 132, 134 and 136 on top of the gates as well as on top of the body and source regions.
In the example shown, the FET channel is formed along the gate trench sidewall between the source and body junctions. In a device with a short channel region, as the voltage between the source and the drain increases, the depletion region expands and may eventually reach the source junction. This phenomenon, referred to as punch through, limits the extent to which the channel may be shortened. To prevent punch through, regions such as 161 a, 161 b, 163 a, 163 b, 165 a and 165 b along the walls of the source body contact trench are heavily doped with P type material to form P+-type regions. The P+-type regions prevent the depletion region from encroaching upon the source region. Thus, these implants are sometimes referred to as anti-punch through implants. In some embodiments, to achieve pronounced anti-punch through effects, the P+ regions are disposed as close as possible to the channel region and/or as close as it is allowed by manufacturing alignment capability and P+ sidewall dopant penetration control. In some embodiments, the misalignment between the trench contact and the gate trench is minimized by self-aligning the contact, and the trench contact is placed as closely centered between gate trenches as possible. With these structural enhancements, it is possible to shorten the channel such that the net charge in the channel per unit area is well below the minimum charge needed to prevent punch through in an ideal unprotected structure. The anti-punch through implants makes it possible to construct very shallow trench short-channel devices, thus improving on-resistance Rdson and reducing the gate capacitance. The anti-punch through implants also improve body contact resistance.
A layer of metal suitable for making Schottky contact with the lightly doped drain (such as titanium (Ti), platinum (Pt), palladium (Pd), tungsten (W) or any other appropriate material) is deposited on the bottom of source body contact trenches 112, 114 and 116, to form contact electrodes 122, 124 and 126, respectively. Since the punch-through implants are disposed along the walls of the trenches but not along the bottoms of the trenches, the contact electrodes are in contact with N− drain region 104. Together, the contact electrodes and the drain region form Schottky diodes that are in parallel with the body diode. The Schottky diodes reduce the body diode forward drop and minimize the stored charge, making the MOSFET more efficient. A layer of metal 180 is deposited over the Schottky metal to form source body contact. In some embodiments, metal layer 180 is made of aluminum (Al) or made of a Ti/TiN/Al stack.
In some embodiments, a single metal that is capable of simultaneously forming a Schottky contact to the N− drain and forming good ohmic contact to the P+ body and N+ source (e.g. platinum) is used. Thus, the Schottky metal is not necessarily placed in the form of a plug on the bottom of the source-body contact trench. On the other hand, placing the bottom Schottky metal in the form of a plug on the bottom of the source-body trench can be useful for blocking the anti-punch through implant from getting into the N− drain region.
In FIG. 3B , the SiO2 in the exposed areas is removed, leaving a SiO2 hard mask 410 for silicon etching. In FIG. 3C , the silicon is etched anisotropically, leaving trenches such as 420. The gate material is deposited in the trenches. The gate that is later formed within the trench has sides that are substantially perpendicular to the top surface of the substrate. In FIG. 3D , SiO2 hard mask 410 is etched back by an appropriate amount so that the trench walls remain approximately aligned with the edge of the hard mask after later etching steps. SiO2 is the mask material used in this embodiment because etching using a SiO2 hard mask leaves relatively straight trench walls that mutually align with the sides of the mask. Other material may be used as appropriate. Certain other types of material traditionally used for hard mask etching, such as Si3N4, may leave the etched trench walls with a curvature that is less desirable for gate formation in the following steps.
In FIG. 3E , the substrate is etched isotropically to round out the bottoms of the trenches. The trench is approximately between 0.5-2.5 μm deep and approximately between 0.2-1.5 μm wide in some embodiments; other dimensions can also be used. To provide a smooth surface for growing gate dielectric material, a sacrificial layer of SiO 2 430 is grown in the trenches. This layer is then removed by the process of wet etching. In FIG. 3G , a layer of SiO 2 432 is grown thermally in the trenches as dielectric material.
In FIG. 3H , poly 440 is deposited to fill up the trenches. In this case, the poly is doped to obtain the appropriate gate resistance. In some embodiments, doping takes place as the poly layer is deposited (in situ). In some embodiments, the poly is doped after the deposition. In FIG. 31 , the poly layer on top of the SiO2 is etched back to form gates such as 442. At this point, top surface 444 of the gate is still recessed relative to top surface 448 of the SiO2; however, top surface 444 of the gate is higher than top layer 446 of the silicon. In some embodiments, no mask is used in poly etch back. In some embodiments, a mask is used in poly etch back to eliminate the use of an additional mask in the following body implanting process. In FIG. 3J , the SiO2 hard mask is removed. In some embodiments, dry etch is used for hard mask removal. The etching process stops when the top silicon surface is encountered, leaving the poly gate extending beyond the substrate surface where source and body dopants will be implanted. In some embodiments, the gate extends beyond the substrate surface by approximately between 300Å to 20000 Å. Other values can also be used. A SiO2 hard mask is used in these embodiments since it provides the desired amount of gate extension beyond the substrate surface in a controllable fashion. A screen oxide may then be grown across the wafer.
In FIG. 3K , a photoresist layer 450 is patterned on the body surface using a body mask. The unmasked regions are implanted with body dopant. Dopant material such as boron ions is implanted by bombarding the substrate surface with the dopant material, or any other appropriate implantation methods. The photoresist is then removed and the wafer is heated to thermally diffuse the implanted body dopant via a process sometimes referred to as body drive. Body region 460 is then formed. In some embodiments, the energy used for implanting the body dopant is approximately between 30-200 Key, the dose is approximately between 5E12-4E13 ions/cm2, and the resulting body depth is approximately between 0.3-2.4 μm. Other depths can be achieved by varying factors including the implant energy and dose. In some embodiments, a mask is not used in body implantation.
In FIG. 3L , a photoresist layer 610 is patterned to allow source dopant to be implanted in region 612. In this example, arsenic ions penetrate the silicon in the unmasked areas to form N+ type source. In some embodiments, the energy used for implanting the source dopant is approximately between 5-80 Key, the dose is approximately between 1E15-1E16 ions/cm2, and the resulting source depth is approximately between 0.05-0.5 μm. Further depth reduction can be achieved by varying factors such as the doping energy and dose. The photoresist is then removed and the wafer is heated to thermally diffuse the implanted source dopant via a source drive process. Other implant processes may also be used as appropriate. In FIG. 3M , a dielectric (e.g. BPSG) layer 620 is disposed on the top surface of the device after source drive, and densified if needed. An etch mask 614 is then formed.
In FIG. 3N , contact trench etch is performed to form trenches such as 622, 624 and 626. Sections of the source implant and the body implant are etched away in the appropriate areas. In FIG. 3O , punch-through prevention implants 630 and 632 are formed along the vertical walls of contact trenches 622 and 624. In some embodiments, the implants are deposited by bombarding ions at an angle onto the sidewalls of the trenches. In other embodiments, implants 630 and 632 are formed using a contact etch process, which is described in more details below. In FIG. 3P , a metal stack such as Ti+TiN+Al—Si—Cu is disposed to form a contact. A mask etch 640 separates the gate metal contact from the source-body contact. Since the trench such as 624 serve as contact openings where the metal and the semiconductor meet, sharp curvature in corner regions may lead to high electric fields and degrade device breakdown. In device 350 shown, the trenches have round and smooth shapes without sharp corners, thus avoiding low breakdowns due to high electric fields.
A DMOS device and its fabrication have been disclosed. The techniques are also applicable to other semiconductor device types such as Insulated Gate Bipolar Transistors (IGBTs) and MOS-Controlled Thyristors (MCTs) where shielding the channel area using a punch through prevention implant is desirable.
Although the foregoing embodiments have been described in some detail for purposes of clarity of understanding, the invention is not limited to the details provided. There are many alternative ways of implementing the invention. The disclosed embodiments are illustrative and not restrictive.
Claims (17)
1. A method of fabricating a semiconductor device, comprising:
forming a mask on a substrate having a top substrate surface;
forming a gate trench in the substrate, through the mask;
depositing gate material in the gate trench;
removing the mask to leave a gate structure;
implanting a body region;
implanting a source region;
forming a source body contact trench having a trench wall and a trench bottom;
forming a plug in the source body contact trench, wherein the plug extends below a bottom of the body region;
disposing conductive material in the source body contact trench, on top of the plug;
disposing a conductive contact layer along at least a portion of the trench wall, wherein the conductive contact layer is in contact with at least a portion of the source region; and
forming a drain; wherein:
the conductive contact layer and the drain form a Schottky diode.
2. The method of claim 1 , further comprising disposing an anti-punch through implant along at least a section of the trench wall but not along the trench bottom.
3. The method of claim 2 , wherein the anti-punch through implant includes a region heavily doped with P type material.
4. The method of claim 2 , wherein:
the anti-punch through region has a cross sectional depth measured in the direction perpendicular to the trench wall of the source body contact trench, and a cross sectional length that is measured in the direction along the source body contact trench wall; and
the cross sectional depth is substantially less than the cross sectional length.
5. The method of claim 1 , wherein the body region has a body top surface, and the gate structure has a gate top surface that extends substantially above the body top surface.
6. The method of claim 1 , wherein the source region has a source top surface, and the gate structure has a gate top surface that extends substantially above the source top surface.
7. The method of claim 1 , further comprising forming an electrode within the source body contact trench, such that the electrode is at least in part in physical contact with the source and at least in part in physical contact with an anti-punch through implant.
8. The method of claim 7 , wherein forming the electrode includes using a metal that is suitable for providing Ohmic contact to the source region and the body region.
9. The method of claim 7 , wherein forming the electrode includes using a metal that is suitable for forming a Schottky diode with the drain.
10. The method of claim 7 , wherein forming the electrode includes using a metal that is suitable for both providing Ohmic contact to the source region and the body regions and for forming a Schottky diode to the drain.
11. The method of claim 7 , wherein the electrode and the drain form a Schottky diode.
12. The method of claim 7 , wherein the electrode and the drain form a Schottky diode situated below a body diode of the device.
13. The method of claim 7 , wherein the electrode and the drain form a Schottky diode, and wherein a metal layer is disposed over the electrode to form a source body contact.
14. The method of claim 7 , wherein the source body contact trench extends through the body region to the drain.
15. The method of claim 1 , wherein the source body contact trench is formed to have a smooth shape.
16. A method of fabricating a semiconductor device, comprising:
forming a mask on a substrate having a top substrate surface;
forming a gate trench in the substrate, through the mask;
depositing gate material in the gate trench;
removing the mask to leave a gate structure;
implanting a body region;
implanting a source region;
forming a source body contact trench having a trench wall and a trench bottom;
forming a plug in the source body contact trench, wherein the plug extends below a bottom of the body region;
disposing conductive material in the source body contact trench, on top of the plug; and
disposing an anti-punch through implant along at least a section of the trench wall but not along the trench bottom; wherein
the anti-punch through implant does not extend substantially below top surface of the plug.
17. A method of fabricating a semiconductor device, comprising:
forming a mask on a substrate having a top substrate surface;
forming a gate trench in the substrate, through the mask;
depositing gate material in the gate trench;
removing the mask to leave a gate structure;
implanting a body region;
implanting a source region;
forming a source body contact trench having a trench wall and a trench bottom;
forming a plug in the source body contact trench, wherein the plug extends below a bottom of the body region;
disposing conductive material in the source body contact trench, on top of the plug; and
disposing a conductive contact layer along at least a portion of the trench wall, wherein
the plug comprises a dielectric material overlaying a portion of the conductive contact layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/604,286 US8597998B2 (en) | 2005-02-11 | 2012-09-05 | Power MOS device fabrication |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/056,346 US7285822B2 (en) | 2005-02-11 | 2005-02-11 | Power MOS device |
US11/900,616 US7605425B2 (en) | 2005-02-11 | 2007-09-11 | Power MOS device |
US12/384,172 US7923774B2 (en) | 2005-02-11 | 2009-03-31 | Power MOS device with conductive contact layer |
US13/043,721 US8288229B2 (en) | 2005-02-11 | 2011-03-09 | Power MOS device fabrication |
US13/604,286 US8597998B2 (en) | 2005-02-11 | 2012-09-05 | Power MOS device fabrication |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/043,721 Continuation US8288229B2 (en) | 2005-02-11 | 2011-03-09 | Power MOS device fabrication |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120329225A1 US20120329225A1 (en) | 2012-12-27 |
US8597998B2 true US8597998B2 (en) | 2013-12-03 |
Family
ID=36793762
Family Applications (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/056,346 Expired - Lifetime US7285822B2 (en) | 2005-02-11 | 2005-02-11 | Power MOS device |
US11/900,603 Expired - Lifetime US7800169B2 (en) | 2005-02-11 | 2007-09-11 | Power MOS device |
US11/900,616 Expired - Lifetime US7605425B2 (en) | 2005-02-11 | 2007-09-11 | Power MOS device |
US12/384,172 Expired - Lifetime US7923774B2 (en) | 2005-02-11 | 2009-03-31 | Power MOS device with conductive contact layer |
US13/043,721 Expired - Fee Related US8288229B2 (en) | 2005-02-11 | 2011-03-09 | Power MOS device fabrication |
US13/604,286 Expired - Lifetime US8597998B2 (en) | 2005-02-11 | 2012-09-05 | Power MOS device fabrication |
Family Applications Before (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/056,346 Expired - Lifetime US7285822B2 (en) | 2005-02-11 | 2005-02-11 | Power MOS device |
US11/900,603 Expired - Lifetime US7800169B2 (en) | 2005-02-11 | 2007-09-11 | Power MOS device |
US11/900,616 Expired - Lifetime US7605425B2 (en) | 2005-02-11 | 2007-09-11 | Power MOS device |
US12/384,172 Expired - Lifetime US7923774B2 (en) | 2005-02-11 | 2009-03-31 | Power MOS device with conductive contact layer |
US13/043,721 Expired - Fee Related US8288229B2 (en) | 2005-02-11 | 2011-03-09 | Power MOS device fabrication |
Country Status (7)
Country | Link |
---|---|
US (6) | US7285822B2 (en) |
EP (1) | EP1856743A4 (en) |
JP (1) | JP5323359B2 (en) |
KR (1) | KR100904378B1 (en) |
CN (1) | CN101107718B (en) |
TW (1) | TWI318454B (en) |
WO (1) | WO2006086636A2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9853144B2 (en) * | 2016-01-18 | 2017-12-26 | Texas Instruments Incorporated | Power MOSFET with metal filled deep source contact |
US10103140B2 (en) | 2016-10-14 | 2018-10-16 | Alpha And Omega Semiconductor Incorporated | Switch circuit with controllable phase node ringing |
US10224321B2 (en) | 2013-05-23 | 2019-03-05 | Magnachip Semiconductor, Ltd. | Semiconductor device with schottky diode and manufacturing method thereof |
US10388781B2 (en) | 2016-05-20 | 2019-08-20 | Alpha And Omega Semiconductor Incorporated | Device structure having inter-digitated back to back MOSFETs |
US10446545B2 (en) | 2016-06-30 | 2019-10-15 | Alpha And Omega Semiconductor Incorporated | Bidirectional switch having back to back field effect transistors |
Families Citing this family (91)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8362547B2 (en) * | 2005-02-11 | 2013-01-29 | Alpha & Omega Semiconductor Limited | MOS device with Schottky barrier controlling layer |
US8748268B1 (en) * | 2012-12-20 | 2014-06-10 | Alpha to Omega Semiconductor, Inc. | Method of making MOSFET integrated with schottky diode with simplified one-time top-contact trench etching |
US7948029B2 (en) * | 2005-02-11 | 2011-05-24 | Alpha And Omega Semiconductor Incorporated | MOS device with varying trench depth |
US7285822B2 (en) * | 2005-02-11 | 2007-10-23 | Alpha & Omega Semiconductor, Inc. | Power MOS device |
US8093651B2 (en) * | 2005-02-11 | 2012-01-10 | Alpha & Omega Semiconductor Limited | MOS device with integrated schottky diode in active region contact trench |
US8283723B2 (en) * | 2005-02-11 | 2012-10-09 | Alpha & Omega Semiconductor Limited | MOS device with low injection diode |
US9685524B2 (en) | 2005-03-11 | 2017-06-20 | Vishay-Siliconix | Narrow semiconductor trench structure |
WO2006108011A2 (en) * | 2005-04-06 | 2006-10-12 | Fairchild Semiconductor Corporation | Trenched-gate field effect transistors and methods of forming the same |
JP4890780B2 (en) * | 2005-04-11 | 2012-03-07 | ルネサスエレクトロニクス株式会社 | Field effect transistor |
JP2008546216A (en) | 2005-06-10 | 2008-12-18 | フェアチャイルド・セミコンダクター・コーポレーション | Charge balanced field effect transistor |
KR100650828B1 (en) * | 2005-06-16 | 2006-11-27 | 주식회사 하이닉스반도체 | Recess gate formation method of semiconductor device |
US7687851B2 (en) * | 2005-11-23 | 2010-03-30 | M-Mos Semiconductor Sdn. Bhd. | High density trench MOSFET with reduced on-resistance |
JP2007194333A (en) * | 2006-01-18 | 2007-08-02 | Elpida Memory Inc | Manufacturing method of semiconductor device |
US9159568B2 (en) * | 2006-02-04 | 2015-10-13 | Cypress Semiconductor Corporation | Method for fabricating memory cells having split charge storage nodes |
US8409954B2 (en) | 2006-03-21 | 2013-04-02 | Vishay-Silconix | Ultra-low drain-source resistance power MOSFET |
ITTO20060785A1 (en) * | 2006-11-02 | 2008-05-03 | St Microelectronics Srl | MOS DEVICE RESISTANT TO IONIZING RADIATION |
US20080206944A1 (en) * | 2007-02-23 | 2008-08-28 | Pan-Jit International Inc. | Method for fabricating trench DMOS transistors and schottky elements |
JP2008218711A (en) * | 2007-03-05 | 2008-09-18 | Renesas Technology Corp | Semiconductor device, manufacturing method thereof, and power supply device |
US20080246082A1 (en) * | 2007-04-04 | 2008-10-09 | Force-Mos Technology Corporation | Trenched mosfets with embedded schottky in the same cell |
US9716156B2 (en) * | 2015-05-02 | 2017-07-25 | Alpha And Omega Semiconductor Incorporated | Device structure and manufacturing method using HDP deposited source-body implant block |
TW200905752A (en) * | 2007-07-18 | 2009-02-01 | Nanya Technology Corp | Semeconductor device with long channel and manufacturing method thereof |
DE102007046556A1 (en) * | 2007-09-28 | 2009-04-02 | Infineon Technologies Austria Ag | Semiconductor device with copper metallizations |
TW200921912A (en) * | 2007-11-05 | 2009-05-16 | Anpec Electronics Corp | Power transistor capable of decreasing capacitance between gate and drain |
CN101465376B (en) * | 2007-12-21 | 2012-07-04 | 万国半导体股份有限公司 | MOS device with low injection diode |
KR100922934B1 (en) | 2007-12-26 | 2009-10-22 | 주식회사 동부하이텍 | Semiconductor device and manufacturing method |
JP2009246225A (en) * | 2008-03-31 | 2009-10-22 | Rohm Co Ltd | Semiconductor device |
US8067798B2 (en) * | 2008-03-31 | 2011-11-29 | Rohm Co., Ltd. | Semiconductor device |
US8269263B2 (en) * | 2008-05-12 | 2012-09-18 | Vishay-Siliconix | High current density power field effect transistor |
US8193579B2 (en) * | 2008-07-29 | 2012-06-05 | Rohm Co., Ltd. | Trench type semiconductor device and fabrication method for the same |
US20100090270A1 (en) * | 2008-10-10 | 2010-04-15 | Force Mos Technology Co. Ltd. | Trench mosfet with short channel formed by pn double epitaxial layers |
US8298889B2 (en) * | 2008-12-10 | 2012-10-30 | Semiconductor Components Industries, Llc | Process of forming an electronic device including a trench and a conductive structure therein |
JP2014225692A (en) * | 2008-12-25 | 2014-12-04 | ローム株式会社 | Semiconductor device and method of manufacturing semiconductor device |
JP5588670B2 (en) | 2008-12-25 | 2014-09-10 | ローム株式会社 | Semiconductor device |
US8188538B2 (en) | 2008-12-25 | 2012-05-29 | Rohm Co., Ltd. | Semiconductor device and method of manufacturing semiconductor device |
US7879686B2 (en) * | 2009-01-16 | 2011-02-01 | Infineon Technologies Austria Ag | Semiconductor device and method for manufacturing |
US8101993B2 (en) * | 2009-03-18 | 2012-01-24 | Force Mos Technology Co., Ltd. | MSD integrated circuits with shallow trench |
US8410489B2 (en) | 2009-04-30 | 2013-04-02 | Panasonic Corporation | Semiconductor element, semiconductor device, and power converter |
CN101567338A (en) * | 2009-06-04 | 2009-10-28 | 上海宏力半导体制造有限公司 | Manufacturing method for power MOS transistor |
US7800170B1 (en) * | 2009-07-31 | 2010-09-21 | Alpha & Omega Semiconductor, Inc. | Power MOSFET device with tungsten spacer in contact hole and method |
JP4955128B2 (en) * | 2009-08-19 | 2012-06-20 | パナソニック株式会社 | Semiconductor element, semiconductor device, and power converter |
CN102034708B (en) * | 2009-09-27 | 2012-07-04 | 无锡华润上华半导体有限公司 | Manufacturing method of trench DMOS (double-diffused metal oxide semiconductor) transistor |
JP2011086679A (en) * | 2009-10-13 | 2011-04-28 | Elpida Memory Inc | Semiconductor device and method for manufacturing semiconductor device |
US8138605B2 (en) * | 2009-10-26 | 2012-03-20 | Alpha & Omega Semiconductor, Inc. | Multiple layer barrier metal for device component formed in contact trench |
US20110121387A1 (en) * | 2009-11-23 | 2011-05-26 | Francois Hebert | Integrated guarded schottky diode compatible with trench-gate dmos, structure and method |
US8362555B2 (en) * | 2009-11-24 | 2013-01-29 | Intersil Americas Inc. | Voltage converter and systems including same |
US8368140B2 (en) * | 2009-12-03 | 2013-02-05 | Diodes Incorporated | Trench MOS device with Schottky diode and method for manufacturing same |
JP4791572B2 (en) * | 2009-12-21 | 2011-10-12 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP2011134910A (en) | 2009-12-24 | 2011-07-07 | Rohm Co Ltd | Sic field effect transistor |
US8492225B2 (en) * | 2009-12-30 | 2013-07-23 | Intersil Americas Inc. | Integrated trench guarded schottky diode compatible with powerdie, structure and method |
US20110156682A1 (en) * | 2009-12-30 | 2011-06-30 | Dev Alok Girdhar | Voltage converter with integrated schottky device and systems including same |
US20110156810A1 (en) * | 2009-12-30 | 2011-06-30 | Intersil Americas Inc. | Integrated dmos and schottky |
CN101853850B (en) * | 2010-03-17 | 2011-10-26 | 无锡新洁能功率半导体有限公司 | Super barrier semiconductor rectifying device and manufacture method thereof |
US8264035B2 (en) * | 2010-03-26 | 2012-09-11 | Force Mos Technology Co., Ltd. | Avalanche capability improvement in power semiconductor devices |
US7994001B1 (en) * | 2010-05-11 | 2011-08-09 | Great Power Semiconductor Corp. | Trenched power semiconductor structure with schottky diode and fabrication method thereof |
TWI418015B (en) * | 2010-05-13 | 2013-12-01 | Great Power Semiconductor Corp | Power semiconductor structure with field effect rectifying element and manufacturing method thereof |
US9653597B2 (en) * | 2010-05-20 | 2017-05-16 | Infineon Technologies Americas Corp. | Method for fabricating a shallow and narrow trench FET and related structures |
CN102347359B (en) * | 2010-07-29 | 2014-03-26 | 万国半导体股份有限公司 | Power metal oxide semiconductor field effect transistor (MOSFET) device and method for manufacturing same |
US8580667B2 (en) | 2010-12-14 | 2013-11-12 | Alpha And Omega Semiconductor Incorporated | Self aligned trench MOSFET with integrated diode |
US20120175699A1 (en) * | 2011-01-06 | 2012-07-12 | Force Mos Technology Co., Ltd. | Trench mosfet with super pinch-off regions and self-aligned trenched contact |
US8933506B2 (en) * | 2011-01-31 | 2015-01-13 | Alpha And Omega Semiconductor Incorporated | Diode structures with controlled injection efficiency for fast switching |
US8431470B2 (en) | 2011-04-04 | 2013-04-30 | Alpha And Omega Semiconductor Incorporated | Approach to integrate Schottky in MOSFET |
US8502302B2 (en) | 2011-05-02 | 2013-08-06 | Alpha And Omega Semiconductor Incorporated | Integrating Schottky diode into power MOSFET |
US8692318B2 (en) * | 2011-05-10 | 2014-04-08 | Nanya Technology Corp. | Trench MOS structure and method for making the same |
US8507978B2 (en) | 2011-06-16 | 2013-08-13 | Alpha And Omega Semiconductor Incorporated | Split-gate structure in trench-based silicon carbide power device |
US8610235B2 (en) | 2011-09-22 | 2013-12-17 | Alpha And Omega Semiconductor Incorporated | Trench MOSFET with integrated Schottky barrier diode |
US8723317B2 (en) | 2012-09-14 | 2014-05-13 | Force Mos Technology Co., Ltd. | Trench metal oxide semiconductor field effect transistor with embedded schottky rectifier using reduced masks process |
US9006820B2 (en) | 2012-12-19 | 2015-04-14 | Alpha And Omega Semiconductor Incorporated | Vertical DMOS transistor |
TWI487115B (en) * | 2013-06-07 | 2015-06-01 | Sinopower Semiconductor Inc | Ditch type power element and manufacturing method thereof |
CN103400840B (en) * | 2013-07-01 | 2016-01-27 | 中航(重庆)微电子有限公司 | A kind of super barrier rectifier and preparation method thereof |
US9082790B2 (en) * | 2013-07-18 | 2015-07-14 | Alpha And Omega Semiconductor Incorporated | Normally on high voltage switch |
DE102014110681B4 (en) * | 2014-07-29 | 2019-06-06 | Infineon Technologies Ag | REVERSE LEADING IGBT AND MANUFACTURING METHOD THEREFOR |
KR102232766B1 (en) * | 2015-01-05 | 2021-03-26 | 삼성전자주식회사 | Semiconductor devices and method of manufacturing the same |
JP6168370B2 (en) * | 2015-12-17 | 2017-07-26 | ローム株式会社 | SiC field effect transistor |
WO2018042835A1 (en) * | 2016-08-31 | 2018-03-08 | 住友電気工業株式会社 | Silicon carbide semiconductor device and method for manufacturing same |
US10056461B2 (en) | 2016-09-30 | 2018-08-21 | Alpha And Omega Semiconductor Incorporated | Composite masking self-aligned trench MOSFET |
US10199492B2 (en) | 2016-11-30 | 2019-02-05 | Alpha And Omega Semiconductor Incorporated | Folded channel trench MOSFET |
WO2018140842A2 (en) * | 2017-01-30 | 2018-08-02 | Hongjian Wu | Insulate gate hybrid mode transistor |
JP2019102669A (en) | 2017-12-04 | 2019-06-24 | 株式会社東芝 | Semiconductor device |
JP7123613B2 (en) * | 2018-02-02 | 2022-08-23 | 株式会社東芝 | semiconductor equipment |
EP3664136A1 (en) * | 2018-12-06 | 2020-06-10 | Nexperia B.V. | Semiconductor device with integrated clamp diode |
JP7199270B2 (en) * | 2019-03-20 | 2023-01-05 | 株式会社東芝 | Semiconductor devices and semiconductor circuits |
TWI739087B (en) * | 2019-04-11 | 2021-09-11 | 台灣茂矽電子股份有限公司 | Manufacturing method of split gate structure and split gate structure |
CN111987158B (en) * | 2019-05-24 | 2024-05-17 | 长鑫存储技术有限公司 | Trench array transistor structure and preparation method thereof |
CN111029398A (en) * | 2019-11-24 | 2020-04-17 | 中电国基南方集团有限公司 | Groove type MOSFET power device and preparation method thereof |
US11776994B2 (en) | 2021-02-16 | 2023-10-03 | Alpha And Omega Semiconductor International Lp | SiC MOSFET with reduced channel length and high Vth |
CN113257917B (en) * | 2021-03-29 | 2023-04-14 | 重庆中科渝芯电子有限公司 | A planar MOSFET with integrated rectifier and its manufacturing method |
CN113224164B (en) * | 2021-04-21 | 2022-03-29 | 电子科技大学 | Super junction MOS device |
TWI823410B (en) | 2021-06-02 | 2023-11-21 | 新加坡商發明與合作實驗室有限公司 | Transistor structure with increased gate dielectric thickness between gate-to-drain overlap region |
US20230027524A1 (en) * | 2021-07-23 | 2023-01-26 | Invention And Collaboration Laboratory Pte. Ltd. | Transistor with controllable source/drain structure |
CN113972203B (en) * | 2021-11-16 | 2024-08-27 | 无锡先瞳半导体科技有限公司 | Trench MOS power device integrating Schottky diode and its manufacturing process |
CN116344612B (en) * | 2023-05-24 | 2023-08-04 | 湖北九峰山实验室 | Vertical power device and manufacturing method thereof |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5693569A (en) * | 1995-01-26 | 1997-12-02 | Fuji Electric Co., Ltd. | Method of forming silicon carbide trench mosfet with a schottky electrode |
US6686814B2 (en) | 1998-10-16 | 2004-02-03 | Paratek Microwave, Inc. | Voltage tunable varactors and tunable devices including such varactors |
US20050167742A1 (en) * | 2001-01-30 | 2005-08-04 | Fairchild Semiconductor Corp. | Power semiconductor devices and methods of manufacture |
US20070278565A1 (en) | 2006-05-30 | 2007-12-06 | Semiconductor Components Industries, Llc | Semiconductor device having sub-surface trench charge compensation regions and method |
US7564097B2 (en) | 2004-05-14 | 2009-07-21 | Kabushiki Kaisha Toshiba | Trench-gated MOSFET including schottky diode therein |
US20090212358A1 (en) * | 2003-08-04 | 2009-08-27 | Renesas Technology Corporation. | Semiconductor device and a method of manufacturing the same |
US7667264B2 (en) | 2004-09-27 | 2010-02-23 | Alpha And Omega Semiconductor Limited | Shallow source MOSFET |
Family Cites Families (55)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4156246A (en) * | 1977-05-25 | 1979-05-22 | Bell Telephone Laboratories, Incorporated | Combined ohmic and Schottky output transistors for logic circuit |
GB2111745B (en) * | 1981-12-07 | 1985-06-19 | Philips Electronic Associated | Insulated-gate field-effect transistors |
JPH0693512B2 (en) | 1986-06-17 | 1994-11-16 | 日産自動車株式会社 | Vertical MOSFET |
US5164325A (en) * | 1987-10-08 | 1992-11-17 | Siliconix Incorporated | Method of making a vertical current flow field effect transistor |
US4967245A (en) * | 1988-03-14 | 1990-10-30 | Siliconix Incorporated | Trench power MOSFET device |
US4967243A (en) | 1988-07-19 | 1990-10-30 | General Electric Company | Power transistor structure with high speed integral antiparallel Schottky diode |
US5111253A (en) * | 1989-05-09 | 1992-05-05 | General Electric Company | Multicellular FET having a Schottky diode merged therewith |
JPH03109775A (en) * | 1989-09-25 | 1991-05-09 | Hitachi Ltd | Insulation-gate-type semiconductor device |
US5366914A (en) * | 1992-01-29 | 1994-11-22 | Nec Corporation | Vertical power MOSFET structure having reduced cell area |
GB9306895D0 (en) * | 1993-04-01 | 1993-05-26 | Philips Electronics Uk Ltd | A method of manufacturing a semiconductor device comprising an insulated gate field effect device |
GB9313843D0 (en) | 1993-07-05 | 1993-08-18 | Philips Electronics Uk Ltd | A semiconductor device comprising an insulated gate field effect transistor |
US6229071B1 (en) * | 1994-08-12 | 2001-05-08 | Pioneer Hi-Bred International, Inc. | Fumonisin detoxification compositions and methods |
DE4435458C2 (en) * | 1994-10-04 | 1998-07-02 | Siemens Ag | Semiconductor component controllable by field effect |
US5489797A (en) | 1994-12-19 | 1996-02-06 | Sgs-Thomson Microelectronics, Inc. | Local interconnect structure |
JP3325736B2 (en) | 1995-02-09 | 2002-09-17 | 三菱電機株式会社 | Insulated gate semiconductor device |
JPH08264772A (en) * | 1995-03-23 | 1996-10-11 | Toyota Motor Corp | Field effect semiconductor device |
GB9512089D0 (en) * | 1995-06-14 | 1995-08-09 | Evans Jonathan L | Semiconductor device fabrication |
JPH09102602A (en) | 1995-10-05 | 1997-04-15 | Nippon Telegr & Teleph Corp <Ntt> | MOSFET |
US5886383A (en) * | 1997-01-10 | 1999-03-23 | International Rectifier Corporation | Integrated schottky diode and mosgated device |
US6110799A (en) | 1997-06-30 | 2000-08-29 | Intersil Corporation | Trench contact process |
US6037628A (en) * | 1997-06-30 | 2000-03-14 | Intersil Corporation | Semiconductor structures with trench contacts |
GB9815021D0 (en) * | 1998-07-11 | 1998-09-09 | Koninkl Philips Electronics Nv | Semiconductor power device manufacture |
US6351018B1 (en) | 1999-02-26 | 2002-02-26 | Fairchild Semiconductor Corporation | Monolithically integrated trench MOSFET and Schottky diode |
US6188105B1 (en) * | 1999-04-01 | 2001-02-13 | Intersil Corporation | High density MOS-gated power device and process for forming same |
JP3647676B2 (en) | 1999-06-30 | 2005-05-18 | 株式会社東芝 | Semiconductor device |
JP2001085685A (en) | 1999-09-13 | 2001-03-30 | Shindengen Electric Mfg Co Ltd | Transistor |
US6433396B1 (en) * | 1999-10-05 | 2002-08-13 | International Rectifier Corporation | Trench MOSFET with integrated schottky device and process for its manufacture |
GB9928285D0 (en) * | 1999-11-30 | 2000-01-26 | Koninkl Philips Electronics Nv | Manufacture of trench-gate semiconductor devices |
JP2001345077A (en) * | 2000-03-30 | 2001-12-14 | Toshiba Lighting & Technology Corp | Halogen bulbs and lighting equipment |
DE10026740C2 (en) * | 2000-05-30 | 2002-04-11 | Infineon Technologies Ag | Semiconductor switching element with integrated Schottky diode and method for its production |
US6445035B1 (en) * | 2000-07-24 | 2002-09-03 | Fairchild Semiconductor Corporation | Power MOS device with buried gate and groove |
US6818946B1 (en) | 2000-08-28 | 2004-11-16 | Semiconductor Components Industries, L.L.C. | Trench MOSFET with increased channel density |
US6707127B1 (en) * | 2000-08-31 | 2004-03-16 | General Semiconductor, Inc. | Trench schottky rectifier |
US6608350B2 (en) * | 2000-12-07 | 2003-08-19 | International Rectifier Corporation | High voltage vertical conduction superjunction semiconductor device |
US6710403B2 (en) * | 2002-07-30 | 2004-03-23 | Fairchild Semiconductor Corporation | Dual trench power MOSFET |
US6998678B2 (en) * | 2001-05-17 | 2006-02-14 | Infineon Technologies Ag | Semiconductor arrangement with a MOS-transistor and a parallel Schottky-diode |
JP4225711B2 (en) | 2001-06-29 | 2009-02-18 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US6621107B2 (en) * | 2001-08-23 | 2003-09-16 | General Semiconductor, Inc. | Trench DMOS transistor with embedded trench schottky rectifier |
US6566201B1 (en) * | 2001-12-31 | 2003-05-20 | General Semiconductor, Inc. | Method for fabricating a high voltage power MOSFET having a voltage sustaining region that includes doped columns formed by rapid diffusion |
US6838722B2 (en) * | 2002-03-22 | 2005-01-04 | Siliconix Incorporated | Structures of and methods of fabricating trench-gated MIS devices |
US6784505B2 (en) | 2002-05-03 | 2004-08-31 | Fairchild Semiconductor Corporation | Low voltage high density trench-gated power device with uniformly doped channel and its edge termination technique |
JP2004055803A (en) | 2002-07-19 | 2004-02-19 | Renesas Technology Corp | Semiconductor device |
ITMI20022700A1 (en) | 2002-12-20 | 2004-06-21 | St Microelectronics Srl | INTEGRATED DEVICE WITH SCHOTTKY DIODE AND MOS TRANSITOR |
KR100459872B1 (en) * | 2003-05-07 | 2004-12-03 | 삼성전자주식회사 | Buried channel transistor having trench gate and Method of manufacturing the same |
US7652326B2 (en) * | 2003-05-20 | 2010-01-26 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
US6987305B2 (en) * | 2003-08-04 | 2006-01-17 | International Rectifier Corporation | Integrated FET and schottky device |
JP2006049341A (en) * | 2004-07-30 | 2006-02-16 | Renesas Technology Corp | Semiconductor device and manufacturing method thereof |
US7360651B2 (en) | 2004-10-06 | 2008-04-22 | King Lugger Inc. | Display device for displaying an adjustable spanner |
US7453119B2 (en) * | 2005-02-11 | 2008-11-18 | Alphs & Omega Semiconductor, Ltd. | Shielded gate trench (SGT) MOSFET cells implemented with a schottky source contact |
US7436022B2 (en) * | 2005-02-11 | 2008-10-14 | Alpha & Omega Semiconductors, Ltd. | Enhancing Schottky breakdown voltage (BV) without affecting an integrated MOSFET-Schottky device layout |
US7671439B2 (en) * | 2005-02-11 | 2010-03-02 | Alpha & Omega Semiconductor, Ltd. | Junction barrier Schottky (JBS) with floating islands |
US7285822B2 (en) * | 2005-02-11 | 2007-10-23 | Alpha & Omega Semiconductor, Inc. | Power MOS device |
US7446374B2 (en) * | 2006-03-24 | 2008-11-04 | Fairchild Semiconductor Corporation | High density trench FET with integrated Schottky diode and method of manufacture |
US20080246082A1 (en) | 2007-04-04 | 2008-10-09 | Force-Mos Technology Corporation | Trenched mosfets with embedded schottky in the same cell |
US20090039456A1 (en) | 2007-08-08 | 2009-02-12 | Alpha & Omega Semiconductor, Ltd | Structures and methods for forming Schottky diodes on a P-substrate or a bottom anode Schottky diode |
-
2005
- 2005-02-11 US US11/056,346 patent/US7285822B2/en not_active Expired - Lifetime
-
2006
- 2006-01-20 TW TW095102307A patent/TWI318454B/en active
- 2006-02-10 EP EP06720608A patent/EP1856743A4/en not_active Withdrawn
- 2006-02-10 WO PCT/US2006/004739 patent/WO2006086636A2/en active Application Filing
- 2006-02-10 CN CN2006800033013A patent/CN101107718B/en active Active
- 2006-02-10 JP JP2007555246A patent/JP5323359B2/en not_active Expired - Fee Related
- 2006-02-10 KR KR1020077017613A patent/KR100904378B1/en active Active
-
2007
- 2007-09-11 US US11/900,603 patent/US7800169B2/en not_active Expired - Lifetime
- 2007-09-11 US US11/900,616 patent/US7605425B2/en not_active Expired - Lifetime
-
2009
- 2009-03-31 US US12/384,172 patent/US7923774B2/en not_active Expired - Lifetime
-
2011
- 2011-03-09 US US13/043,721 patent/US8288229B2/en not_active Expired - Fee Related
-
2012
- 2012-09-05 US US13/604,286 patent/US8597998B2/en not_active Expired - Lifetime
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5693569A (en) * | 1995-01-26 | 1997-12-02 | Fuji Electric Co., Ltd. | Method of forming silicon carbide trench mosfet with a schottky electrode |
US6686814B2 (en) | 1998-10-16 | 2004-02-03 | Paratek Microwave, Inc. | Voltage tunable varactors and tunable devices including such varactors |
US20050167742A1 (en) * | 2001-01-30 | 2005-08-04 | Fairchild Semiconductor Corp. | Power semiconductor devices and methods of manufacture |
US20090212358A1 (en) * | 2003-08-04 | 2009-08-27 | Renesas Technology Corporation. | Semiconductor device and a method of manufacturing the same |
US7564097B2 (en) | 2004-05-14 | 2009-07-21 | Kabushiki Kaisha Toshiba | Trench-gated MOSFET including schottky diode therein |
US7667264B2 (en) | 2004-09-27 | 2010-02-23 | Alpha And Omega Semiconductor Limited | Shallow source MOSFET |
US20070278565A1 (en) | 2006-05-30 | 2007-12-06 | Semiconductor Components Industries, Llc | Semiconductor device having sub-surface trench charge compensation regions and method |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10224321B2 (en) | 2013-05-23 | 2019-03-05 | Magnachip Semiconductor, Ltd. | Semiconductor device with schottky diode and manufacturing method thereof |
US10580769B2 (en) | 2013-05-23 | 2020-03-03 | Magnachip Semiconductor, Ltd. | Semiconductor device with schottky diode and manufacturing method thereof |
US9853144B2 (en) * | 2016-01-18 | 2017-12-26 | Texas Instruments Incorporated | Power MOSFET with metal filled deep source contact |
US10707344B2 (en) | 2016-01-18 | 2020-07-07 | Texas Instruments Incorporated | Power MOSFET with metal filled deep source contact |
US10388781B2 (en) | 2016-05-20 | 2019-08-20 | Alpha And Omega Semiconductor Incorporated | Device structure having inter-digitated back to back MOSFETs |
US10446545B2 (en) | 2016-06-30 | 2019-10-15 | Alpha And Omega Semiconductor Incorporated | Bidirectional switch having back to back field effect transistors |
US11031390B2 (en) | 2016-06-30 | 2021-06-08 | Alpha And Omega Semiconductor Incorporated | Bidirectional switch having back to back field effect transistors |
US10103140B2 (en) | 2016-10-14 | 2018-10-16 | Alpha And Omega Semiconductor Incorporated | Switch circuit with controllable phase node ringing |
US10256236B2 (en) | 2016-10-14 | 2019-04-09 | Alpha And Omega Semiconductor Incorporated | Forming switch circuit with controllable phase node ringing |
Also Published As
Publication number | Publication date |
---|---|
WO2006086636A3 (en) | 2007-03-01 |
CN101107718B (en) | 2012-03-28 |
US20090224316A1 (en) | 2009-09-10 |
US7923774B2 (en) | 2011-04-12 |
US20120329225A1 (en) | 2012-12-27 |
KR20070104578A (en) | 2007-10-26 |
EP1856743A4 (en) | 2009-05-27 |
TWI318454B (en) | 2009-12-11 |
US20110207276A1 (en) | 2011-08-25 |
US20080001220A1 (en) | 2008-01-03 |
US20060180855A1 (en) | 2006-08-17 |
WO2006086636A2 (en) | 2006-08-17 |
TW200633208A (en) | 2006-09-16 |
US7605425B2 (en) | 2009-10-20 |
KR100904378B1 (en) | 2009-06-25 |
US8288229B2 (en) | 2012-10-16 |
US7285822B2 (en) | 2007-10-23 |
US7800169B2 (en) | 2010-09-21 |
JP5323359B2 (en) | 2013-10-23 |
EP1856743A2 (en) | 2007-11-21 |
JP2008530800A (en) | 2008-08-07 |
CN101107718A (en) | 2008-01-16 |
US20080001219A1 (en) | 2008-01-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8597998B2 (en) | Power MOS device fabrication | |
US10978585B2 (en) | MOS device with island region | |
US8450794B2 (en) | MOS device with varying contact trench lengths | |
US8928079B2 (en) | MOS device with low injection diode | |
US10763351B2 (en) | Vertical trench DMOSFET having integrated implants forming enhancement diodes in parallel with the body diode |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |