US7952955B2 - Semiconductor memory - Google Patents
Semiconductor memory Download PDFInfo
- Publication number
- US7952955B2 US7952955B2 US12/488,017 US48801709A US7952955B2 US 7952955 B2 US7952955 B2 US 7952955B2 US 48801709 A US48801709 A US 48801709A US 7952955 B2 US7952955 B2 US 7952955B2
- Authority
- US
- United States
- Prior art keywords
- word line
- transistor
- resistance portion
- word
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 44
- 230000015654 memory Effects 0.000 claims abstract description 111
- 230000004913 activation Effects 0.000 claims abstract description 31
- 229910044991 metal oxide Inorganic materials 0.000 claims description 13
- 150000004706 metal oxides Chemical class 0.000 claims description 13
- 238000012546 transfer Methods 0.000 claims description 11
- 230000003068 static effect Effects 0.000 claims description 7
- 230000009849 deactivation Effects 0.000 claims description 5
- 230000008859 change Effects 0.000 claims description 4
- 230000004044 response Effects 0.000 claims description 4
- 230000008878 coupling Effects 0.000 abstract description 3
- 238000010168 coupling process Methods 0.000 abstract description 3
- 238000005859 coupling reaction Methods 0.000 abstract description 3
- 230000007423 decrease Effects 0.000 description 14
- 102100026620 E3 ubiquitin ligase TRAF3IP2 Human genes 0.000 description 9
- 101710140859 E3 ubiquitin ligase TRAF3IP2 Proteins 0.000 description 9
- 230000008901 benefit Effects 0.000 description 9
- 102100031102 C-C motif chemokine 4 Human genes 0.000 description 6
- 101000777470 Mus musculus C-C motif chemokine 4 Proteins 0.000 description 6
- XJCLWVXTCRQIDI-UHFFFAOYSA-N Sulfallate Chemical compound CCN(CC)C(=S)SCC(Cl)=C XJCLWVXTCRQIDI-UHFFFAOYSA-N 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000007257 malfunction Effects 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/08—Word line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, for word lines
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/18—Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
Definitions
- the embodiments discussed herein relate to a semiconductor memory.
- a power supply voltage that is supplied to a semiconductor memory is decreased. Accordingly, variations in the electric characteristics of the transistors such as variations in the threshold voltages of the transistors in a static memory cells occur due to a manufacturing processes of the transistors. The variations in the electric characteristics of the transistors lead to instability of operations of the memory cells, and the yield of the semiconductor memories is reduced.
- a method for adjusting a high-level voltage of a word line in accordance with the electric characteristics of transistors in memory cells is disclosed, for example, in Japanese Laid-Open Patent Publication No. 2007-66493.
- a word driver having a latch function for avoiding a malfunction that is caused by noise of address signals is disclosed, for example, in Japanese Laid-Open Patent Publication No. H8-36881.
- a semiconductor memory which includes a memory cell; a word line coupled to a transfer transistor of the memory cell; a word driver configured to activate the word line; a first resistance portion configured to couple the word line to a low-level voltage line in accordance with an activation of the word line and to decouple the coupling after a first period in an activation period of the word line elapses; a second resistance portion configured to couple the word line to a high-level voltage line in a second period in the activation period wherein the second period is not included in the first period; and a third resistance portion configured to couple the word line to the low-level voltage line in the second period, a resistance of the third resistance portion being higher than a resistance of the first resistance portion, wherein a high-level voltage of the word line in the second period is lower than that of the high-level voltage line by a resistance voltage division of the second resistance portion and the third resistance portion.
- FIG. 1 illustrates a first embodiment
- FIG. 2 illustrates an exemplary word decoder, an exemplary word driver, an exemplary word line control circuit, and an exemplary memory cell array
- FIG. 3 illustrates exemplary operations of a word decoder, a word driver, and a word line control circuit
- FIG. 4 illustrates exemplary electric characteristics of a memory cell
- FIG. 5 illustrates a second embodiment
- FIG. 6 illustrates an exemplary word decoder, an exemplary word driver, and an exemplary word line control circuit
- FIG. 7 illustrates a third embodiment
- FIG. 8 illustrates a fourth embodiment
- FIG. 9 illustrates a fifth embodiment
- FIG. 10 illustrates a sixth embodiment
- FIG. 11 illustrates exemplary operations of a word decoder, a word driver, and a word line control circuit
- FIG. 12 illustrates a seventh embodiment.
- a high-level voltage of a word line promptly decreases to a given value without an increase in power consumption. Furthermore, for example, it is preferable that a high-level voltage of a word line be adjusted in accordance with a change in the electric characteristics of p-channel metal oxide semiconductor (PMOS) transistors of a memory cell.
- PMOS metal oxide semiconductor
- signal lines illustrated in bold indicate that a plurality of signal lines are provided.
- a portion of a block to which the bold line is coupled includes a plurality of circuits.
- Signal lines are labeled with reference symbols representing names of signals transmitted through the signal lines.
- a signal having a reference symbol prefixed with a symbol “/” indicates a negative logic.
- a double-square symbol represents an external terminal such as a pad on a semiconductor chip or a lead of a package containing the semiconductor chip therein. Terminals and signals supplied through the terminals, respectively, are denoted by like reference symbols.
- FIG. 1 illustrates a first embodiment.
- a semiconductor memory may be a static random access memory (SRAM).
- the semiconductor memory may be a semiconductor memory housed in a package.
- the semiconductor memory may be a memory macro (an intellectual property core (IP)) that is embedded in a system large scale integrated circuit (system LSI) or the like.
- IP intellectual property core
- system LSI system large scale integrated circuit
- the semiconductor memory may be a non-clock-synchronized-type semiconductor memory or a clock-synchronized-type semiconductor memory.
- the SRAM is formed on a silicon substrate, for example, using a complementary metal oxide semiconductor (CMOS) process.
- CMOS complementary metal oxide semiconductor
- the SRAM includes an address buffer ADB, a command buffer CMDB, a word decoder WDEC, word drivers WDRV, word line control circuits WLC, a column decoder CDEC, control circuits CNTL, a pre-charge unit PRE, a memory cell array ARY, a sense amplifier unit SA, a column switch unit CSW, and a data input/output unit IOB.
- CMOS complementary metal oxide semiconductor
- the address buffer ADB receives address signals AD via address terminals, and outputs the received address signals AD to the word decoder WDEC and the column decoder CDEC.
- the command buffer CMDB receives command signals CMD, such as a chip select signal /CS and a write enable signal /WE, via command terminals.
- the command buffer CMDB decodes the received command signals CMD, and outputs a read control signal RD or a write control signal WR to each of the control circuits CNTL.
- the control circuit CNTL receives the read control signal RD or the write control signal WR, and outputs control signals, such as timing signals, for causing the word decoder WDEC, the word drivers WDRV, the column decoder CDEC, the pre-charge unit PRE, the sense amplifier unit SA, and the data input/output unit IOB to operate.
- the word decoder WDEC decodes the high order bits of the address signals AD, for example, a row address RAD, and selects one of the word drivers WDRV.
- the selected word driver WDRV activates a corresponding one of word lines WL, which are indicated by the row address RAD, from a low level, for example, a ground VSS, to a high level, for example, a power supply voltage VDD for a given period.
- the word decoder WDEC and the word driver WDRV operate in response to a word clock signal /WLCK and a word activate signal WLP, which is supplied from an appropriate one of the control circuits CNTL.
- Each of the word line control circuits WLC adjusts a high-level voltage of a corresponding one of the word lines WL in accordance with the electric characteristics of memory cells MC.
- the column decoder CDEC decodes the low order bits of the address signals AD, for example, a column address CAD.
- the column decoder CDEC activates, for example, one of column select signals CL, which corresponds to bit line pairs BL and /BL that are indicated by the column address CAD, from a low level, for example, a ground VSS, to a high level, for example, a power supply voltage VDD for a given period.
- the pre-charge unit PRE pre-charges the bit line pairs BL and /BL to a high level in a period in which the memory cells MC are not accessed, and stops pre-charging when the memory cells MC are accessed.
- the word line control circuit WLC may be formed using a dummy memory cell DMC in the memory cell array ARY.
- the memory cell array ARY includes memory cells MC that are disposed in a matrix form.
- the memory cells MC that are arranged in the horizontal direction in FIG. 1 are coupled to a common word line.
- the memory cells MC that are arranged in the vertical direction in FIG. 1 are coupled to common bit line pairs BL and /BL.
- the sense amplifier unit SA includes sense amplifiers, each of which is coupled to one of the bit line pairs BL and /BL.
- the number of sense amplifiers may be the number of memory cells MC that are coupled to one word line WL, for example, 1024.
- Each of the sense amplifiers amplifies the difference between voltages of the bit line pairs BL and /BL, thereby determining a logical value of read data from the memory cell MC.
- the column switch unit CSW includes column switches for coupling the corresponding bit line pairs BL and /BL to the data input/output unit IOB.
- Each of the column switches is turned on when a corresponding column select signal CL is at a high level, and couples a corresponding bit line pairs BL and /BL, which are indicated by the column address CAD, to the data input/output unit IOB.
- 16 column switches are turned on in accordance with one column address CAD.
- the data input/output unit IOB When a read operation is performed, the data input/output unit IOB outputs 16-bit data, which is supplied via the column switches, among plural-bit read data which has been determined by the sense amplifier unit SA to a data input/output terminal I/O.
- the data input/output terminal I/O is, for example, a 16-bit terminal.
- the data input/output unit IOB When a write operation is performed, the data input/output unit IOB outputs 16-bit write data, which is supplied from the data input/output terminal I/O, to the sixteen bit line pairs BL and /BL that are selected by the column switches.
- the write data When a write operation performed, the write data is written into the 16 memory cells MC that are selected in accordance with the column address CAD. Although the operation of the remaining memory cells MC that are coupled to the word line WL corresponding to the memory cells MC into which the write data is written is substantially the same as the read operation, no data is output to the data input/
- FIG. 2 illustrates an exemplary word decoder, an exemplary word driver, an exemplary word line control circuit, and an exemplary memory cell array.
- the exemplary word decoder, the exemplary word driver, the exemplary word line control circuit, and the exemplary memory cell array may be the word decoder WDEC, one of the word drivers WDRV, one of the word line control circuits WLC, and a portion of the memory cell array ARY illustrated in FIG. 1 , respectively.
- the word decoder WDEC, the word driver WDRV, and the word line control circuit WLC that are illustrated in FIG. 2 are disposed, for example, for each of the word lines WL.
- the word decoder WDEC includes a NAND gate C 1 .
- an address decode signal ADEC for selecting the word line WL is at an active level, for example, a high level
- the NAND gate C 1 sets a word enable signal /WLEN to a low level in synchronization with the word activate signal WLP.
- the word decoder WDEC includes a logic circuit that generates the address decode signal ADEC in accordance with the row address RAD.
- the decode logic of the word decoder WDEC may be NAND of the NAND gate C 1 .
- the decode logic of the word decoder WDEC may be decode logic which receives a plurality of address decode signals ADEC and the word activate signal WLP.
- the word driver WDRV includes PMOS transistors P 11 and P 12 and an n-channel metal oxide semiconductor (NMOS) transistor N 11 that are disposed in series between a power supply voltage line VDD and a ground line VSS.
- the gate of the transistor P 11 receives the word clock signal /WLCK.
- the gates of the transistors P 12 and N 11 receive the word enable signal /WLEN.
- the drains of the transistors P 12 and N 11 are coupled to the word line WL.
- the source of the PMOS transistor P 11 may be coupled to a high-level voltage line other than the power supply voltage line VDD.
- the word driver WDRV includes an NMOS transistor N 12 that is disposed between the word line WL and the ground line VSS.
- the NMOS transistor N 12 may be disposed outside the word driver WDRV.
- the source of the NMOS transistor N 12 may be coupled to a low-level voltage line other than the ground line VSS.
- the gate of the transistor N 12 receives the word clock signal /WLCK via a CMOS inverter C 2 .
- the transistor N 12 is turned on so as to couple the word line WL to the ground line VSS. In this case, the transistor N 12 operates as a resistor.
- a current that flows from the word line WL having a high level to the ground line VSS is determined in accordance with an on-resistance of the transistor N 12 .
- the word driver WDRV activates the word line WL to a high level.
- the word line control circuit WLC includes a PMOS transistor P 21 and an NMOS transistor N 21 that are disposed in series between the power supply voltage line VDD and the ground line VSS, and a CMOS inverter C 3 that inverts a signal of the word line WL and outputs the inverted signal to the gate of the transistor P 21 .
- the source of the PMOS transistor P 21 may be coupled to a high-level voltage line other than the power supply voltage line VDD.
- the source of the NMOS transistor N 21 may be coupled to a low-level voltage line other than the ground line VSS.
- the gate of the transistor P 21 receives the output of the CMOS inverter C 3 as a control voltage.
- the transistor P 21 When the word line WL is at a high level, the transistor P 21 is turned on so as to couple the word line WL to the power supply voltage line VDD. In this case, the transistor P 21 operates as a resistor.
- the gate of the transistor N 21 is coupled to the word line WL, and receives a voltage of the word line WL as a control voltage.
- the transistor N 21 is turned on so as to couple the word line WL to the ground line VSS.
- the transistor N 21 operates as a resistor.
- a through current that flows from the power supply voltage line VDD to the ground line VSS via the transistors P 21 and N 21 is determined in accordance with an on-resistance of the transistor P 21 and an on-resistance of the transistor N 21 .
- At least one of the dimensions and the structure of the transistor P 21 may be, for example, substantially the same as those of a transistor P 2 of the memory cell MC.
- the electric characteristics of the transistor P 21 which include the threshold voltage of the transistor P 21 and so forth, may be substantially the same as those of the transistor P 2 .
- At least one of the dimensions and the structure of the transistor N 21 may be, for example, substantially the same as those of a transistor N 2 of the memory cell MC.
- the electric characteristic of the transistor N 21 which include the threshold voltage of the transistor N 21 , may be substantially the same as those of the transistor N 2 .
- the CMOS inverter C 3 may include, for example, transistors that are substantially the same as the transistors P 1 and N 1 of the memory cell MC.
- the dimensions of the transistor N 21 may be smaller than those of the transistor N 12 . Therefore, the on-resistance of the transistor N 21 is higher than that of the transistor N 12 .
- the high-level voltage of the word line WL is determined in accordance with a ratio of on-resistances of the transistors P 11 , P 12 and P 21 to the on-resistances of the transistors N 12 and N 21 .
- the high-level voltage of the word line WL is mainly set in accordance with the transistors P 11 , P 12 , and N 12 having high drive capabilities.
- the high-level voltage of the word line WL is determined in accordance with a ratio of the on-resistance of the transistor P 21 having a low drive capability to the on-resistance of the transistor N 21 having a low drive capability.
- At least one of the dimensions of the transistors P 11 , P 12 , N 11 , and N 12 may be much larger than those of the transistors P 21 and N 21 .
- the dimensions of the transistors P 11 , P 12 , N 11 , and N 12 may be 100 times larger than those of the transistors P 21 and N 21 . Therefore, the drive capabilities of the transistors P 11 , P 12 , N 11 , and N 12 are higher than those of the transistors P 21 and N 21 .
- the dimensions of a transistor are represented by a gate width W of the transistor.
- the drive capability of the transistor is represented by a ratio W/L that is a ratio of the gate width W to a channel length L.
- the channel lengths L of the transistors P 11 , P 12 , N 11 , N 12 , P 21 , and N 21 may be substantially the same.
- the memory cell MC includes the PMOS transistors P 1 and P 2 serving as load transistors, the NMOS transistors N 1 and N 2 serving as driver transistors, and NMOS transistors N 3 and N 4 serving as transfer transistors.
- the structure of the transistor P 1 may be substantially the same as that of the transistor P 2 .
- the structure of the transistor N 1 may be substantially the same as that of the transistor N 2 .
- the structure of the transistor N 3 may be substantially the same as that of the transistor N 4 .
- FIG. 3 illustrates exemplary operations of a word decoder, a word driver, and a word line control circuit.
- the word decoder, the word driver, and the word line control circuit may be the word decoder WDEC, the word driver WDRV, and the word line control circuit WLC illustrated in FIG. 1 , respectively.
- the chip select signal /CS is activated to a low level ((a) of FIG. 3 ).
- the write enable signal /WE is maintained to a high level.
- the write enable signal /WE is activated to a low level in synchronization with the chip select signal /CS ((b) of FIG. 3 ).
- the address signals AD are supplied to the SRAM in synchronization with the chip select signal /CS ((c) of FIG. 3 ).
- the chip select signal /CS, the address signals AD, and the write enable signal /WE are output from a controller such as a central processing unit (CPU) that accesses the SRAM.
- CPU central processing unit
- the word decoder WDEC While the chip select signal /CS is being activated, the word decoder WDEC, such as the WDEC illustrated in FIG. 2 , activates the address decode signal ADEC corresponding to the word line WL, which is indicated by the address signals AD, for example, the row address RAD, to a high level ((d) of FIG. 3 ).
- the control circuit CNTL illustrated in FIG. 1 activates the word activate signal WLP to a high level in synchronization with the chip select signal /CS ((e) of FIG. 3 ).
- An activation period of the word line WL is determined based on the word activate signal WLP.
- the NAND gate C 1 that receives the address decode signal ADEC having a high level activates the word enable signal /WLEN to a low level in synchronization with the word activate signal WLP ((f) of FIG. 3 ).
- the control circuit CNTL activates the word clock signal /WLCK to a low level in a given period in synchronization with the chip select signal /CS ((g) of FIG. 3 ). For example, an activation period ACT 1 of the word clock signal /WLCK is determined based on a period in which the voltage of the word line WL reaches a high level. Because the word line WL is coupled to a large number of memory cells MC, the load capacitance of the word line WL is high. The transistors P 11 and P 12 having high drive capabilities are turned on in the activation period ACT 1 , whereby the voltage of the word line WL promptly changes from a low level to a high level when an access operation, such as the read operation or the write operation, starts.
- an access operation such as the read operation or the write operation
- the drive capability of the transistor N 12 may be higher than that of each of the transistors P 11 and P 12 .
- the transistor N 12 causes a portion of a current that flows into the word line WL via the transistors P 11 and P 12 to flow to the ground line VSS as a through current. Accordingly, the high-level voltage of the word line WL decreases to a desired voltage by the transistor N 12 having a high drive capability.
- the electric characteristics of the transistor N 12 which include the threshold voltage of the transistor N 12 and so forth, are substantially the same as those of the transistor N 1 or N 3 of the memory cell MC.
- the dimensions of the transistor N 12 are small, for example, because the drive capability of the transistor N 12 is low, the high-level voltage of the word line WL does not decreases to a desired voltage.
- the through current that flows through the transistors P 11 , P 12 , and N 12 having high capabilities is high.
- the activation period ACT 1 is a portion of the activation period of the word line WL, for example, 20% to 50% of the activation period of the word line WL. Therefore, a current consumption of the SRAM may be smaller than that of the SRAM where the transistors P 11 , P 12 , and N 12 are turned on in the activation period of the word line WL.
- the word driver WDRV turns off the transistor N 11 and turns on the transistors P 11 , P 12 , and N 12 in synchronization with the word enable signal /WLEN having a low level and the word clock signal /WLCK having a low level.
- the voltage of the word line WL is set to a voltage Vbase that is determined in accordance with a ratio of the on-resistances of the transistors P 11 and P 12 to the on-resistance of the transistor N 12 ((h) of FIG. 3 ).
- the voltage Vbase is determined in accordance with the threshold voltages of the transistors P 11 , P 12 , and N 12 .
- the dimensions of the transistors P 11 , P 12 , and N 12 are different from those of the transistors in the memory cell MC, and positions at which the transistors P 11 , P 12 , and N 12 are provided are distant from the memory cell MC. Therefore, the threshold voltages of the transistors P 11 , P 12 , and N 12 are different from those of the transistors in the memory cell MC.
- the variation in threshold voltage due to variations in production conditions of a semiconductor memory may be substantially the same in each PMOS transistor and each NMOS transistor.
- the voltage Vbase is set to a value according to the threshold voltages of the transistors of the memory cell MC.
- the word clock signal /WLCK is deactivated to a high level, whereby the transistors P 11 and N 12 are turned off ((i) of FIG. 3 ). Thereafter, the through current that flows through the transistors P 11 , P 12 , and N 12 reduces. The transistors P 21 and N 21 are turned on by the high-level voltage of the word line WL. Thus, in an activation period ACT 2 that is the remaining activation period of the word line WL, the through current flows from the power supply voltage line VDD to the ground line VSS via the transistors P 21 and N 21 .
- the dimensions of the transistors P 21 and N 21 are substantially the same as those of the transistors P 1 and N 1 of the memory cell MC, and they may be, for example, small.
- the through current that flows through the transistors P 21 and N 21 is smaller than the through current that flows the transistors P 11 , P 12 , and N 12 . As such, the current consumption of the SRAM where the SRAM is accessed may be reduced.
- the high-level voltage of the word line WL in the activation period ACT 2 is set in accordance with a ratio of the on-resistance (the threshold voltage) of the transistor P 21 to the on-resistance (the threshold voltage) of the transistor N 21 . Further, the voltage of the word line WL is set in accordance with resistance voltage division of the on-resistance of the transistor P 21 and the on-resistance of the transistor N 21 .
- the threshold voltage of the transistor P 21 when the threshold voltage of the transistor P 21 , for example, the absolute value of the threshold voltage of the transistor P 21 , is low, when the threshold voltage of the transistor N 21 , for example, the absolute value of the threshold voltage of the transistor N 21 , is high, or when the threshold voltage of the transistor P 21 , for example, the absolute value of the threshold voltage of the transistor P 21 , is low and the threshold voltage of the transistor N 21 , for example, the absolute value of the threshold voltage of the transistor N 21 , is high, the high-level voltage of the word line WL increases ((j) of FIG. 3 ).
- the threshold voltage of the transistor P 21 for example, the absolute value of the threshold voltage of the transistor P 21
- the threshold voltage of the transistor N 21 for example, the absolute value of the threshold voltage of the transistor N 21
- the threshold voltage of the transistor P 21 is high
- the threshold voltage of the transistor N 21 is low
- the threshold voltage of the transistor P 21 is high
- the threshold voltage of the transistor N 21 is low
- the high-level voltage of the word line WL decreases ((k) of FIG. 3 ).
- the transistors P 21 and N 21 are substantially the same as or similar to the transistors P 2 and N 2 of the memory cell MC, respectively.
- the high-level voltage of the word line WL is adjusted in accordance with the electric characteristics of the transistors in the memory cell MC, which include the threshold voltages of the transistors and so forth.
- the chip select signal /CS may be deactivated to a high level ((l) of FIG. 3 ).
- the address decode signal ADEC is deactivated in synchronization with a change in the address signals AD ((m) of FIG. 3 ).
- the word activate signal WLP is deactivated in synchronization with deactivation of the chip select signal /CS ((n) of FIG. 3 ).
- the word enable signal /WLEN is deactivated in synchronization with deactivation of the address decode signal ADEC or the word activate signal WLP ((o) of FIG. 3 ).
- the transistor P 12 is turned off and the transistor P 11 is turned on in synchronization with deactivated of the word enable signal /WLEN.
- the word line WL is deactivated to a low level ((p) of FIG. 3 ). Still further, the transistors P 21 and N 21 of the word line control circuit WLC are turned off by the level of the word line WL changing to a low level.
- FIG. 4 illustrates exemplary electric characteristics of a memory cell.
- the electric characteristics of a memory cell illustrated in FIG. 4 may be the electric characteristics of the memory cell MC illustrated in FIG. 3 .
- the horizontal axis indicates a threshold voltage Vthn of each of the NMOS transistors N 1 to N 4 .
- the vertical axis indicates a threshold voltage vthp of each of the PMOS transistors P 1 and P 2 .
- the broken lines Typ illustrated in FIG. 4 indicate typical values of the threshold voltages Vthn and vthp, for example, ideal values of the threshold voltages Vthn and Vthp.
- a region indicated by a parallelogram indicates specifications of the threshold voltages Vthn and Vthp.
- the threshold voltages Vthn and Vthp are measured on each chip or each wafer in a manufacturing process of the SRAM. Operation tests are performed on chips having the threshold voltages Vthn and Vthp that fall within the specifications.
- a low level L is stored at a storage node ND 1 that is provided on the transfer transistor N 3 side
- a high level H is stored at a storage node ND 2 that is provided on the transfer transistor N 4 side.
- a read operation margin of the memory cell MC for example, the static noise margin SNM of the memory cell MC, that is illustrated at the upper-left side of FIG. 4 is small.
- a write operation margin of the memory cell MC that is illustrated at the lower-right side of FIG. 4 is small.
- the bit lines BL and /BL are pre-charged in advance to a high level H.
- the threshold voltage Vthn of each of the NMOS transistors N 1 to N 4 is low, the on-resistance of the transfer transistor N 3 decreases. The amount of a current that flows from the bit line BL to the storage node ND 1 via the transfer transistor N 3 increases. Because the threshold voltage Vthn of the driver transistor N 1 is also low, the amount of a current that flows from the storage node ND 1 to the ground line VSS increases. The voltage at the storage node ND 1 may increase due to the current that flows from the bit line BL.
- the transistor N 2 When the low level L is maintained at the storage node ND 1 , the transistor N 2 is turned off. However, the transistor N 2 may be turned on because of an increase in the voltage at the storage node ND 1 , for example, static noise. When the transistor N 2 is turned on, data that is maintained in the memory cell MC may be broken.
- the read operation margin for example, the static noise margin SNM, reduces. Reduction of the read operation margin occurs when the threshold voltage Vthp of each of the PMOS transistors P 1 and P 2 is high, or when the threshold voltage Vthn of each of the NMOS transistors N 1 to N 4 is low and the threshold voltage Vthp of each of the PMOS transistors P 1 and P 2 is high.
- the above-mentioned malfunction in the read operation occurs in the memory cells MC into which data are not written in the write operation, for example, in the memory cells MC that are not selected by the column switches.
- the bit lines BL and /BL are set to a low level or a high level that is opposite to the level at the storage nodes ND 1 and ND 2 , respectively, by the data input/output unit IOB.
- the threshold voltage Vthn of each of the transistors N 1 to N 4 is high, the amount of a current that flows from the storage node ND 2 to the bit line /BL decreases. A current that flows from the storage node ND 2 to the ground line VSS via the driver transistor N 2 decreases. Accordingly, the level at the storage node ND 2 is not easily inverted to a low level.
- the threshold voltage Vthn is high, the write operation margin reduces.
- Reduction of the write operation margin occurs when the threshold voltage Vthp of each of the PMOS transistors P 11 and P 12 is low, or when the threshold voltage Vthn of each of the NMOS transistors N 1 to N 4 is high and the threshold voltage Vthp of each of the PMOS transistors P 11 and P 12 is low.
- the threshold voltage of the transistor N 21 of the word line control circuit WLC may be, for example, substantially the same as the threshold voltage Vthn of the NMOS transistor of the memory cell MC.
- the threshold voltage of the transistor P 21 of the word line control circuit WLC may be, for example, substantially the same as the threshold voltage Vthp of the PMOS transistor of the memory cell MC. Because the on-resistance of the transistor N 21 decreases when the threshold voltage Vthn is low, the high-level voltage of the word line WL decreases. Because the on-resistance of the transistor P 21 increases when the threshold voltage Vthp is high, the high-level voltage of the word line WL decreases.
- the on-resistance of the transfer transistor N 3 increases. Under conditions of the threshold voltages in the memory cell MC illustrated at the upper-left side of FIG. 4 , the amount of the current that flows from the bit line BL to the storage node ND 1 is reduced, and the read operation margin is not reduced.
- the on-resistance of the transistor N 21 increases when the threshold voltage Vthn is high, the high-level voltage of the word line WL increases. Because the on-resistance of the transistor P 21 decreases when the threshold voltage Vthp is low, the high-level voltage of the word line WL increases. Since the high-level voltage of the word line WL increases, the on-resistance of the transfer transistor N 4 decreases. Under conditions of the threshold voltages in the memory cell MC illustrated at the lower-right side of FIG. 4 , the amount of the current that flows from the bit line /BL to the storage node ND 2 is increased, and the write operation margin is not reduced.
- the transistors P 11 , P 12 and N 12 having high drive capabilities are turned on in the first activation period ACT 1 that is included in the activation period of the word line WL.
- the transistors P 21 and N 21 having low drive capabilities are turned on in the second activation period ACT 2 that is included in the activation period of the word line WL.
- the high-level voltage of the word line WL is promptly set to a desired voltage that is lower than the power supply voltage VDD without an increase in power consumption.
- the high-level voltage of the word line WL is set to an appropriate voltage according to the threshold voltages Vthp and Vthn of the memory cell MC.
- the high-level voltage of the word line WL is set to an appropriate voltage according to the threshold voltage Vthn and the threshold voltage Vthp.
- the read operation margin and the write operation margin are not reduced regardless of variations in the threshold voltages Vthp and Vthn, and as such the yield of the SRAMs is improved.
- FIG. 5 illustrates a second embodiment. Elements substantially the same as those in the first embodiment are denoted by the same reference numerals, and a description is omitted or reduced.
- Each of the word line control circuits WLC of the SRAM in the second embodiment includes a dummy memory cell DMC in the memory cell array ARY.
- the dummy memory cell DMC may include transistors that are substantially the same as the transistors P 1 , P 2 , and N 1 to N 4 of the memory cell MC.
- the dummy memory cells DMC may be provided at a pitch substantially the same as that of the memory cells MC.
- Dummy bit lines DBL and /DBL are disposed at sides of the dummy memory cell DMC at a pitch substantially the same as that of the bit lines BL and /BL.
- the configurations of the other elements of the word line control circuit WLC are substantially the same as or similar to those of the other elements of the word line control circuit WLC illustrated in FIG. 1 .
- the word line control circuit WLC may be disposed outside the memory cell array ARY as illustrated in FIG. 1 .
- FIG. 6 illustrates an exemplary word decoder, an exemplary word driver, and an exemplary word line control circuit.
- the exemplary word decoder, the exemplary word driver, and the exemplary word line control circuit may be the word decoder WDEC, one of the word drivers WDRV, and the word line control circuit WLC illustrated in FIG. 5 , respectively.
- Each of the memory cells MC may be, for example, substantially the same as the memory cell illustrated in FIG. 2 .
- each of the dummy memory cells DMC may have a structure which is substantially the same as that of the memory cell MC, some of wiring patterns of the transistors of the dummy memory cell DMC may be different from wiring patterns of the memory cell MC.
- the configurations of the other elements of the dummy memory cell DMC are substantially the same as or similar to those of the other elements of the memory cell MC illustrated in FIG. 2 .
- the dummy memory cell DMC illustrated at the bottom of FIG. 6 may be an equivalent circuit.
- the word line control circuit WLC includes the PMOS transistor P 2 , the NMOS transistor N 2 , a CMOS inverter P 1 /N 1 , and the NMOS transistor N 4 .
- the transistors P 2 and N 2 are disposed in series between the power supply voltage line VDD and the ground line VSS.
- the CMOS inverter P 1 /N 1 inverts a signal of the word line WL, and outputs the inverted signal to the gates of the transistors P 2 and N 2 .
- the NMOS transistor N 4 is disposed in series between the word line WL and the ground line VSS.
- the word line control circuit WLC includes the transistor N 2 whose gate receives the output of the CMOS inverter P 1 /N 1 in addition to the elements in the word line control circuit WLC illustrated in FIG. 2 .
- An operation of the word line control circuit WLC is, for example, substantially the same as that of the word line control circuit WLC illustrated in FIG. 3 .
- the word line control circuit WLC includes the dummy memory cell DMC having a structure substantially the same as that of the memory cell MC.
- the high-level voltage of the word line WL is accurately set in accordance with the electric characteristics of the transistors in the memory cell MC.
- FIG. 7 illustrates a third embodiment.
- FIG. 7 illustrates an exemplary word decoder WDEC, exemplary word drivers WDRV, and an exemplary word line control circuits WLC. Elements substantially the same as those in the first and second embodiments are denoted by the same reference numerals, and a description is omitted or reduced.
- the memory cell MC illustrated in FIG. 7 may be, for example, substantially the same as the memory cell MC illustrated in FIG. 2 .
- a semiconductor memory may be, for example, the SRAM.
- the gate of the NMOS transistor N 21 of the word line control circuit WLC is coupled to the power supply voltage line VDD.
- the configurations of the other elements of the word line control circuit WLC are substantially the same as or similar to those of the other elements of the word line control circuit WLC illustrated in FIG. 2 .
- An operation of the word line control circuit WLC is substantially the same as or similar to that of the word line control circuit WLC illustrated in FIG. 3 .
- Advantages that are substantially the same as or similar to those in each of the above-described embodiments may be also obtained in the third embodiment.
- FIG. 8 illustrates a fourth embodiment.
- FIG. 8 illustrates an exemplary word decoder WDEC, exemplary word drivers WDRV, and exemplary word line control circuit WLC. Elements substantially the same as those in the first to third embodiments are denoted by the same reference numerals, and a description is omitted or reduced.
- the memory cell MC illustrated in FIG. 8 may be, for example, the memory cell MC illustrated in FIG. 2 .
- the word driver WDRV includes a delay circuit C 4 and a NAND gate C 5 .
- the delay circuit C 4 receives the output of the inverter C 3 of the word line control circuit WLC.
- the NAND gate C 5 receives the word activate signal WLP and an output signal of the delay circuit C 4 , and generates the word clock signal /WLCK.
- the control circuit CNTL illustrated in FIG. 1 does not generate the word clock signal /WLCK.
- the delay circuit C 4 includes an even number of inverters that are cascaded. A delay time of the delay circuit C 4 may be substantially equal to the activation period ACT 1 illustrated in FIG. 3 .
- the delay circuit C 4 outputs a low-level deactivation signal to the NAND gate C 5 after the activation period ACT 1 elapsed from the word line WL being activated. For example, without using the control circuit CNTL, the delay circuit C 4 generates the word clock signal /WLCK having a waveform which is substantially the same as that of the word clock signal /WLCK illustrated in FIG. 3 .
- the gate of the transistor N 21 of the word line control circuit WLC may be coupled to the power supply voltage line VDD as illustrated in FIG. 7 .
- the delay circuit C 4 may be disposed in the word line control circuit WLC.
- the delay circuit C 4 may include an odd number of inverters that are cascaded, and the word line WL may be coupled to the input of the delay circuit C 4 .
- timing at which the word clock signal /WLCK is deactivated for example, a rising edge of the word clock signal /WLCK, is generated in response to a change in the voltage of the word line WL. Therefore, an end time of the activation period ACT 1 is set to a time when a given time elapses after the word line WL being activated.
- the activation period ACT 1 is set so that the through current flows the transistors P 11 , P 12 , and N 12 is minimized, whereby the current consumption when the SRAM is accessed is reduced. Even when a leak current is high because the threshold voltage of the transistor of the memory cell MC is low, the number of SRAMs having current consumptions that exceed a specification of current consumption reduces. Thus, the yield of the SRAMs is improved.
- FIG. 9 illustrates a fifth embodiment.
- FIG. 9 illustrates an exemplary word decoder WDEC, exemplary word drivers WDRV, and exemplary word line control circuits WLC. Elements substantially the same as those in the first to fourth embodiments are denoted by the same reference numerals, and a description is omitted or reduced.
- the memory cell MC illustrated in FIG. 9 may be, for example, the memory cell MC illustrated in FIG. 2 .
- a semiconductor memory may be the SRAM.
- the word line control circuit WLC includes the dummy memory cell DMC as illustrated in FIG. 6 .
- the word driver WDRV includes the delay circuit C 4 and the NAND gate C 5 as illustrated in FIG. 8 . Because the word clock signal /WLCK is generated using the NAND gate C 5 , for example, the control circuits CNTL illustrated in FIG. 1 does not generate the word clock signal /WLCK.
- An operation of the word line control circuit WLC is substantially the same as or similar to that of the word line control circuit WLC illustrated in FIG. 3 .
- Advantages in the fifth embodiment are substantially the same as those in each of the previous embodiments.
- FIG. 10 illustrates a sixth embodiment.
- FIG. 10 illustrates an exemplary word decoder WDEC, exemplary word driver WDRV, and exemplary word line control circuits WLC. Elements substantially the same as those in the previous embodiments are denoted by the same reference numerals, and a detail description is omitted or reduced.
- the memory cell MC illustrated in FIG. 10 may be substantially the same as the memory cell MC illustrated in FIG. 2 .
- a semiconductor memory may be the SRAM.
- the word line control circuit WLC does not include, for example, the transistor N 21 illustrated in FIG. 2 .
- the word line control circuit WLC includes NMOS transistors N 22 and N 23 that are diode-coupled.
- the gate of the transistor N 22 is coupled to the word line WL.
- the gate of the transistor N 23 is coupled to the source of the transistor N 22 .
- the configurations of the other elements of the word line control circuit WLC are substantially the same as or similar to those of the other elements of the word line control circuit WLC illustrated in FIGS. 1 and 2 except that the dimensions of the transistors of the word line control circuit WLC are different.
- the word line control circuit WLC may include the dummy memory cell DMC provided in the memory cell array ARY as illustrated in FIGS. 5 and 6 .
- the word clock signal /WLCK may be generated using the delay circuit C 4 illustrated in FIG. 8 .
- FIG. 11 illustrates exemplary operations of a word decoder, a word driver, and a word line control circuit.
- the word decoder, the word driver, and the word line control circuit may be the word decoder WDEC, the word driver WDRV, and the word line control circuit WLC illustrated in FIG. 10 , respectively.
- a voltage of the word line WL in the activation period ACT 2 is different from the voltage of the word line WL illustrated in FIG. 3 .
- the other operations illustrated in FIG. 11 are substantially the same as or similar to the operations illustrated in FIG. 3 .
- the threshold voltage Vthn of the NMOS transistor of the memory cell MC when the threshold voltage Vthn of the NMOS transistor of the memory cell MC is high, for example, the transistors N 22 and N 23 illustrated in FIG. 10 are not easily turned on. Therefore, when the threshold voltage Vthn of the NMOS transistor is high, the high-level voltage of the word line WL in the activation period ACT 2 increases ((a) of FIG. 11 ). Since the high-level voltage of the word line WL increases, the on-resistances of the transfer transistors N 3 and N 4 of the memory cell MC decrease. Thus, the write operation margin is improved.
- the threshold voltage of the transistor P 21 illustrated in FIG. 10 is designed so that the voltage of the word line WL in the activation period ACT 2 is set to the reference voltage Vbase illustrated in FIG. 3 when the threshold voltages Vthn and Vthp of the transistors of the memory cell MC are the typical values Typ.
- Advantages in the sixth embodiment are substantially the same as those in each of the previous embodiments.
- FIG. 12 illustrates a seventh embodiment.
- FIG. 12 illustrates an exemplary word decoder, exemplary word driver, and exemplary word line control circuit. Elements substantially the same as those in the first to sixth embodiments are denoted by the same reference numerals, and a description is omitted or reduced.
- the memory cell MC illustrated in FIG. 12 may be, for example, substantially the same as the memory cell MC illustrated in FIG. 2 .
- a semiconductor memory may be, for example, the SRAM.
- the diode-coupled NMOS transistors N 22 and N 23 illustrated in FIG. 10 are added to the word line control circuit WLC illustrated in FIG. 2 .
- the configurations of the other elements of the word line control circuit WLC are substantially the same as or similar to those of the other elements of the word line control circuit WLC illustrated in FIGS. 1 and 2 .
- the word line control circuit WLC may include the dummy memory cell DMC in the memory cell array ARY as illustrated in FIGS. 5 and 6 .
- the delay circuit C 4 illustrated in FIG. 8 may generate the word clock signal /WLCK.
- Advantages in the seventh embodiment are substantially the same as those in the previous embodiments.
- the term “or” is intended to mean an inclusive “or” rather than an exclusive “or.” That is, unless specified otherwise, or clear from the context, the phrase “X employs A or B” is intended to mean any of the natural inclusive permutations. That is, the phrase “X employs A or B” is satisfied by any of the following instances: X employs A; X employs B: or X employs both A and B.
- the articles “a” and “an” as used in this application and the appended claims should generally be construed to mean “one or more” unless specified otherwise or clear from the context to be directed to a singular form.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
Claims (11)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008-223364 | 2008-09-01 | ||
JP2008223364A JP5262454B2 (en) | 2008-09-01 | 2008-09-01 | Semiconductor memory |
Publications (2)
Publication Number | Publication Date |
---|---|
US20100054052A1 US20100054052A1 (en) | 2010-03-04 |
US7952955B2 true US7952955B2 (en) | 2011-05-31 |
Family
ID=41725265
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/488,017 Expired - Fee Related US7952955B2 (en) | 2008-09-01 | 2009-06-19 | Semiconductor memory |
Country Status (3)
Country | Link |
---|---|
US (1) | US7952955B2 (en) |
JP (1) | JP5262454B2 (en) |
TW (1) | TWI415126B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110188296A1 (en) * | 2007-06-29 | 2011-08-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Memory Device and Semiconductor Device |
US20110273943A1 (en) * | 2010-05-05 | 2011-11-10 | Qualcomm Incorporated | System and Method to Read a Memory Cell with a Complementary Metal-Oxide-Semiconductor (CMOS) Read Transistor |
US20120170390A1 (en) * | 2011-01-03 | 2012-07-05 | Arm Limited | Read stability of a semiconductor memory |
US20140071736A1 (en) * | 2012-09-12 | 2014-03-13 | Texas Instruments Incorporated | Testing signal development on a bit line in an sram |
US20140112065A1 (en) * | 2012-10-24 | 2014-04-24 | Fujitsu Semiconductor Limited | Semiconductor memory device |
US20180174646A1 (en) * | 2016-12-19 | 2018-06-21 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with sram devices having read assist circuits and methods for operating such circuits |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8315123B2 (en) * | 2010-12-20 | 2012-11-20 | Arm Limited | Wordline voltage control within a memory |
GB2527363B (en) * | 2014-06-20 | 2019-06-19 | Advanced Risc Mach Ltd | Read assist techniques in a memory device |
KR20160117222A (en) * | 2015-03-30 | 2016-10-10 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Test method of semiconductor device |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0836881A (en) | 1995-03-27 | 1996-02-06 | Hitachi Ltd | Semiconductor memory |
US5737275A (en) * | 1995-03-17 | 1998-04-07 | Nec Corporation | Word line selection circuit for static random access memory |
US7085175B2 (en) * | 2004-11-18 | 2006-08-01 | Freescale Semiconductor, Inc. | Word line driver circuit for a static random access memory and method therefor |
US20070030741A1 (en) | 2005-08-02 | 2007-02-08 | Renesas Technology Corp. | Semiconductor memory device |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02302994A (en) * | 1989-05-16 | 1990-12-14 | Mitsubishi Electric Corp | Semiconductor memory device |
KR100416623B1 (en) * | 2002-05-03 | 2004-02-05 | 삼성전자주식회사 | Sense amplifier enable signal generating circuit having process tracking circuit and semiconductor memory device including the same |
JP4408610B2 (en) * | 2002-08-09 | 2010-02-03 | 株式会社ルネサステクノロジ | Static semiconductor memory device |
JP4439167B2 (en) * | 2002-08-30 | 2010-03-24 | 株式会社ルネサステクノロジ | Semiconductor memory device |
JP2004164772A (en) * | 2002-11-14 | 2004-06-10 | Matsushita Electric Ind Co Ltd | Semiconductor memory device |
JP4639030B2 (en) * | 2002-11-18 | 2011-02-23 | パナソニック株式会社 | Semiconductor memory device |
US7376032B2 (en) * | 2006-06-01 | 2008-05-20 | Qualcomm Incorporated | Method and apparatus for a dummy SRAM cell |
JP2008176907A (en) * | 2006-12-18 | 2008-07-31 | Matsushita Electric Ind Co Ltd | Semiconductor memory device |
KR20080065100A (en) * | 2007-01-08 | 2008-07-11 | 주식회사 하이닉스반도체 | Semiconductor memory device and driving method thereof |
-
2008
- 2008-09-01 JP JP2008223364A patent/JP5262454B2/en not_active Expired - Fee Related
-
2009
- 2009-06-06 TW TW098118918A patent/TWI415126B/en not_active IP Right Cessation
- 2009-06-19 US US12/488,017 patent/US7952955B2/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5737275A (en) * | 1995-03-17 | 1998-04-07 | Nec Corporation | Word line selection circuit for static random access memory |
JPH0836881A (en) | 1995-03-27 | 1996-02-06 | Hitachi Ltd | Semiconductor memory |
US7085175B2 (en) * | 2004-11-18 | 2006-08-01 | Freescale Semiconductor, Inc. | Word line driver circuit for a static random access memory and method therefor |
US20070030741A1 (en) | 2005-08-02 | 2007-02-08 | Renesas Technology Corp. | Semiconductor memory device |
JP2007066493A (en) | 2005-08-02 | 2007-03-15 | Renesas Technology Corp | Semiconductor storage device |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110188296A1 (en) * | 2007-06-29 | 2011-08-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Memory Device and Semiconductor Device |
US8259487B2 (en) * | 2007-06-29 | 2012-09-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor memory device and semiconductor device |
US20110273943A1 (en) * | 2010-05-05 | 2011-11-10 | Qualcomm Incorporated | System and Method to Read a Memory Cell with a Complementary Metal-Oxide-Semiconductor (CMOS) Read Transistor |
US8737117B2 (en) * | 2010-05-05 | 2014-05-27 | Qualcomm Incorporated | System and method to read a memory cell with a complementary metal-oxide-semiconductor (CMOS) read transistor |
US20120170390A1 (en) * | 2011-01-03 | 2012-07-05 | Arm Limited | Read stability of a semiconductor memory |
US8830783B2 (en) * | 2011-01-03 | 2014-09-09 | Arm Limited | Improving read stability of a semiconductor memory |
US20140071736A1 (en) * | 2012-09-12 | 2014-03-13 | Texas Instruments Incorporated | Testing signal development on a bit line in an sram |
US9001568B2 (en) * | 2012-09-12 | 2015-04-07 | Texas Instruments Incorporated | Testing signal development on a bit line in an SRAM |
US20140112065A1 (en) * | 2012-10-24 | 2014-04-24 | Fujitsu Semiconductor Limited | Semiconductor memory device |
US20180174646A1 (en) * | 2016-12-19 | 2018-06-21 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with sram devices having read assist circuits and methods for operating such circuits |
US10115453B2 (en) * | 2016-12-19 | 2018-10-30 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with SRAM devices having read assist circuits and methods for operating such circuits |
Also Published As
Publication number | Publication date |
---|---|
JP2010061703A (en) | 2010-03-18 |
US20100054052A1 (en) | 2010-03-04 |
TWI415126B (en) | 2013-11-11 |
JP5262454B2 (en) | 2013-08-14 |
TW201011754A (en) | 2010-03-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7952955B2 (en) | Semiconductor memory | |
CN104464812B (en) | Semiconductor memory device and testing method thereof | |
US8811104B2 (en) | Semiconductor memory and system | |
JP2009272023A (en) | Semiconductor memory device | |
US20130258794A1 (en) | Memory device having control circuitry for sense amplifier reaction time tracking | |
US8693264B2 (en) | Memory device having sensing circuitry with automatic latching of sense amplifier output node | |
US7535753B2 (en) | Semiconductor memory device | |
US11349479B2 (en) | Input buffer circuit | |
US10529392B2 (en) | Input buffer circuit | |
JP2009020957A (en) | Semiconductor storage device | |
US6950354B1 (en) | Semiconductor memory | |
US8300490B2 (en) | Semiconductor memory and system | |
JP4907117B2 (en) | Semiconductor device | |
US20130135948A1 (en) | Semiconductor storage device | |
US8773894B2 (en) | Static random access memory with ripple bit lines/search lines for improving current leakage/variation tolerance and density/performance | |
US10410702B2 (en) | Address decoder and semiconductor memory device including the same | |
JP5373567B2 (en) | Semiconductor device | |
JP6469764B2 (en) | Semiconductor memory device and test method thereof | |
US20040052102A1 (en) | Semiconductor memory device capable of holding write data for long time | |
JP5533264B2 (en) | Semiconductor memory | |
JP2022178165A (en) | Semiconductor memory and method of operating semiconductor memory | |
JP5774458B2 (en) | Semiconductor memory and system | |
JP2008065863A (en) | Semiconductor memory device | |
JP2006085785A (en) | Semiconductor integrated circuit apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KODAMA, TSUYOSHI;REEL/FRAME:022863/0184 Effective date: 20090521 Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KODAMA, TSUYOSHI;REEL/FRAME:022863/0184 Effective date: 20090521 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:024748/0328 Effective date: 20100401 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: SOCIONEXT INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU SEMICONDUCTOR LIMITED;REEL/FRAME:035508/0637 Effective date: 20150302 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230531 |