US7808275B1 - Input buffer with adaptive trip point - Google Patents
Input buffer with adaptive trip point Download PDFInfo
- Publication number
- US7808275B1 US7808275B1 US11/757,905 US75790507A US7808275B1 US 7808275 B1 US7808275 B1 US 7808275B1 US 75790507 A US75790507 A US 75790507A US 7808275 B1 US7808275 B1 US 7808275B1
- Authority
- US
- United States
- Prior art keywords
- circuit
- nmos transistor
- pull
- transistor
- supply voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/003—Modifications for increasing the reliability for protection
- H03K19/00369—Modifications for compensating variations of temperature, supply voltage or other physical parameters
- H03K19/00384—Modifications for compensating variations of temperature, supply voltage or other physical parameters in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
Definitions
- the invention relates to an electronic circuitry in general.
- the invention relates to a circuit with an input buffer with adaptive trip points that translates the input signals to a chip into internal logic signals, wherein the trip points are dynamically controlled across a wide range of supply voltages.
- FIG. 1 illustrates a circuit 100 comprising a conventional inverter combined with a level shifter.
- the circuit 100 comprises a PMOS 101 (P 1 ) and a first NMOS 102 (N 1 ) and a second NMOS 103 (N 2 ) coupled between an input signal 104 (IN) and an output signal 105 (OUT) of the circuit 100 .
- An input unregulated power supply voltage 106 (vccio) is coupled to the PMOS 101 to drive the circuit 100 .
- a regulated power supply voltage 107 (vpwr) is supplied to the NMOS 102 (N 1 ).
- the source of NMOS 103 is maintained at a ground potential.
- the input trip point is set by the ratio of P 1 and N 1 with respect to N 2 , i.e. (P 1 and N 1 ):N 2 .
- a disadvantage of the circuitry 100 is that the input trip point is a fixed percentage of the supply voltage level (vccio) across the power supply voltage range.
- the input trip point can be varied across the supply voltage range by adding switched transistors, for example pull-up transistor and/or pull-down transistors, in parallel with the PMOS 101 and NMOS 102 , wherein control signals input to the circuit are required to configure the switched transistors.
- the input trip point of conventional circuit 100 cannot dynamically adapt to the power supply voltage range.
- FIG. 2 illustrates another input buffer circuit 200 .
- the input buffer circuit 200 comprises a plurality of input stages, for example three independent input stages, a first input stage 201 , a second input stage 202 and a third input stage 203 .
- each of these pluralities of input stages 201 , 202 and 203 comprises NOR gates depicted as nor 1 , nor 2 and nor 3 .
- the input trip points of each of the input stages 201 , 202 and 203 are typically optimized for a specific power supply voltage range for the circuit 200 .
- the plurality of input stages 201 , 202 and 203 are coupled to a fourth NOR gate 208 .
- a NMOS 206 (N 1 ) is coupled to the third input stage 203 and to a regulated power supply voltage Vpwr 207 .
- the plurality of input stages 201 , 202 , and 203 and other components 208 and 206 are coupled to form a circuit which is supplied with an input signal 204 (in) and produces an output signal 205 (out).
- Control signals en 1 _n, en 2 _n and en 3 _n are provided to respective input stages 201 , 202 and 203 , and the control signals en 1 _n, en 2 _n and en 3 _n are used to select which of the input stages 201 , 202 or 203 is in an active state. Only one of the control signals from en 1 _n, en 2 _n and en 3 _n can be in an active state at a given instant of time, for example an instant where the circuit is at logic 0.
- one of more of the input stages from 201 , 202 and 203 may be powered from a low voltage supply (LV) and may be constructed at least partially with LV transistors.
- the output signal 205 (out) level translation from the vccio supply (HV), a high voltage supply, to the vpwr (LV) supply is incorporated in a combination of the gates.
- a disadvantage of the circuit 200 is that multiple input stages are used; one stage for each range of available input trip points, which causes the circuit 200 to have a higher input load capacitance, a higher standby current and requires a larger chip area.
- a further disadvantage of the circuit 200 is that the selection of the input buffer stages for the desired input trip point requires an external control input signal as the input trip points cannot dynamically adapt to the power supply voltage range.
- FIG. 1 illustrates a circuit of an inverter combined with a level shifter.
- FIG. 2 illustrates a circuit of input buffers comprising multiple input stages with independent control signals.
- FIG. 3 illustrates an input buffer with adaptive trip points.
- FIG. 4 illustrates an input buffer with adaptive trip point at two specific operating conditions when vccio is at a relatively low voltage.
- FIG. 5 illustrates an input buffer with adaptive trip point at two specific operating conditions when vccio is at a relatively high voltage.
- FIG. 6 illustrates an embodiment of the input buffer with adaptive trip points.
- a circuit 300 which comprises an inverter circuit 310 , which further comprises an inverter and a level shifter.
- a modulation circuit 320 comprising a plurality of transistors coupled to the inverter circuit 310 , wherein the modulation circuit 320 regulates the response of the inverter circuit 310 for variable input power supply voltage 306 (vccio).
- a CMOS gate which forms a building block of a digital IC, comprises an n-channel (NMOS) and a p-channel (PMOS) metal-oxide-semiconductor field effect transistors (MOSFET's).
- the inverter circuit 310 comprises a first PMOS transistor 301 , a first NMOS transistor 302 and a second NMOS transistor 303 .
- the first PMOS transistor 301 and the second NMOS transistor 303 comprise a typical CMOS inverter.
- the first NMOS transistor 302 is a level shifter or a switch which is coupled between the first PMOS transistor 301 and the second NMOS transistor 303 .
- the most important CMOS gate is the CMOS inverter, which comprises only two transistors, a pair of one N-type transistor 303 and one P-type transistor 301 .
- the circuit 300 comprises PMOS transistor 301 (P 1 ) and first NMOS transistor 302 (N 1 ).
- a second NMOS transistor 303 (N 2 ) is coupled between an input signal 304 (in) and an output signal 305 (OUT) of the circuit 300 .
- the modulation circuit 320 receives the input signal 304 (in), which is provided to the inverter circuit 310 .
- An input unregulated external power supply voltage 306 (vccio) is coupled to the first PMOS transistor 301 to drive the inverter circuit 310 .
- a regulated power supply voltage 307 (vpwr) is supplied to the first NMOS 302 (N 1 ) and the regulated power supply voltage maintains a constant control voltage in the inverter circuit 310 such that the maximum output 305 of the inverter circuit 310 is approximately equal to the maximum value of the regulated power supply voltage (Vpwr) 307 .
- the source of the second NMOS 303 (N 2 ) is maintained at a ground potential 309 (GND).
- the input trip points are set by the ratio of the first PMOS transistor 301 (P 1 ) and the first NMOS transistor 302 (N 1 ) with respect to the second NMOS 303 (N 2 ), i.e.
- N 2 ( 303 ) is maintained at a ground potential 309 and P 1 transistor 301 is supplied with vccio 306 .
- the first NMOS transistor 302 limits the maximum output 305 (out) to the value of the regulated power supply voltage (vpwr) 307 .
- the modulation circuit 320 which is added to the inverter circuit 310 is advantageous in adapting the input trip point of the inverter circuit 310 by regulating the response of the inverter circuit 310 to the input signal 304 (in), wherein the input power supply voltage 306 (vccio) has a variable range.
- the modulation circuit 320 of the circuit 300 is coupled to the inverter circuit 310 to regulate the response of the inverter circuit 310 to the input signal 304 .
- the modulation circuit 320 comprises a pull-up circuit 330 and a pull-down circuit 340 , wherein the pull-up circuit 330 and the pull-down circuit 340 are coupled between the first NMOS 302 (N 1 ) supplied with a regulated power supply voltage 307 (vpwr) to maintain a constant control voltage in the inverter circuit 310 and the second NMOS 303 (N 2 ) which is maintained at a ground potential 309 (GND).
- the pull-up circuit 330 comprises a second PMOS transistor 331 (P 2 ), a third NMOS transistor 332 A (N 9 ) and a fourth NMOS transistor 332 B (N 10 ).
- the second PMOS transistor 331 is supplied with a regulated power supply voltage 337 A to maintain a constant supply voltage in the pull-up circuit 330 and is coupled to the inverter circuit 310 between the first NMOS transistor 302 and the second NMOS transistor 303 .
- the second PMOS transistor 331 is a low voltage PMOS device.
- the third NMOS transistor 332 A (N 9 ) is coupled between the input signal 304 (in) and the second PMOS transistor 331 (P 2 ) of the pull-up circuit 330 .
- the input signal 304 (in) is provided to the third NMOS transistor 332 A (N 9 ) of the pull-up circuit 330 of the modulation circuit 320 .
- the third NMOS transistor 332 A is preferably a high voltage NMOS device and performs the role of a switch in the pull-up circuit 330 .
- a fourth NMOS transistor 332 B (N 10 ) is coupled between the third NMOS transistor 332 A and the second PMOS transistor 331 in the pull-up circuit 330 at a node ‘A’, the gate terminal and the source terminal of the fourth NMOS transistor 332 B are maintained at a ground potential and the fourth NMOS transistor 332 B (N 10 ) can either be a high voltage or a low voltage NMOS device.
- the pull-up circuit 330 is activated to set the trip points of the inverter circuit 310 when the external power supply voltage, vccio to the inverter circuit is below a predefined threshold value.
- the pull-up circuit comprising the second PMOS transistor 331 , the third NMOS transistor 332 A and the fourth NMOS transistor 332 B are arranged to set the trip point of the inverter circuit 310 when the external power supply voltage, vccio, 306 is LOW, that is, below a predefined threshold value, when the threshold is equivalent to or below the voltage threshold of the PMOS transistor 301 in the inverter circuit 310 .
- a second step 362 when the signal vccio 306 is LOW, the pull-up circuit 330 provides the inverter circuit with the necessary pull-up to set the trip point of the inverter circuit 310 .
- the second PMOS transistor 331 defines the pull-up path.
- the PMOS transistor 301 is powered off when the vccio, 306 is LOW, i.e., below a predefined threshold voltage and the PMOS transistor 301 is a high voltage PMOS device.
- the PMOS transistor 331 is powered by the regulated power supply voltage, vpwr 337 A and hence the PMOS transistor 331 operates at LOW external power supply voltage, vccio, because the PMOS transistor 331 is a low voltage PMOS device and has a low threshold voltage and the PMOS transistor 331 sets the trip point of the inverter circuit 310 . It should be apparent to a person skilled in the art that other known forms of pull-up circuits may be used to perform the same functionality of the pull-up circuit 330 disclosed in this invention.
- the modulation circuit 320 comprises a pull-down circuit 340 .
- the pull-down circuit 340 comprises a fifth NMOS transistor 343 A (N 3 ), a sixth NMOS transistor 343 B (N 4 ), a seventh NMOS transistor 343 C (N 5 ), an eighth NMOS transistor 343 D (N 6 ), a ninth NMOS transistor 343 E (N 7 ) and a tenth NMOS transistor 343 F (N 8 ).
- the fifth NMOS transistor 343 A is coupled between a sixth NMOS transistor 343 B and an external power supply voltage vccio 346 , wherein vccio 346 is supplied to the first NMOS transistor 343 A of the pull-down circuit 340 , and the gate and drain of the fifth NMOS transistor 343 A is coupled to the vccio 346 .
- the gate of the sixth NMOS transistor 343 B is coupled between the source of the fifth NMOS transistor 343 A and the drain of the sixth NMOS transistor 343 B forming the node ‘B’ in the pull-down circuit 340 .
- the source of the sixth NMOS transistor 343 B is coupled to a drain of the seventh NMOS transistor 343 C (N 5 ), and the gate is coupled to a node between the source and the ground potential.
- the fifth NMOS transistor 343 A, the sixth NMOS transistor 343 B and the seventh NMOS transistor 343 C are high voltage NMOS devices.
- the input signal 304 (in) is provided to the eighth NMOS transistor 343 D (N 6 ), which is coupled to the sixth NMOS transistor 343 B and to the tenth NMOS transistor 343 F (N 8 ).
- a ninth NMOS transistor is coupled at a node ‘D’ and its gate and source are maintained at a ground potential.
- the eighth NMOS transistor 343 D which is arranged to receive the input signal 304 (IN) is a level shifter or a switch in the pull-down circuit 340 of the modulation circuit 320 .
- the tenth NMOS transistor 343 F (N 8 ) is either a high voltage or a low voltage NMOS device and is coupled between the first NMOS transistor 302 and second NMOS transistor 303 of the inverter circuit.
- the source of the tenth NMOS transistor 343 F is also maintained at a ground potential.
- the NMOS devices 343 A, 343 B, 343 C, 343 D, 343 E and 343 F which are coupled to each other, to the output 305 , to the external power supply voltage Vccio 346 and to the ground form the pull-down circuit 340 of the modulation circuit 320 . It should be apparent to a person skilled in the art that other known forms of pull-down circuits may be used to perform the same functionality of the pull-down circuit 340 disclosed in this invention.
- the pull-down circuit 340 is activated to alter the trip points of the inverter circuit 310 when the external power supply voltage to the inverter circuit is above a predefined threshold value, i.e., when the external power supply voltage, vccio, is HIGH.
- the NMOS devices 343 A, 343 B, 343 C, 343 D, 343 E and 343 F which form the pull-down circuit 340 is a parallel pull-down to the NMOS device 303 of the inverter circuit 310 .
- the power supply voltage, vccio is insufficient to pull the node ‘C’ up since the node ‘C’ is at a ground potential.
- the NMOS transistor 343 D is turned OFF.
- the node ‘D’ is at a low voltage and the NMOS transistor 343 F is OFF.
- the NMOS transistor 343 D is ON and the input signal 304 (in) passes to the node ‘D’ and the pull-down circuit 340 alters the trip point for the inverter circuit 310 .
- the NMOS transistor 343 F of the pull-down circuit 340 is a parallel pull-down to the NMOS transistor 303 of the inverter circuit 310 and is responsible for lowering the high trip point value to a lower value depending on the input signal 304 and the power supply voltage level 346 (vccio).
- the modulation circuit 320 comprising the pull-up circuit 330 and the pull-down circuit 340 is arranged to modulate the response of the inverter circuit 310 by dynamically regulating the trip points depending on the input signal 304 and the external power supply voltage, vccio.
- the operation of the circuit is as follows, wherein the NMOS transistor 302 limits the maximum output voltage 305 (OUT) of the circuit 300 to the regulated power supply voltage, vpwr 307 , of the inverter circuit 310 .
- the threshold voltage of the PMOS transistor is defined as Vtp and the threshold voltage of the NMOS is defined as Vtn.
- Vtp and Vtn can be varied relative to the voltage limits of the logic 0, Vil (low level input voltage), and logic 1, Vih (high level input voltage), at the input.
- the external voltage supply vccio is less than twice the threshold voltage of the NMOS Vtn., i.e., vccio ⁇ 2*Vtn (HV).
- the NMOS transistor 343 A and the NMOS transistor 343 B are in an OFF state, such that the node ‘C’ is at a LOW because of the leakage through the NMOS transistor 343 C.
- the NMOS transistor 343 D is in an OFF state, such that the node ‘D’ is also at a LOW because of the leakage through the NMOS transistor 343 E and the NMOS transistor 343 F is in an OFF state.
- the NMOS transistor 343 A and the NMOS transistor 343 B are in an ON state.
- the voltage across the node ‘C’ is approximately vccio ⁇ 2*Vtn.
- the NMOS transistor 343 D is a native transistor with Vtn ⁇ 0V.
- the NMOS transistor 343 F contributes to the input trip point if the HIGH voltage on the node ‘D’ is greater than the threshold voltage Vtn (HV).
- Vtn threshold voltage
- the n-channel series of diodes from vccio 346 to the node ‘C’ modulates the action of the NMOS transistor 343 F which alters the trip point for the circuit 310 .
- the external power supply voltage vccio 306 is less than the magnitude of the threshold voltage,
- threshold voltage
- the PMOS transistor 301 is in an OFF state.
- the node ‘A’ tracks the input 304 (in) and the buffer pull-up strength is set by the PMOS transistor 331 .
- the PMOS transistor 301 does not contribute to the input trip point.
- the PMOS transistor 301 when the external power supply voltage, vccio, 306 is substantially greater than the threshold voltage of the PMOS transistor 301 , the PMOS transistor 301 is in the ON state for LOW input levels and substantially contributes to setting the input trip point for the circuit 300 .
- adaptive circuits 300 can be used in a variety of devices such as integrated circuits, CMOS gates etc. as will be apparent to a person skilled in the art.
- the adaptive circuit 300 which dynamically sets the trip points for an inverter circuit 310 can also be coupled with a combination of NOR gates as described in FIG. 2 , thereby achieving a circuit 300 that dynamically adapts to set the trip point for variable power supply voltage ranges.
- a circuit comprises a modulation means 320 wherein the modulation means 320 is arranged to regulate the response of an inverting means 310 for a variable input means 304 .
- the modulating means 320 is arranged to dynamically regulate the response of the inverting means 310 such that it dynamically allows the circuit 300 to adapt the trip point for the inverting means 310 of the circuit 300 .
- the modulation means 320 comprises a pull-up means 330 and a pull-down means 340 , wherein the pull-up means 330 and the pull-down means 340 is arranged for setting a suitable trip-point for the inverting means 310 depending on the external power supply voltage, vccio, as has been described previously.
- the inverting means 310 comprises a first transistor PMOS 301 , a first NMOS transistor 302 and a third NMOS transistor 303 as illustrated in the circuit 300 of FIG. 3 .
- the pull-up means 330 comprises a second PMOS transistor 331 , a third NMOS transistor 332 A and a fourth NMOS transistor 332 B, wherein specific coupling of the components of the pull-up means 330 have been described previously.
- the pull-down means 340 comprises a plurality of NMOS transistors 343 A, 343 B, 343 C, 343 D, 343 E and 343 F wherein specific coupling of the components of the pull-down means 340 have been described previously.
- the modulation means 320 during operation of the pull-down means 340 has an external voltage supply vccio that is less than twice the threshold voltage of the NMOS Vtn., i.e., vccio ⁇ 2*Vtn (HV).
- vccio twice the threshold voltage of the NMOS Vtn.
- the NMOS transistor 343 D of the pull-down means 340 is in an OFF state, such that the node ‘D’ is also at a LOW because of the leakage through the NMOS transistor 343 E and the NMOS transistor 343 F is in an OFF state in the pull-down means 340 of the modulation means 320 .
- vccio is greater than twice the threshold voltage of the NMOS, i.e., vccio>2*Vtn (HV)
- the NMOS transistor 343 A and the NMOS transistor 343 B are driven to an ON state in the pull-down means 340 .
- the voltage across the node ‘C’ is approximately vccio ⁇ 2*Vtn (HV) ⁇ Vtn (N 6 ).
- N 6 ( 343 D) is a native transistor with Vtn ⁇ 0V.
- the NMOS transistor 343 F of the pull-down means 340 contributes to the input trip point if the HIGH voltage across the node ‘D’ is greater than the threshold voltage Vtn (HV) if N 8 ( 343 F) is an HV transistor or Vtn(LV) if N 8 ( 343 F) is an LV transistor.
- the n-channel series of diodes from vccio 346 to the node ‘C’ modulate the action of the NMOS transistor 343 F which alters the trip point for the circuit 300 .
- the external power supply voltage vccio 306 is less than the magnitude of the threshold voltage,
- threshold voltage
- the PMOS transistor 301 is in an OFF state.
- the node ‘A’ tracks the input 304 (in) and the buffer pull-up strength is set by the PMOS transistor 331 in the pull-up means 330 .
- the PMOS transistor 301 of the inverting means 310 does not contribute to setting the input trip point.
- the PMOS transistor 301 of the inverter 310 when the external power supply voltage vccio 306 is substantially greater than the threshold voltage of the PMOS transistor 301 of the inverting means 310 , the PMOS transistor 301 of the inverter 310 is in the ON state for LOW input levels and substantially contributes to setting input trip point for the circuit 300 .
- a method of operating the circuit 300 as illustrated in FIG. 3 is disclosed.
- the circuit 300 is provided with an input 304 (IN), wherein the input 304 comprises an input that has a variable range.
- the input 304 is provided to the inverter circuit 310 and to a modulation circuit 320 such that the modulation circuit 320 sets the input trip point for the circuit 300 .
- the operation is regulating the response of the inverter circuit to the variable input 304 that is provided by the modulation circuit 320 .
- a fourth step, 386 when the vccio 306 is above a pre-defined threshold, in this case pull-down circuit 340 dynamically sets the trip point for the circuit 300 .
- pull-up circuit 330 dynamically sets the trip point for the circuit 300 .
- a sixth step 390 comprises outputting an output 305 (OUT) wherein the NMOS 302 regulates the maximum output 305 (OUT) voltage of the circuit 300 to a value of the regulated power supply voltage 307 of the NMOS 302 .
- a seventh step 392 comprises activating the pull-up circuit for setting the trip point of the circuit 300 when the external power supply voltage is LOW.
- the seventh step is abandoned and an eighth step 394 , comprises activating the pull-down circuit for setting the trip point of the circuit 300 .
- the modulation circuit 320 is arranged to dynamically set the trip point of the circuit 300 .
- Vil is the low input voltage when the logic state is 0 and Vih is the high input voltage at logic state 1 of the circuit 300 .
- the gate voltage is either at vccio potential or at 0V there is no conducting path from vccio 306 to GND 309 , or there is no static current through the inverter circuit 310 .
- Typical switching times for the gate are around 1 nano second, and the static current dissipation occurs only during a fraction of this time, when the input voltage is near vccio/2.
- Table 1 illustrates the conditions wherein the values of vccio, vpwr and vin are shown.
- the values of vin in the conditions illustrate the input voltage for the circuit 300 at that specification condition.
- the threshold voltage assumption for these conditions are
- 1.2V,
- operating states for key transistor devices or MOS devices are listed in the right hand side of Table 1.
- the arrow 420 indicates the path of current flow in the circuit.
- the voltage levels at each node of the inverter circuit and the modulation circuit are indicated which correspond to the voltage levels in Table 1.
- the key MOS devices have the following operating states,
- (ground-source) of first PMOS transistor 301 1.12V, and the PMOS transistor 301 is in an OFF state,
- the arrow 410 indicates the path of current flow in the circuit.
- the voltage levels at each node of the inverter circuit and the modulation circuit are indicated which correspond to the voltage levels in Table 1.
- the key MOS devices have the following operating states,
- (gate-source) of first PMOS transistor 301 0.50V, and the PMOS transistor 301 is in an OFF state,
- of the second PMOS transistor 302 , in the pull-up circuit 0.50V and the second PMOS transistor is in an OFF state.
- VGS of the NMOS transistor 343 F in the pull-down circuit 0.0V indicative that the NMOS transistor 343 F is in the OFF state
- VGS of the NMOS 303 1.1V indicating that the NMOS transistor is in the ON state.
- Circular symbols across the transistors shown in FIG. 4 indicate that the transistors are turned off for a specific condition and are therefore conducting negligible current.
- the arrows 540 , 550 , 560 , and 570 show the current flow for this condition.
- FIG. 5 illustrates the operation of key MOS devices PMOS 301 , PMOS 331 , NMOS 303 , and NMOS 343 F for condition 5.1 of Table 1.
- Arrows 510 , 520 , and 530 indicate the direction of current for the inverter and level shifter circuit.
- the key MOS devices have the following operating states,
- (ground-source) of second PMOS 331 0.0V, indicating that the PMOS transistor 331 is in an OFF state,
- an embodiment illustrates a circuit 600 , which is an equivalent of the circuit shown in FIG. 3 .
- the low voltage (LV) stage (output from the transistor 634 ) and the high voltage (HV) stage outputs (from the transistors 636 , 638 and 642 ) are combined in a NOR gate 640 to generate a final buffer output (out).
- the transistors 638 (N 1 ), 628 (N 6 ) and 612 (N 9 ) have threshold voltage (Vt) ⁇ 0V.
- Voltage vpwr is internal low voltage (LV) power supply.
- Voltage vccio is external high voltage (HV) power supply.
- Transistors 614 (N 10 ), 626 (N 5 ), and 630 (N 7 ) provide leakage current to keep nodes A, C, and D from drifting to a high voltage level.
- the input trip point dynamically adapts to the vccio voltage level (supply voltage range). This enables meeting various input Vih/Vil DC specifications at different supply voltage ranges. Control inputs are not required to modulate the input trip point.
- the invented architecture allows use of low voltage (LV) transistors in the input stage to improve (decrease) the minimum operating supply voltage. Minimal circuitry is required for input trip modulation.
- a number of diode-connected n-channel transistors can be regulated to modulate voltage on nodes C and D to control the action of the transistor 343 F, as shown in the circuit 300 .
- either parallel pull up or pull down may be omitted depending on the desired input trip point variability.
- a series switch may be added to either or both of the parallel pull up and pull down paths.
- This switch can be configured with a control input to change the adaptive input trip point behavior for different input buffer selection options.
- An example application is a buffer implemented in a chip that has selectable input standards.
- multiple parallel pull down paths may be added with different numbers of diode-connected n-channels to the gate of the transistor 343 F, as shown in circuit 300 .
- Each of these paths can be designed to turn ON at different values of supply voltage to give different trip point adaptability across different power supply voltage ranges.
- circuit elements as pin junction diodes can be substituted for the diode-connected n-channel diodes between vccio and node C.
- the transistor 343 D can be replaced by an enhancement mode n-channel transistor, which is similar to or identical to the transistors 343 A and 343 B in the series connected diode stack to vccio. In this case, the number of diode connected transistors in the stack to vccio would typically be reduced to give the same voltage on node D.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
Abstract
Description
TABLE 1 |
Input Buffer Operation at Vin = Vil & Vih |
Conditions | Transistor VGS & States |
vccio | vpwr | Condition # | Vin | VGS(P2) | P2 | VGS(P1) | P1 | VGS(N8) | N8 | VGS(N2) | N2 | ||
Vin = Vil | 1.6 | 1.6 | 1.0 | 0.48 | 1.12 | ON | 1.12 | OFF | 0.0 | OFF | 0.48 | OFF |
1.8 | 1.8 | 2.0 | 0.54 | 1.26 | ON | 1.26 | ON (Weak) | 0.2 | OFF | 0.54 | OFF | |
2.7 | 1.8 | 3.0 | 0.80 | 1.00 | ON | 1.19 | ON | 0.8 | ON (Weak) | 0.80 | OFF | |
3.3 | 1.8 | 4.0 | 0.80 | 1.00 | ON | 2.50 | ON (strong) | 0.8 | ON (Weak) | 0.80 | OFF | |
5.5 | 1.8 | 5.0 | 0.80 | 1.00 | ON | 4.70 | ON (strong) | 0.8 | ON (Weak) | 0.80 | OFF | |
Vin = Vih | 1.6 | 1.6 | 1.1 | 1.10 | 0.50 | OFF | 0.50 | OFF | 0.0 | OFF | 1.10 | ON |
1.8 | 1.8 | 2.1 | 1.30 | 0.50 | OFF | 0.50 | OFF | 0.2 | OFF | 1.30 | ON | |
2.7 | 1.8 | 3.1 | 2.00 | 0.00 | OFF | 0.70 | OFF | 1.1 | ON | 2.00 | ON | |
3.3 | 1.8 | 4.1 | 2.00 | 0.00 | OFF | 1.30 | ON (weak) | 1.7 | ON (strong) | 2.00 | ON (strong) | |
5.5 | 1.8 | 5.1 | 2.00 | 0.00 | OFF | 3.50 | ON (strong) | 2.0 | ON (strong) | 2.00 | ON (strong) | |
Vt Assumptions: | ||||||||||||
|Vtp(HV)| 1.2 | ||||||||||||
|(Vtp(LV)| 0.7 | ||||||||||||
Vtn(HV) 0.8 | ||||||||||||
Vtn(LV) 0.7 |
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/757,905 US7808275B1 (en) | 2006-06-05 | 2007-06-04 | Input buffer with adaptive trip point |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US81146106P | 2006-06-05 | 2006-06-05 | |
US11/757,905 US7808275B1 (en) | 2006-06-05 | 2007-06-04 | Input buffer with adaptive trip point |
Publications (1)
Publication Number | Publication Date |
---|---|
US7808275B1 true US7808275B1 (en) | 2010-10-05 |
Family
ID=42797760
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/757,905 Expired - Fee Related US7808275B1 (en) | 2006-06-05 | 2007-06-04 | Input buffer with adaptive trip point |
Country Status (1)
Country | Link |
---|---|
US (1) | US7808275B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150077182A1 (en) * | 2013-09-19 | 2015-03-19 | Micron Technology, Inc. | Apparatuses and methods for input buffer having combined output |
CN106169092A (en) * | 2016-07-08 | 2016-11-30 | 杭州澜达微电子科技有限公司 | A kind of rf modulation circuit in RFID label chip |
US11632110B2 (en) * | 2020-08-10 | 2023-04-18 | Mediatek Inc. | High speed circuit with driver circuit |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6064229A (en) * | 1998-03-26 | 2000-05-16 | Lucent Technologies Inc. | Voltage translating buffer based on low voltage technology |
US6781419B2 (en) * | 2000-08-30 | 2004-08-24 | Micron Technology, Inc. | Method and system for controlling the duty cycle of a clock signal |
US20050046449A1 (en) * | 2003-08-26 | 2005-03-03 | Davis Jeffrey B. | Voltage mismatch tolerant input/output buffer |
US20060049847A1 (en) * | 2004-09-07 | 2006-03-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-voltage-tolerant feedback coupled I/O buffer |
US7102389B2 (en) * | 2004-08-26 | 2006-09-05 | International Business Machines Corporation | Voltage translator with data buffer |
US20060214718A1 (en) * | 2005-03-25 | 2006-09-28 | Faraday Technology Corp. | Voltage level shifter |
-
2007
- 2007-06-04 US US11/757,905 patent/US7808275B1/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6064229A (en) * | 1998-03-26 | 2000-05-16 | Lucent Technologies Inc. | Voltage translating buffer based on low voltage technology |
US6781419B2 (en) * | 2000-08-30 | 2004-08-24 | Micron Technology, Inc. | Method and system for controlling the duty cycle of a clock signal |
US20050046449A1 (en) * | 2003-08-26 | 2005-03-03 | Davis Jeffrey B. | Voltage mismatch tolerant input/output buffer |
US7102389B2 (en) * | 2004-08-26 | 2006-09-05 | International Business Machines Corporation | Voltage translator with data buffer |
US20060049847A1 (en) * | 2004-09-07 | 2006-03-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-voltage-tolerant feedback coupled I/O buffer |
US20060214718A1 (en) * | 2005-03-25 | 2006-09-28 | Faraday Technology Corp. | Voltage level shifter |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150077182A1 (en) * | 2013-09-19 | 2015-03-19 | Micron Technology, Inc. | Apparatuses and methods for input buffer having combined output |
US9294095B2 (en) * | 2013-09-19 | 2016-03-22 | Micron Technology, Inc. | Apparatuses and methods for input buffer having combined output |
CN106169092A (en) * | 2016-07-08 | 2016-11-30 | 杭州澜达微电子科技有限公司 | A kind of rf modulation circuit in RFID label chip |
US11632110B2 (en) * | 2020-08-10 | 2023-04-18 | Mediatek Inc. | High speed circuit with driver circuit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7397297B2 (en) | Level shifter circuit | |
US7271639B2 (en) | Voltage level converter circuit and semiconductor integrated circuit device | |
US7215043B2 (en) | Power supply voltage switch circuit | |
US7710182B2 (en) | Reliable level shifter of ultra-high voltage device used in low power application | |
US20070188194A1 (en) | Level shifter circuit and method thereof | |
JPH11214962A (en) | Semiconductor integrated circuit device | |
US11979155B2 (en) | Semiconductor integrated circuit device and level shifter circuit | |
US6720794B2 (en) | Output buffer circuit | |
JPH10322192A (en) | Level-converting circuit | |
US6580291B1 (en) | High voltage output buffer using low voltage transistors | |
US7656210B2 (en) | Semiconductor integrated circuit | |
US7554361B2 (en) | Level shifter and method thereof | |
US7741874B2 (en) | Electronic circuit | |
US9018986B2 (en) | Output buffers | |
US7808275B1 (en) | Input buffer with adaptive trip point | |
US7859305B2 (en) | Input/output circuit | |
US7598791B2 (en) | Semiconductor integrated apparatus using two or more types of power supplies | |
US7262651B2 (en) | Differential input buffer circuit with rail-to-rail input range | |
US20100085078A1 (en) | Digital Logic Voltage Level Shifter | |
US10541676B2 (en) | Symmetrical dual voltage level input-output circuitry | |
US10601405B2 (en) | Buffer circuit | |
US20250062762A1 (en) | Device for monitoring one or a plurality of power supplies | |
US10763849B2 (en) | Semiconductor integrated circuit | |
WO2008028012A1 (en) | Junction field effect transistor input buffer level shifting circuit | |
CN116126070A (en) | Highest voltage selection circuit, chip and electronic equipment |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ANSEL, GEORGE MCCOLLOUGH;HUNT, JEFFERY SCOTT;CHAMAKURA, ANAND KUMAR;REEL/FRAME:019377/0288 Effective date: 20070531 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: SECURITY INTEREST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:035240/0429 Effective date: 20150312 |
|
AS | Assignment |
Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001 Effective date: 20160811 Owner name: SPANSION LLC, CALIFORNIA Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001 Effective date: 20160811 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: MONTEREY RESEARCH, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:040911/0238 Effective date: 20160811 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20181005 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:058002/0470 Effective date: 20150312 |