US7265583B2 - Voltage level conversion circuit - Google Patents
Voltage level conversion circuit Download PDFInfo
- Publication number
- US7265583B2 US7265583B2 US11/175,450 US17545005A US7265583B2 US 7265583 B2 US7265583 B2 US 7265583B2 US 17545005 A US17545005 A US 17545005A US 7265583 B2 US7265583 B2 US 7265583B2
- Authority
- US
- United States
- Prior art keywords
- voltage
- channel mos
- circuit
- power supply
- mos transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000006243 chemical reaction Methods 0.000 title claims abstract description 232
- 230000015556 catabolic process Effects 0.000 claims abstract description 48
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 149
- 102100036285 25-hydroxyvitamin D-1 alpha hydroxylase, mitochondrial Human genes 0.000 description 101
- 101000875403 Homo sapiens 25-hydroxyvitamin D-1 alpha hydroxylase, mitochondrial Proteins 0.000 description 101
- 238000010276 construction Methods 0.000 description 29
- 238000010586 diagram Methods 0.000 description 28
- 238000007599 discharging Methods 0.000 description 18
- 230000007704 transition Effects 0.000 description 18
- 108010068213 factor XIIa inhibitor Proteins 0.000 description 10
- JPMOKRWIYQGMJL-UHFFFAOYSA-N inh1 Chemical compound CC1=CC(C)=CC=C1C1=CSC(NC(=O)C=2C=CC=CC=2)=N1 JPMOKRWIYQGMJL-UHFFFAOYSA-N 0.000 description 10
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 8
- 230000001360 synchronised effect Effects 0.000 description 8
- 239000003990 capacitor Substances 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 6
- 101150071403 INP1 gene Proteins 0.000 description 5
- 230000000630 rising effect Effects 0.000 description 5
- 230000008859 change Effects 0.000 description 4
- 101100286929 Arabidopsis thaliana INH3 gene Proteins 0.000 description 3
- JFIOVJDNOJYLKP-UHFFFAOYSA-N bithionol Chemical compound OC1=C(Cl)C=C(Cl)C=C1SC1=CC(Cl)=CC(Cl)=C1O JFIOVJDNOJYLKP-UHFFFAOYSA-N 0.000 description 3
- 238000007493 shaping process Methods 0.000 description 2
- 238000007792 addition Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356104—Bistable circuits using complementary field-effect transistors
- H03K3/356113—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/10—Modifications for increasing the maximum permissible switched voltage
- H03K17/102—Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/06—Modifications for ensuring a fully conducting state
- H03K17/063—Modifications for ensuring a fully conducting state in field-effect transistor switches
Definitions
- the present invention relates to a voltage level conversion circuit and, more particularly, to a circuit for converting an input signal having a logical voltage level corresponding to a first power supply voltage into an output signal having a logical voltage level corresponding to a second power supply voltage that is higher than the first power supply voltage.
- Japanese Published Patent Application No. Hei. 7-321638 discloses a voltage level conversion circuit which is driven by a high power supply voltage.
- FIG. 13 is a diagram for explaining the voltage level conversion circuit disclosed in this gazette.
- This voltage level conversion circuit 101 includes a first N channel MOS transistor Qn 101 which is connected between a first input node Iin and an internal node N 101 , a first P channel MOS transistor Qp 101 which is connected between a high power supply voltage VPP and the internal node N 101 , and a power supply side second P channel MOS transistor Qp 102 and a ground side second N channel MOS transistor Qn 102 which are connected in series between the high power supply voltage VPP and a ground voltage VSS.
- a first input signal I 1 having a logical voltage corresponding to a low power supply voltage VCC is applied to the first input node Iin, and a second input signal S 1 having a logical voltage higher than that of the first input signal I 1 , which is generated on the basis of the first input signal I 1 , is applied to a second input node Sin. Further, a gate of the first N channel MOS transistor Qn 101 is connected to the second input node Sin, and a gate of the first P channel MOS transistor Pn 101 is connected to an output node Nout which is a connection point of the second P channel MOS transistor Qp 102 and the second N channel MOS transistor Qn 102 .
- a gate of the second P channel MOS transistor Qp 102 is connected to the internal node N 101 , and a gate of the second N channel MOS transistor Qn 102 is connected to the first input node Iin.
- a latch circuit for latching the input signal I 1 applied to the first input node Iin to output an inversion signal O 1 thereof from an output node Nout is constituted by the first and second P channel MOS transistors Qp 101 and Qp 102 .
- the internal node N 101 of the voltage level conversion circuit 101 comes to have a voltage level according to the logical level of the first input signal I 1 .
- the internal node N 101 of the voltage level conversion circuit 101 comes to have L level.
- the N channel MOS transistor Qn 102 is turned off and the P channel MOS transistor Qp 102 is turned on, and an H-level output signal O 1 is output from the output node NOUT. Further, at this time, the P channel MOS transistor Qp 101 is completely turned off.
- the N channel MOS transistors are high-breakdown-voltage transistors each having a breakdown voltage corresponding to the high power supply voltage VPP, the threshold values thereof are usually high. Therefore, when the logical voltage of the input signal is lowered, the on-state of the N channel MOS transistor Qn 102 becomes imperfect, and it takes time to fix the voltage level of the output signal at L level.
- the above-mentioned gazette proposes as follows. That is, in the voltage level conversion circuit 101 shown in FIG. 13 wherein the gate voltage of the N channel MOS transistor Qn 101 is the power supply voltage VCC, a P channel MOS transistor with a gate being connected to the input node Iin is inserted between the power supply voltage VPP and the P channel MOS transistor Qp 102 and, when the input signal changes from H level to L level, the current that flows from the power supply voltage VPP into the output terminal Nout is promptly cutoff.
- the conventional voltage level conversion circuit shown in FIG. 13 controls the high-breakdown-voltage transistor having, as a power supply voltage, the external voltage that is a high voltage, with a signal corresponding to the internal voltage that is a low voltage, it is difficult to operate the high-breakdown-voltage transistor when the threshold value of the high-breakdown-voltage transistor is high and the internal voltage is lower than the threshold value. Therefore, such voltage level conversion circuit becomes a disincentive to low power consumption and miniaturization of transistors due to low voltage operation in semiconductor devices.
- the present invention is made to solve the above-mentioned problems and has for its object to provide a voltage level conversion circuit which can convert a logical voltage of an input signal from a logical voltage corresponding to a lower internal voltage to a logical voltage corresponding to an external voltage as a high power supply voltage, thereby to realize a low voltage operation of a semiconductor device using the lower internal voltage.
- a voltage level conversion circuit for converting an input signal having a logical voltage corresponding to a first power supply voltage into an output signal having a logical voltage corresponding to a second power supply voltage that is higher than the first power supply voltage, and outputting the output signal
- the voltage level conversion circuit comprises: a latch circuit comprising plural MOS transistors each having the second power supply voltage as a breakdown voltage, and operable to latch a non-inversion logic corresponding to the input signal at a first latch node while latching an inversion logic reverse to the input signal at a second latch node; a first N channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the first latch node and a ground voltage supply; a second N channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the second latch node and the ground voltage supply; and a transistor driving circuit supplied with the first power supply voltage as a power supply voltage, and operable to apply, when the input signal
- a circuit for converting the logical level of an input signal from a voltage level corresponding to the low power supply voltage to a voltage level corresponding to the high power supply voltage and the circuit is provided with a latch circuit comprising plural high-breakdown-voltage MOS transistors each having the high power supply voltage as a breakdown voltage; a first high-breakdown-voltage N channel MOS transistor which discharges one of the latch nodes of the latch circuit; and a second high-breakdown-voltage N channel MOS transistor which discharges the other latch node of the latch circuit; and a pulse signal having a pulse height that is boosted to a level higher than the first power supply voltage is applied to the gate of the first N channel MOS transistor or to the gate of the second N channel MOS transistor when the input signal transits.
- the logical voltage of the input signal can be converted from a logical voltage corresponding to a lower internal voltage to a logical voltage corresponding to an external voltage that is a high voltage, resulting in a voltage level conversion circuit which enables a low voltage operation of a semiconductor device by the lower internal voltage.
- a third N channel MOS transistor having the first power supply voltage as a breakdown voltage is connected in series to the first N channel MOS transistor, between the first latch node and the ground voltage supply; and a fourth N channel MOS transistor having the first power supply voltage as a breakdown voltage is connected in series to the second N channel MOS transistor, between the second latch node and the ground voltage supply.
- a third low-breakdown-voltage N channel MOS transistor is connected in series to the first high-breakdown-voltage N channel MOS transistor between the one latch node and the ground voltage supply
- a fourth low-breakdown-voltage N channel MOS transistor is connected in series to the second high-breakdown-voltage N channel MOS transistor between the other latch node and the ground voltage supply. Therefore, in the state where a H level voltage is held at the latch nodes, leakage current from the latch nodes to the ground side can be prevented by the low-breakdown-voltage N channel MOS transistors in their off states.
- the transistor driving circuit drives both of the first and third N channel MOS transistors or both of the second and fourth N channel MOS transistors using the pulse signal. Therefore, the transistors which discharge the respective latch nodes are in their on states only during a pulse period of a pulse signal that is generated according to the transition of the input signal and, after the transition of the input signal, the H level logical voltage held at the latch nodes can be maintained with stability.
- the transistor driving circuit maintains the off states of the first to fourth N channel MOS transistor so that the output signal is not reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit does not reset the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the circuit construction of the transistor driving circuit can be simplified as compared with a transistor driving circuit that performs reset of an output signal at power-on.
- the transistor driving circuit drives the first to fourth N channel MOS transistors so that the output signal is reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit resets the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the logical level of the output signal of the voltage level conversion circuit can be matched to the logical level of the input signal of the voltage level conversion circuit at power-on. Therefore, the voltage level conversion circuit can also be used as a circuit for converting the voltage level of a DC-like signal from a low voltage level to a high voltage level.
- the transistor driving circuit when the input signal transits, applies a pulse signal whose pulse height is boosted to a level higher than the first power supply voltage, to the gate of the first N channel MOS transistor or to the gate of the second N channel MOS transistor, and applies a logical signal according to the input signal or the inversion signal of the input signal to the gate of the third N channel MOS transistor or to the gate of the fourth N channel MOS transistor.
- the transistor driving circuit Since, when the input signal transits, the transistor driving circuit applies the pulse signal whose pulse height is boosted to a level higher than the first power supply voltage to the gate of the first or second high-breakdown-voltage N channel MOS transistors, and applies the logical signal corresponding to the input signal to the gates of the third and fourth low-breakdown-voltage N channel MOS transistors, the circuit construction of the transistor driving circuit can be simplified as compared with a transistor driving circuit which applies a pulse signal to the gates of the third and fourth low-breakdown-voltage N channel MOS transistors.
- the transistor driving circuit maintains the off states of the first to fourth N channel MOS transistors so that the output signal is not reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit does not reset the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the circuit construction of the transistor driving circuit can be simplified as compared with a transistor driving circuit that performs reset of an output signal at power-on.
- the transistor driving circuit drives the first to fourth N channel MOS transistors so that the output signal is reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit resets the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the logical level of the output signal of the voltage level conversion circuit can be matched to the logical level of the input signal of the voltage level conversion circuit at power-on. Therefore, the voltage level conversion circuit can also be used as a circuit for converting the voltage level of a DC-like signal from a low voltage level to a high voltage level.
- a pulse signal whose pulse height varies from the ground voltage to a boosted voltage higher than the first power supply voltage is applied to the gate of the first N channel MOS transistor or the second N channel MOS transistor. Therefore, perfect on-state and off-state of the high-breakdown-voltage transistor which discharges the latch node can be realized by the pulse signal applied to the gate of the transistor.
- the logical voltage of the input signal can be converted from the logical voltage corresponding to the lower internal voltage to the logical voltage corresponding to the external voltage as a high voltage, and furthermore, the circuit construction for drive-controlling the transistors of the latch circuit that is driven by the high power supply voltage can be simplified.
- the transistor driving circuit maintains the off states of the first and second N channel MOS transistors so that the output signal is not reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit does not reset the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the circuit construction of the transistor driving circuit can be simplified as compared with a transistor driving circuit that performs reset of an output signal at power-on.
- the transistor driving circuit drives the first and second N channel MOS transistors so that the output signal is reset to the logic corresponding to the input signal, when the voltage level conversion circuit is powered on. Since the transistor driving circuit resets the output signal to the logic corresponding to the input signal when the voltage level conversion circuit is powered on, the logical level of the output signal of the voltage level conversion circuit can be matched to the logical level of the input signal of the voltage level conversion circuit at power-on. Therefore, the voltage level conversion circuit can also be used as a circuit for converting the voltage level of a DC-like signal from a low voltage level to a high voltage level.
- the latch circuit comprises a first series circuit comprising a P channel MOS transistor having the second power supply voltage as a breakdown voltage and an N channel MOS transistor having the second power supply voltage as a breakdown voltage, which are connected in series between the second power supply and the ground voltage supply, and a second series circuit comprising a P channel MOS transistor having the second power supply voltage as a breakdown voltage and an N channel MOS transistor having the second power supply voltage as a breakdown voltage, which are connected in series between the second power supply and the ground voltage supply; a connection point of the power supply side P channel MOS transistor and the ground side N channel MOS transistor in the first series circuit is connected to gates of the P channel MOS transistor and the N channel MOS transistor in the second series circuit to be the first latch node; and a connection point of the power supply side P channel MOS transistor and the ground side N channel MOS transistor in the second series circuit is connected to gates of the P channel MOS transistor and the N channel MOS transistor and the N channel
- the latch circuit comprises a first series circuit comprising two P channel MOS transistors having the second power supply voltage as a breakdown voltage, which are connected in series between the second power supply and the first latch node, and an N channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the first latch node and the ground voltage supply, and a second series circuit comprising two P channel MOS transistors having the second power supply voltage as a breakdown voltage, which are connected in series between the second power supply and the second latch node, and an N channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the second latch node and the ground voltage supply; a gate of the power supply side P channel MOS transistor in the first series circuit and a gate of the N channel MOS transistor in the first series circuit are connected to the second latch node; a gate of the power supply side P channel MOS transistor in the second series circuit and a gate of the N channel MOS transistor in the first series circuit are connected to the second latch node; a gate of the power supply side P
- the latch circuit includes the P channel MOS transistors which prevent charges from being supplied from the high power supply voltage to the first and second latch nodes when the latch nodes are discharged, the voltages at the latch nodes quickly transit from H level to L level when the input signal transits, resulting in a voltage level conversion circuit capable of a higher speed operation.
- the latch circuit comprises a first P channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the second power supply and the first latch node, and a second P channel MOS transistor having the second power supply voltage as a breakdown voltage, which is connected between the second power supply and the second latch node; and a gate of the first P channel MOS transistor is the second latch node, and a gate of the second P channel MOS transistor is the first latch node. Since the latch circuit is constituted by only the transistors which charge the respective latch nodes, the construction of the latch circuit is simplified.
- FIG. 1 is a diagram for explaining a voltage level conversion circuit 100 a according to a first embodiment of the present invention.
- FIG. 2( a ) is a diagram for explaining a pulse signal generation circuit C 11 included in the voltage level conversion circuit 100 a according to the first embodiment.
- FIG. 2( b ) is a diagram for explaining a boost voltage generation circuit C 21 included in the voltage level conversion circuit 100 a according to the first embodiment.
- FIG. 3 is a signal waveform diagram for explaining the operations of pulse signal generation circuit C 11 (C 21 ) and the boost voltage generation circuit C 21 (C 22 ) according to the first embodiment.
- FIG. 4 is a diagram for explaining a voltage level conversion circuit 100 b according to a second embodiment of the present invention.
- FIG. 5 is a diagram for explaining a voltage level conversion circuit 100 c according to a third embodiment of the present invention.
- FIG. 6 is a diagram for explaining a voltage level conversion circuit 100 d according to a fourth embodiment of the present invention.
- FIG. 7 is a diagram for explaining a voltage level conversion circuit 100 e according to a fifth embodiment of the present invention.
- FIG. 8 is a diagram for explaining a voltage level conversion circuit 100 f according to a sixth embodiment of the present invention.
- FIG. 9 is a diagram for explaining a voltage level conversion circuit 100 g according to a seventh embodiment of the present invention.
- FIG. 10( a ) is a diagram for explaining a signal generation circuit C 51 included in the voltage level conversion circuit 100 g according to the seventh embodiment.
- FIG. 10( b ) is a diagram for explaining a boost circuit C 61 included in the voltage level conversion circuit 100 g according to the seventh embodiment.
- FIG. 11 is a signal waveform diagram for explaining the operations of the signal generation circuit C 51 (C 52 ) and the boost voltage generation circuit C 61 (C 62 ) according to the seventh embodiment.
- FIG. 12 is a diagram for explaining a voltage level conversion circuit 100 h according to an eighth embodiment of the present invention.
- FIG. 13 is a diagram for explaining the conventional voltage level conversion circuit.
- a voltage level conversion circuit is a circuit for converting an input signal having a logical voltage of a low voltage circuit system (VDD1 system) that is supplied with a low power supply voltage as a power supply voltage into an output signal having a logical voltage of a high voltage circuit system (VDD2 system) that is supplied with a high power supply voltage as a power supply voltage, and the circuit has a fundamental construction including a VDD2 system latch circuit, a high-breakdown-voltage VDD2 system N channel MOS transistor which is inserted between a latch node of the latch circuit and a ground voltage, and a pulse generation circuit for detecting transition of the logical level of the input signal and generating a pulse signal having the logical voltage of the VDD1 system, wherein the voltage level of the pulse signal is boosted to be applied to a gate of the N channel MOS transistor. Therefore, the voltage level conversion circuit is operated even when the low power supply voltage is lower than the threshold value of the high-breakdown-voltage VDD2 system transistor.
- a first embodiment of the present invention relates to a voltage level conversion circuit including a latch circuit that is supplied with a high power supply voltage as a power supply voltage, and has a fundamental circuit construction in which a VDD2 system N channel MOS transistor and a VDD1 system N channel MOS transistor are connected in series between a latch node of the latch circuit and a ground voltage supply, a pulse signal having a logical voltage of the VDD1 system is applied to the gate of the VDD1 system N channel MOS transistor when an input signal transits, and the pulse signal with the VDD1 system logical voltage being boosted is applied to the gate of the VDD2 system N channel MOS transistor.
- the VDD2 system MOS transistor has a high power supply voltage as a breakdown voltage
- the VDD1 system MOS transistor has a low power supply voltage as a breakdown voltage.
- FIG. 1 is a circuit diagram illustrating the whole construction of a voltage level conversion circuit 100 a according to the first embodiment.
- the voltage level conversion circuit 100 a is a circuit for converting an input signal IN 1 having a logical voltage corresponding to a low power supply voltage VDD1 into an output signal OUT 1 having a logical voltage corresponding to a high power supply voltage VDD2, and outputting the output signal OUT 1 .
- VDD1 low power supply voltage
- VDD2 high power supply voltage
- the voltage level conversion circuit 100 a includes a first series circuit in which a first VDD2 system P channel MOS transistor Qhp 1 and a first VDD2 system N channel MOS transistor Qhn 1 are connected in series between the high power supply voltage VDD2 and the ground voltage VSS, and a second series circuit in which a second VDD2 system P channel MOS transistor Qhp 2 and a second VDD2 system N channel MOS transistor Qhn 2 are connected in series between the high power supply voltage VDD2 and the ground voltage VSS.
- a connection node N 10 of the power supply side P channel MOS transistor Qhp 1 and the ground side N channel MOS transistor Qhn 1 in the first series circuit is connected to a gate of the power supply side P channel MOS transistor Qhp 2 and a gate of the ground side N channel MOS transistor Qhn 2 in the second series circuit.
- a connection node N 11 of the power supply side P channel MOS transistor Qhp 2 and the ground side N channel MOS transistor Qhn 2 in the second series circuit is connected to a gate of the power supply side P channel MOS transistor Qhp 1 and a gate of the ground side N channel MOS transistor Qhn 1 in the first series circuit.
- a latch circuit 110 comprises the MOS transistors constituting the first and second series circuits, and the connection nodes N 10 and N 11 , which are a pair of latch nodes of the latch circuit 110 .
- the voltage level conversion circuit 100 a further includes a third series circuit which is obtained by connecting a third VDD2 system N channel MOS transistor Qhn 3 and a first VDD1 system N channel MOS transistor Qln 1 in series between the connection node N 10 and the ground voltage VSS, and discharges the connection node N 10 , and a fourth series circuit which is obtained by connecting a fourth VDD2 system N channel MOS transistor Qhn 4 and a second VDD1 system N channel MOS transistor Qln 2 in series between the connection node N 11 and the ground voltage VSS, and discharges the connection node N 11 .
- the first and second VDD2 system P channel MOS transistors Qhp 1 and Qhp 2 and the first to fourth VDD2 system N channel MOS transistors Qhn 1 to Qhn 4 are high-breakdown-voltage transistors having high threshold values, and these transistors belong to a circuit system (VDD2 system) A 2 driven by the high power supply voltage VDD2. Further, the first and second VDD1 system N channel MOS transistors Qln 1 and Qln 2 are low-breakdown-voltage transistors having low threshold values, and these transistors belong to a circuit system (VDD1 system) A 1 driven by the low power supply voltage VDD1.
- the voltage level conversion circuit 100 a includes a first pulse signal generation circuit C 11 for generating a pulse signal when the logical level of the input signal IN 1 transits; a first boost voltage generation circuit C 21 for boosting the logical voltage of the pulse signal outputted from the first pulse-signal generation circuit C 11 , and applying the pulse signal with the boosted logical voltage to the gate of the latch node side MOS transistor Qhn 3 of the third series circuit; and a first logical circuit C 31 for shaping the waveform of the pulse signal outputted from the first pulse signal generation circuit C 11 , and applying the pulse signal to the gate of the ground side N channel MOS transistor Qln 1 of the third series circuit.
- the voltage level conversion circuit 100 a includes a NOT circuit C 1 which receives the input signal IN 1 and outputs an inversion signal of the input signal; a second pulse signal generation circuit C 12 for generating a pulse signal when the logical level of the inversion signal transits; a second boost voltage generation circuit C 22 for boosting the logical voltage of the pulse signal outputted from the second pulse signal generation circuit C 12 , and applying the pulse signal with the boosted logical voltage to the gate of the latch node side MOS transistor Qhn 4 of the fourth series circuit; and a second logical circuit C 32 for shaping the waveform of the pulse signal outputted from the second pulse signal generation circuit C 12 , and applying the pulse signal to the gate of the ground side N channel MOS transistor Qln 2 of the fourth series circuit.
- a transistor driving circuit for driving the N channel MOS transistors in the third and fourth series circuits is constituted by the NOT circuit C 1 , the first and second pulse signal generation circuits C 11 and C 12 , the first and second boost circuits C 21 and C 22 , and the first and second logical circuits C 31 and C 32 , and this transistor driving circuit is supplied with the low power supply voltage VDD1 as a power supply voltage.
- FIG. 2( a ) shows a specific circuit construction of the first pulse signal generation circuit C 11 .
- the first pulse signal generation circuit C 11 generates a pulse signal having a pulse width equivalent to a signal delay time caused by five stages of NOT circuits, when the logical level of the input signal IN 1 changes from L level to H level, and the first pulse signal generation circuit C 11 comprises five stages of NOT circuits C 11 a ⁇ C 11 e which are successively connected to an input node INP to which the input signal IN 1 is applied, a NAND circuit C 11 f for performing a logical operation between the output of the final-stage NOT circuit C 11 e and the input signal IN 1 , and a NOT circuit C 11 g for inverting the output of the NAND circuit C 11 f and outputting the inversion signal to an output node OUTP.
- the second pulse signal generation circuit C 12 generates a pulse signal having a pulse width equivalent to a signal delay time caused by five-stages of NOT circuits, when the logical level of the input signal IN 1 changes from H level to L level and thereby the logical level of the output signal of the NOT circuit C 1 which receives the input signal IN 1 changes from L level to H level, and the second pulse signal generation circuit C 12 has the same circuit construction as that of the first pulse signal generation circuit C 11 .
- FIG. 2( b ) shows the specific circuit construction of the first boost voltage generation circuit C 21 .
- the first boost voltage generation circuit C 21 boosts the pulse signal outputted from the first pulse signal generation circuit C 11 , and outputs the boosted pulse signal.
- the first boost voltage generation circuit C 21 includes a first NOT circuit C 21 a for inverting a signal applied to an input node INH, a second NOT circuit C 21 b for inverting the output of the first NOT circuit, a two-input AND circuit C 21 c for calculating an AND of the signal applied to the input node INH and the output of the second NOT circuit C 21 b , and a capacitor C 21 e which is connected between the output end of the two-input AND circuit C 21 c and an output node OUTH.
- the first boost voltage generation circuit C 21 includes a VDD1 system P channel MOS transistor C 21 f which is connected between the low power supply voltage VDD1 and the output node OUTH, and an OR circuit C 21 d for calculating an OR of the input signal applied to the input node INH and the output signal of the second NOT circuit C 21 b , and applying the OR signal to the gate of the P channel MOS transistor C 21 f.
- the second boost voltage generation circuit C 22 boosts the pulse signal outputted from the second pulse signal generation circuit C 12 to output the boosted pulse signal, and has the same circuit construction as that of the first boost voltage generation circuit C 21 .
- the first logical circuit C 31 comprises a NAND circuit C 31 a which receives the input signal IN 1 applied to the input node Tin and the output signal of the first pulse signal generation circuit C 11 , and a NOT circuit C 31 b for inverting the output signal of the NAND circuit 31 a , and the first logical circuit C 31 shapes the waveform of the pulse signal generated by the first pulse signal generation circuit C 11 , and applies the waveform-shaped pulse signal to the gate of the first VDD1 system N channel MOS transistor Qln 1 .
- the second logical circuit C 32 comprises a NAND circuit C 32 a which receives the output signal of the NOT circuit C 1 which receives the input signal IN 1 and the output signal of the second pulse signal generation circuit C 12 , and a NOT circuit C 32 b for inverting the output signal of the NAND circuit C 32 a , and the second logical circuit C 32 shapes the waveform of the pulse signal generated by the second pulse signal generation circuit C 12 , and applies the waveform-shaped pulse signal to the gate of the second VDD1 system N channel MOS transistor Qln 2 .
- the NOT circuit C 1 comprises a P channel MOS transistor and an N channel MOS transistor which are connected in series between the low power supply voltage VDD1 and the ground voltage VSS, and the gates of these transistors are commonly connected.
- FIG. 3 is a waveform diagram for explaining the operation of the voltage level conversion circuit 100 a according to the first embodiment.
- the VDD1 system input signal IN 1 applied to the input terminal Tin is converted into the VDD2 system output signal OUT 1 to be outputted from the output terminal Tout.
- the first pulse signal generation circuit C 11 detects the transition of the logical level of the input signal IN 1 , and generates a VDD1 system one-shot pulse signal synchronized with the rise timing tu of the input signal IN 1 .
- the first pulse signal generation circuit C 11 when the input signal IN 1 transits from L level to H level, one input voltage of the NAND circuit C 11 f changes from L level to H level simultaneously with the transition timing of the input signal, while the other input voltage changes from H level to L level after a delay time equivalent to the five stages of NOT circuits C 11 a ⁇ C 11 e from the transition timing of the input signal IN 1 . Therefore, during a period in which the both input voltages of the NAND circuit C 11 f are H level, the output voltage of the NAND circuit C 11 f is L level, and a pulse signal which rises in synchronization with the transition of the input signal IN 1 is outputted from the subsequent NOT circuit C 11 g .
- the first boost voltage generation circuit C 21 When the pulse signal outputted from the first pulse signal generation circuit C 11 is input to the first boost voltage generation circuit C 21 , the first boost voltage generation circuit C 21 generates a pulse signal which is obtained by boosting the VDD1 system one-shot pulse signal so that the pulse height voltage VDD1 thereof becomes twice as high as the VDD1 (2 ⁇ VDD1), and applies the boosted pulse signal to the gate of the VDD2 system P channel MOS transistor Qhn 3 .
- the first boost voltage generation circuit C 21 when the logical level of the signal applied to the input node INH is L level, both of the output of the AND circuit C 21 c and the output of the OR circuit C 21 d are L level, and thereby the P channel MOS transistor C 21 f is turned on and the voltage at the output node OUTH becomes equal to the low power supply voltage VDD1. At this time, the capacitor C 21 e is charged so that the node on the output end OUTH side comes to have a voltage equal to the low power supply voltage VDD1.
- the boost voltage generation circuit C 21 when the pulse signal from the pulse signal generation circuit C 11 is input to the input terminal INH and thereby the voltage level at the input terminal INH transits from L level to H level, one of the input voltages of the AND circuit C 21 c and the OR circuit C 21 d changes from L level to H level simultaneously with the voltage transition timing of the input terminal INH, while the other input voltage of these circuits C 21 c and C 21 d changes from L level to H level after a delay time equivalent to the two stages of NOT circuits C 21 a and C 21 b from the voltage transition timing of the input terminal INH.
- the output voltage of the OR circuit C 21 d transits from L level to H level
- the output voltage of the AND circuit C 21 c transits from L level to H level.
- the AND circuit side node of the capacitor C 21 e comes to have a voltage equal to the lower power supply voltage VDD1.
- the output end side node of the capacitor C 21 e is boosted to a voltage about twice as high as the low power supply voltage VDD1.
- the first logical circuit C 31 shapes the waveform of the pulse signal, and applies the pulse signal to the gate of the VDD1 system N channel MOS transistor Qln 1 which draws charges out of the latch node N 10 . That is, in the first logical circuit C 31 , when the input signal IN 1 and the pulse signal outputted from the pulse signal generation circuit C 11 are input to the NAND circuit C 31 a , the NAND circuit C 31 a outputs an inversion signal of an AND of the input signal and the pulse signal to the NOT circuit C 31 b . The NOT circuit C 31 b inverts the inversion signal, and outputs the AND signal of the input signal and the pulse signal to the gate of the N channel MOS transistor Qln 1 .
- the pulse signal synchronized with the transition of the input signal IN 1 is applied to the gate of the VDD1 system N channel MOS transistor Qln 1 which discharges the one latch node N 10 , and simultaneously, the boosted VDD1 system pulse signal is applied to the gate of the VDD2 system N channel MOS transistor Qhn 3 which is connected between the latch node N 10 and the N channel MOS transistor Qln 1 .
- the voltage at the latch node N 10 becomes L level.
- the second boost voltage generation circuit C 22 operates in the same manner as the first boost voltage generation circuit C 21 to generate a pulse signal which is synchronized with the VDD1 system one-shot pulse signal and has a pulse height voltage VDD1 that is boosted to a voltage level twice as high as the VDD1 (2 ⁇ VDD1), and applies this boosted pulse signal to the gate of the VDD2 system P channel MOS transistor Qhn 4 which draws charges out of the latch node N 11 .
- the second logical circuit C 32 operates in the same manner as the first logical circuit C 31 to shape the waveform of the VDD1 system pulse signal outputted from the second pulse signal generation circuit C 12 , and applies the waveform-shaped pulse signal to the gate of the VDD1 system N channel MOS transistor Qln 2 which draws charges out of the latch node N 11 and is connected in series to the VDD2 system N channel MOS transistor Qhn 4 .
- the pulse signal synchronized with the transition of the input signal IN 1 is applied to the gate of the VDD1 system N channel MOS transistor Qln 2 which discharges the other latch node N 11 , and simultaneously, the boosted VDD1 system pulse signal is applied to the gate of the VDD2 system N channel MOS transistor Qhn 4 which is connected between the latch node N 11 and the N channel MOS transistor Qln 2 .
- the voltage at the latch node N 11 becomes L level.
- the latch node N 10 of the latch circuit 110 becomes L level, and the P channel MOS transistor Qhp 2 is turned on while the N channel MOS transistor Qhn 2 is turned off. Thereby, the voltage of the latch node N 11 becomes the high power supply voltage VDD2, and the output terminal OUT 1 comes to have the VDD2 system H level voltage.
- the latch node N 11 of the latch circuit 110 becomes L level, and the P channel MOS transistor Qhp 1 is turned on while the N channel MOS transistor Qhn 1 is turned off.
- the voltage of the latch node N 10 becomes the VDD2 system H level voltage VDD2
- the P channel MOS transistor Qhp 2 is turned off while the N channel MOS transistor Qhn 2 is turned on. Accordingly, the voltage at the latch node N 11 becomes the ground voltage VSS, and the output terminal OUT 1 becomes the low level voltage.
- the pulse signal generation circuits C 11 and C 12 In the state where the input signal IN 1 maintains L level or H level, the pulse signal generation circuits C 11 and C 12 generate no pulse signals, and the output nodes N 17 and N 19 of the boost voltage generation circuits C 21 and C 22 are maintained at the VDD1 system H level voltage VDD1, and the voltages at the output nodes N 10 and N 20 of the logical circuits C 31 and C 32 are maintained at L level. Accordingly, in this state, the VDD1 system N channel MOS transistor Qln 1 and Qln 2 are completely off, and the latch circuit 110 maintains the voltage of the latch node as it is.
- the voltage level conversion circuit 100 a for converting the voltage level of the low voltage input signal IN 1 to the voltage level of the high voltage signal includes the latch circuit 110 comprising the high voltage transistors, the pulse signal generation circuit C 11 for detecting the rising edge of the input signal to generate the first pulse signal, the pulse signal generation circuit C 12 for detecting the falling edge of the input signal to generate the second pulse signal, first and second boost voltage generation circuits C 21 and C 22 for boosting the first and second pulse signals, and the first and second high voltage N channel MOS transistors Qhn 3 and Qhn 4 for discharging the one and the other one of the pair of the latch nodes of the latch circuit, respectively, and the boosted first and second pulse signals are applied to the MOS transistors Qhn 3 and Qhn 4 .
- the latch circuit comprising the high voltage transistors can be reliably operated with the low voltage system input signal that is lower than the threshold voltage of the high voltage system transistors, resulting in a voltage level conversion circuit which enables a low voltage operation by a lower internal voltage.
- the latch circuit comprises the P channel MOS transistors Qhp 1 and Qhp 2 which charge the respective latch nodes N 10 and N 11 , and the N channel MOS transistors Qhn 1 and Qhn 2 which discharge the respective latch nodes N 10 and N 11 . Therefore, the voltages at the latch nodes can be quickly set to the logic according to the input signal.
- the low voltage system N channel MOS transistors Qln 1 and Qln 2 which are controlled by the first and second pulse signals are connected in series to the high voltage system N channel MOS transistors Qhn 3 and Qhn 4 which discharge the latch nodes, and the outputs of the first and second logical circuits C 31 and C 32 are applied to the gates of these transistors. Therefore, in the state where the input signal does not transit and is maintained at a constant logical voltage level, the low voltage system N channel MOS transistors Qln 1 and Qln 2 are completely turned off, thereby preventing leakage current from the latch node that latches the H level voltage to the ground side.
- the low voltage system N channel MOS transistor is connected through the high voltage system N channel MOS transistor to the high power supply voltage VDD2, it is possible to prevent the high power supply voltage VDD2 from being applied to the drain of the low voltage system N channel MOS transistor.
- the boost voltage generation circuit While in this first embodiment the boost voltage generation circuit generates a voltage twice as high as the low power supply voltage VDD1 as a boosted voltage to be applied to the gate of the VDD2 system N channel MOS transistor, the boost voltage generation circuit may generate, as a boosted voltage, a voltage that is higher than the VDD1 voltage by about the threshold voltage of the transistor.
- This boost voltage generation circuit can substantially be implemented by connecting an N channel MOS transistor between the power supply voltage VDD1 and the output node OUTH as a boost node, and connecting the drain and gate of the transistor to the output node OUTH, in the boost circuit shown in FIG. 2( b ).
- FIG. 4 is a diagram for explaining a voltage level conversion circuit according to a second embodiment of the present invention.
- a voltage level conversion circuit 100 b according to the second embodiment is provided with a latch circuit 120 comprising six MOS transistors, instead of the latch circuit 110 comprising four MOS transistors according to the first embodiment, and the constituents of the voltage level conversion circuit 100 b other than the latch circuit 120 are identical to those described for the first embodiment.
- the latch circuit 120 includes a first series circuit in which a first P channel MOS transistor Qhp 1 , a third P channel MOS transistor Qhp 3 , and a first N channel MOS transistor Qhn 1 are connected in series, successively from the power supply side, between the high power supply voltage VDD2 and the ground voltage VSS; and a second series circuit in which a second P channel MOS transistor Qhp 2 , a fourth P channel MOS transistor Qhp 4 , and a second N channel MOS transistor Qhn 2 are connected in series, successively from the power supply side, between the high power supply voltage VDD2 and the ground voltage VSS.
- a latch node N 10 which is a connection point of the N channel MOS transistor Qhn 1 and the P channel MOS transistor Qhp 3 is connected to the gates of the P channel MOS transistor Qhp 2 and the N channel MOS transistor Qhn 2 .
- a latch node N 11 which is a connection point of the N channel MOS transistor Qhn 2 and the P channel MOS transistor Qhp 4 is connected to the gates of the P channel MOS transistor Qhp 1 and the N channel MOS transistor Qhn 1 .
- the gate of the P channel MOS transistor Qhp 3 is connected to the output node N 18 of the first logical circuit C 31
- the gate of the P channel MOS transistor Qhp 4 is connected to the output node N 20 of the second logical circuit C 32 .
- the voltage level conversion circuit 100 b according to the second embodiment is different from the circuit 100 a of the first embodiment only in the operation of the latch circuit 120 for latching the voltage level of the input signal.
- the latch circuit 120 when the VDD1 system input signal N 1 transits from L level to H level, a pulse signal which has been waveform-shaped by the first logical circuit C 31 is applied to the gate of the low voltage system N channel MOS transistor Qln 1 which discharges the latch node N 10 and to the gate of the high voltage system P channel MOS transistor Qhp 3 of the latch circuit 120 , and a pulse signal which has been boosted by the first boost voltage generation circuit C 21 is applied to the gate of the high voltage system N channel MOS transistor Qhn 3 which discharges the latch node N 10 .
- the transistors Qhn 3 and Qln 1 are turned on, and charges are drawn from the latch node N 10 through these transistors Qhn 3 and Qln 1 .
- the high voltage system P channel MOS transistor Qhp 3 connected between the latch node N 10 and the high voltage power supply VDD2 is approximately turned off. Thereby, supply of charges from the high voltage power supply VDD2 to the latch node N 10 is minimized, and the voltage of the latch node N 10 transits from H level to L level quickly.
- the transistors Qhn 4 and Qln 2 are turned on, and charges are drawn from the latch node N 11 through these transistors Qhn 4 and Qln 2 .
- the high voltage system P channel MOS transistor Qhp 4 connected between the latch node N 11 and the high voltage power supply VDD2 is approximately turned off. Thereby, supply of charges from the high voltage power supply VDD2 to the latch node N 11 is minimized, and the voltage of the latch node N 11 transits from H level to L level quickly.
- the VDD1 system N channel MOS transistors Qln 1 and Qln 2 are completely turned off, and the latch circuit 120 maintains the voltage at the latch node as it is.
- the second embodiment of the present invention is provided with, instead of the latch circuit 110 of the first embodiment, the latch circuit 120 comprising the high voltage system P channel MOS transistors Qhp 3 and Qhp 4 , which latches the logical level of the input signal and suppresses supply of charges from the high power supply voltage VDD2 to the latch nodes N 10 and N 11 when the latch nodes N 10 and N 11 are discharged. Therefore, when the input signal IN 1 transits, the latch node N 10 or N 11 transits from H level to L level at higher speed, resulting in a voltage level conversion circuit which can operate at a higher speed.
- the latch circuit 120 comprising the high voltage system P channel MOS transistors Qhp 3 and Qhp 4 , which latches the logical level of the input signal and suppresses supply of charges from the high power supply voltage VDD2 to the latch nodes N 10 and N 11 when the latch nodes N 10 and N 11 are discharged. Therefore, when the input signal IN 1 transits, the latch node N 10 or N 11 transits
- FIG. 5 is a diagram for explaining a voltage level conversion circuit according to a third embodiment of the present invention.
- a voltage level conversion circuit 100 c according to the third embodiment is provided with a circuit for generating a pulse signal when the circuit 100 c is powered on, in addition to the circuits and elements constituting the voltage level conversion circuit 100 b according to the second embodiment, and the logical level of the input signal is matched to the logical level of the output signal at power-on.
- the voltage level conversion circuit 100 c is provided with a latch circuit 120 , first and second pulse signal generation circuits C 11 and C 12 , first and second boost voltage generation circuits C 21 and C 22 , first and second logical circuits C 31 and C 32 , and N channel MOS transistors Qhn 3 , Qln 1 , Qhn 4 , and Qln 2 for discharging latch nodes N 10 and N 11 , like the voltage level conversion circuit 100 b according to the second embodiment.
- the voltage level conversion circuit 100 c further includes a pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 c is powered on, and an exclusive OR circuit C 33 for calculating an exclusive OR of the pulse signal outputted from the pulse signal generation circuit C 41 and the input signal IN 1 , and applying the calculated exclusive OR signal to the pulse signal generation circuit C 11 , the first logical circuit C 31 , and the NOT circuit C 1 .
- the pulse generation circuit C 41 is a VDD1 system circuit.
- the voltage level conversion circuit 100 c according to the third embodiment is different from the voltage level conversion circuit 100 b according to the second embodiment only in that the circuit 100 c operates, when it is powered on, so as to match the logical level of the input signal to the logical level of the output signal.
- the pulse signal generation circuit C 41 when it is powered on, the pulse signal generation circuit C 41 generates a one-shot pulse signal, and the exclusive OR circuit C 33 operates an exclusive OR of the one-shot pulse signal and the input signal, and outputs the operation result.
- the logical level of the input signal is L level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily transits from L level to H level, and thereafter, returns to L level. Therefore, immediately after power-on, the first and second pulse signal generation circuits C 11 and C 12 successively generate pulse signals, and the latch circuit 120 sets the voltage level of the output terminal Tout to H level, and thereafter, inverts it to L level. Accordingly, when the input signal of the voltage level conversion circuit is L level at power-on, the output signal of the voltage level conversion circuit certainly becomes L level.
- the logical level of the input signal is H level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily transits from H level to L level, and thereafter, returns to H level. Therefore, immediately after power-on, the second and first pulse signal generation circuits C 12 and C 11 successively generate pulse signals, and the latch circuit 120 sets the voltage level of the output terminal Tout to L level, and thereafter, inverts it to H level. Accordingly, when the input signal of the voltage level conversion circuit is H level at power-on, the output signal of the voltage level conversion circuit surely becomes H level.
- the voltage level conversion circuit 100 c is provided with the pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 c is powered on, in addition to the circuits and transistors constituting the voltage level conversion circuit 100 b of the second embodiment, and an exclusive OR of the one-shot pulse signal and the input signal is output to the first pulse signal generation circuit 11 , the first logical circuit C 31 , and the NOT circuit C 1 . Therefore, when the circuit 100 c is powered on, the logical level of the latch output of the latch circuit 120 changes from the logical level reverse to the logical level of the input signal to the logical level equal to the logical level of the input signal to be reset to the logic corresponding to the input signal.
- the voltage level conversion circuit of this third embodiment is also usable as a circuit for changing the voltage level of a DC-like signal from a low voltage system level to a high voltage system level.
- one voltage level conversion circuit includes one pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on
- the pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on may be shared by plural voltage level conversion circuits.
- the pulse signal generation circuit C 41 generates a one-shot pulse signal at power-on
- the one-shot pulse signal is input to the plural voltage level conversion circuits
- the exclusive OR circuit in each voltage level conversion circuit performs logical operation of the input signal and the one-shot pulse signal
- the logical level of the output signal is matched to the logical level of the input signal at power-on in each voltage level conversion circuit.
- the circuit for generating a pulse signal at power-on is added to the voltage level conversion circuit 100 b according to the second embodiment, and the logical level of the input signal is matched to the logical level of the output signal at power-on.
- the voltage level conversion circuit according to the third embodiment may be obtained by providing the voltage level conversion circuit 100 a according to the first embodiment with the circuit C 41 for generating a pulse signal at power-on, and matching the logical level of the input signal to the logical level of the output signal at power-on.
- a voltage level conversion circuit including a latch circuit supplied with a high power supply voltage as a power supply voltage, and the circuit has a fundamental construction in which a high voltage system N channel MOS transistor and a low voltage system N channel MOS transistor are connected in series between a latch node of the latch circuit and a ground voltage supply, and an input signal or an inversion signal thereof is applied to a gate of the low voltage system N channel MOS transistor, while a pulse signal having the logical voltage level of the low voltage system, with the pulse-height voltage being boosted, is applied to a gate of the high voltage system N channel MOS transistor, when the input signal transits.
- FIG. 6 is a circuit diagram illustrating the whole construction of a voltage level conversion circuit 100 d according to the fourth embodiment.
- the voltage level conversion circuit 100 d is, like the first embodiment, a circuit for converting an input signal IN 1 having a logical voltage corresponding to the low power supply voltage VDD1 to an output signal OUT 1 having a logical voltage corresponding to the high power supply voltage VDD2, and outputting the output signal OUT 1 .
- the voltage level conversion circuit 100 d will be described more specifically.
- the voltage level conversion circuit 100 d includes first and second series circuits each comprising a P channel MOS transistor and an N channel MOS transistor which are connected in series between the high power supply voltage and the ground voltage; a latch circuit 110 using the connection nodes of the transistors in the respective series circuits as a pair of latch nodes N 10 and N 11 ; a third series circuit for discharging the latch node N 10 , which comprises a high voltage system N channel MOS transistor Qhn 3 and a low voltage system N channel MOS transistor Qln 1 connected in series between the latch node N 10 and the ground power supply VSS; and a fourth series circuit for discharging the latch node N 11 , which comprises a high voltage system N channel MOS transistor Qhn 4 and a low voltage system N channel MOS transistor Qln 2 connected in series between the latch node N 11 and the ground power supply VSS.
- the latch circuit and the series circuits for discharging the latch nodes are identical to those described for the first embodiment.
- the voltage level conversion circuit 100 d includes a first pulse signal generation circuit C 11 for generating a pulse signal when the logical level of the input signal IN 1 transits; and a first boost voltage generation circuit C 21 for boosting the logical voltage of the pulse signal outputted from the first pulse signal generation circuit C 11 , and applying the pulse signal with the boosted logical voltage to the gate of the latch node side MOS transistor Qhn 3 of the third series circuit.
- the voltage level conversion circuit 100 d includes a NOT circuit C 1 which receives the input signal IN 1 and outputs an inversion signal of the input signal; a second pulse signal generation circuit C 12 for generating a pulse signal when the logical level of the inversion signal transits; and a second boost voltage generation circuit C 22 for boosting the logical voltage of the pulse signal outputted from the second pulse signal generation circuit C 12 , and applying the pulse signal with the boosted logical voltage to the gate of the latch node side MOS transistor Qhn 4 of the fourth series circuit.
- the NOT circuit C 1 , the first and second pulse signal generation circuits C 11 and C 12 , and the first and second boost circuits C 21 and C 22 are identical to those described for the first embodiment.
- the gate of the ground side transistor Qln 1 of the third series circuit is connected to the input terminal Tin, and the gate of the ground side transistor Qln 2 of the fourth series circuit is connected to the output node N 14 of the NOT circuit C 1 .
- the VDD1 system input signal IN 1 applied to the input terminal Tin is converted into a VDD2 system output signal OUT 1 to be output from the output terminal Tout.
- the first pulse signal generation circuit C 11 detects the transition of the logical level of the input signal, and generates a VDD1 system one-shot pulse signal synchronized with the rise timing tu of the input signal IN 1 .
- the first boost voltage generation circuit C 21 When the pulse signal outputted from the first pulse signal generation circuit C 11 is input to the first boost voltage generation circuit C 21 , the first boost voltage generation circuit C 21 generates a pulse signal which is obtained by boosting the VDD1 system one-shot pulse signal so that the pulse height voltage VDD1 thereof has a voltage level twice as high as the VDD1 (2 ⁇ VDD1), and applies this boosted pulse signal to the gate of the VDD2 system P channel MOS transistor Qhn 3 . At this time, since, in the second pulse signal generation circuit C 12 , the input signal transits from H level to L level, no transition of the input signal IN 1 is detected.
- the voltage at the gate of the VDD1 system N channel MOS transistor Qln 1 which discharges the one latch node N 10 changes from L level to H level, and simultaneously, the boosted VDD1 system pulse signal is applied to the gate of the VDD2 system N channel MOS transistor Qhn 3 connected between the latch node N 10 and the N channel MOS transistor Qln 1 . Thereby, the voltage at the latch node N 10 becomes L level.
- the latch circuit 110 operates in the same manner as described for the first embodiment, whereby the logical level of the output signal OUT 1 changes from the L level voltage to the VDD2 system H level voltage.
- the second pulse signal generation circuit C 12 operates in the same manner as the first pulse signal generation circuit C 11 to detect the transition of the logical level of the input signal, and outputs a VDD1 system one-shot pulse signal synchronized with the fall timing of the input signal IN 1 to the second boost voltage generation circuit C 22 .
- the input signal transits from H level to L level, no transition of the input signal IN 1 is detected.
- the second boost voltage generation circuit C 22 operates in the same manner as the first boost voltage generation circuit C 21 to generate a pulse signal which is obtained by boosting the VDD1 system one-shot pulse signal so that the pulse height voltage VDD1 thereof has a voltage level twice as high as the VDD1 (2 ⁇ VDD1), and applies this boosted pulse signal to the gate of the VDD2 system P channel MOS transistor Qhn 4 which draws charges from the latch node N 11 .
- the voltage at the gate of the VDD1 system N channel MOS transistor Qln 2 which discharges the other latch node N 11 changes from L level to H level, and simultaneously, the boosted VDD1 system pulse signal is applied to the gate of the VDD2 system N channel MOS transistor Qhn 4 which is connected between the latch node N 11 and the N channel MOS transistor Qln 2 . Thereby, the voltage at the latch node N 11 becomes L level.
- the latch circuit 110 operates in the same manner as described for the first embodiment, and the logical voltage of the output signal OUT 1 changes from the high voltage system H level voltage to the L level voltage.
- the pulse signal generation circuits C 11 and C 12 In the state where the input signal IN 1 maintains L level or H level, the pulse signal generation circuits C 11 and C 12 generate no pulse signals, and the output nodes N 17 and N 19 of the boost voltage generation circuits C 21 and C 22 are maintained at the VDD1 system H level voltage VDD1. Accordingly, in this state, the latch circuit 110 holds the voltage of the latch node as it is.
- the voltage level conversion circuit 100 d for converting the voltage level of the low voltage system input signal to the voltage level of the high voltage system signal is provided with the latch circuit 110 comprising high voltage system transistors, the pulse signal generation circuit C 11 for detecting the rising edge of the input signal to generate a first pulse signal, the pulse signal generation circuit C 12 for detecting the falling edge of the input signal to generate a second pulse signal, the first and second boost voltage generation circuits C 21 and C 22 for boosting the first and second pulse signals, and the first and second high voltage system N channel MOS transistors Qhn 3 and Qhn 4 which discharge the one and the other of the pair of the latch nodes of the latch circuit; and the boosted first and second pulse signals are applied to the MOS transistors Qhn 3 and Qhn 4 , respectively.
- the latch circuit comprising the high voltage system transistors can be reliably operated with the input signal of the low voltage system that is lower than the threshold voltage of the high voltage system transistors, thereby providing a voltage level conversion circuit that enables a low voltage operation by a lower internal voltage.
- the low voltage system N channel MOS transistors Qln 1 and Qln 2 are connected in series to the high voltage system N channel MOS transistors Qhn 3 and Qhn 4 which discharge the latch nodes, respectively, and the gates of these transistors are supplied with the voltage of the input terminal Tin or the inverted voltage thereof. Therefore, in the state where the input signal is maintained at L level, the low voltage system N channel MOS transistors Qln 1 and Qln 2 are completely turned off, thereby preventing leakage current from the latch node which latches the H level voltage.
- the low voltage system N channel MOS transistor is connected to the high power supply voltage VDD2 through the high voltage system N channel MOS transistor, it is possible to prevent the high power supply voltage from being applied to the drain of the low voltage system N channel MOS transistor.
- the circuit construction for controlling the low voltage system N channel MOS transistors Qln 1 and Qln 2 can be simplified.
- FIG. 7 is a diagram for explaining a voltage level conversion circuit according to a fifth embodiment of the present invention.
- a voltage level conversion circuit 100 e according to the fifth embodiment is provided with a circuit C 41 for generating a pulse signal when the circuit 100 e is powered on, in addition to the circuits and elements constituting the voltage level conversion circuit 100 d according to the fourth embodiment, and the logical level of an input signal is matched to the logical level of an output signal at power-on.
- the voltage level conversion circuit 100 e is provided with a latch circuit 110 , first and second pulse signal generation circuits C 11 and C 12 , first and second boost voltage generation circuits C 21 and C 22 , and N channel MOS transistors Qhn 3 , Qln 1 , Qhn 4 , and Qln 2 for discharging latch nodes N 10 and N 11 , like the voltage level conversion circuit 100 d according to the fourth embodiment.
- the voltage level conversion circuit 100 e further includes a pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 e is powered on, and an exclusive OR circuit C 33 for calculating an exclusive OR of the pulse signal outputted from the pulse signal generation circuit C 41 and the input signal IN 1 , and applying the calculated exclusive OR signal to the first pulse signal generation circuit C 11 , the NOT circuit C 1 , and the N channel MOS transistor Qln 1 .
- the pulse generation circuit C 41 is a VDD1 system circuit.
- the voltage level conversion circuit 100 e according to the fifth embodiment is different from the voltage level conversion circuit 100 d according to the fourth embodiment only in that the circuit 100 e operates, when it is powered on, so as to match the logical level of the input signal to the logical level of the output signal.
- the pulse signal generation circuit C 41 when the voltage level conversion circuit 100 e according to the fifth embodiment is powered on, the pulse signal generation circuit C 41 generates a one-shot pulse signal, and the exclusive OR circuit C 33 performs an exclusive OR of the one-shot pulse signal and the input signal, and outputs the operation result.
- the logical level of the input signal is L level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily transits from L level to H level, and thereafter, returns to L level. Therefore, immediately after power-on, the first and second pulse signal generation circuits C 11 and C 12 successively generate pulse signals, and the latch circuit 110 sets the voltage level of the output terminal Tout to H level, and thereafter, inverts it to L level. Accordingly, when the input signal of the voltage level conversion circuit is L level at power-on, the output signal of the voltage level conversion circuit certainly becomes L level.
- the logical level of the input signal is H level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily transits from H level to L level, and thereafter, returns to H level. Therefore, immediately after power-on, the second and first pulse signal generation circuits C 12 and C 11 successively generate pulse signals, and the latch circuit 110 sets the voltage level of the output terminal Tout to L level, and thereafter, inverts it to H level. Accordingly, when the input signal of the voltage level conversion circuit is H level at power-on, the output signal of the voltage level conversion circuit surely becomes H level.
- the voltage level conversion circuit 100 e is provided with the pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 e is powered on, in addition to the circuits and transistors constituting the voltage level conversion circuit 100 d of the fourth embodiment, and an exclusive OR of the one-shot pulse signal and the input signal is output to the first pulse signal generation circuit 11 , the gate of the N channel MOS transistor Qlp 1 , and the NOT circuit C 1 . Therefore, when the circuit 100 c is powered on, the logical level of the latch output of the latch circuit 110 changes from the logical level reverse to the logical level of the input signal to the logical level equal to the logical level of the input signal to be reset to the logic corresponding to the input signal.
- the voltage level conversion circuit 100 e of this fifth embodiment is also usable as a circuit for changing the voltage level of a DC-like signal from a low voltage system level to a high voltage system level.
- one voltage level conversion circuit includes one pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on
- the pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on may be shared by plural voltage level conversion circuits.
- the pulse signal generation circuit C 41 generates a one-shot pulse signal at power-on
- the one-shot pulse signal is input to the plural voltage level conversion circuits
- the exclusive OR circuit in each voltage level conversion circuit performs logical operation between the input signal and the one-shot pulse signal
- the logical level of the output signal is matched to the logical level of the input signal at power-on in each voltage level conversion circuit.
- FIG. 8 is a diagram for explaining a voltage level conversion circuit according to a sixth embodiment of the present invention.
- a voltage level conversion circuit 100 f according to the sixth embodiment is provided with a circuit C 42 for generating a pulse signal when the circuit 100 f is powered on, in addition to the circuits and elements constituting the voltage level conversion circuit 100 d according to the fourth embodiment, and the logical level of an input signal is matched to the logical level of an output signal at power-on.
- the voltage level conversion circuit 100 f is provided with a latch circuit 110 , first and second pulse signal generation circuits C 11 and C 12 , first and second boost voltage generation circuits C 21 and C 22 , and N channel MOS transistors Qhn 3 , Qln 1 , Qhn 4 , and Qln 2 for discharging latch nodes N 10 and N 11 , like the voltage level conversion circuit 100 d according to the fourth embodiment.
- the voltage level conversion circuit 100 f further includes a pulse signal generation circuit C 42 for generating a one-shot pulse signal when the circuit 100 f is powered on, a high voltage system N channel MOS transistor Qhn 5 which is connected in parallel to the high voltage system N channel MOS transistor Qhn 3 that discharges the latch node N 10 , and a high voltage system N channel MOS transistor Qhn 6 which is connected in parallel to the high voltage system N channel MOS transistor Qhn 4 that discharges the latch node N 11 , and the one-shot pulse signal generated by the pulse signal generation circuit C 42 at power-on is applied to the gates of the MOS transistors Qhn 5 and Qhn 6 .
- the voltage level conversion circuit 100 f according to the sixth embodiment is different from the voltage level conversion circuit 100 d according to the fourth embodiment only in that the circuit 100 f operates so as to match the logical level of the input signal to the logical level of the output signal when it is powered on.
- the pulse signal generation circuit C 42 when the voltage level conversion circuit 100 f according to the sixth embodiment is powered on, the pulse signal generation circuit C 42 generates a one-shot pulse signal, and applies the one-shot pulse signal to the gates of the N channel MOS transistors Qhn 5 and Qhn 6 . Thereby, immediately after power-on, the N channel MOS transistors Qhn 5 and Qhn 6 are temporarily turned on.
- the voltage of the latch node N 11 temporarily becomes L level, and the latch circuit 110 sets the voltage level of the output terminal Tout to L level. Accordingly, when the input signal of the voltage level conversion circuit is L level at power-on, the output signal of the voltage level conversion circuit certainly becomes L level.
- the N channel MOS transistor Qln 1 that discharges the latch node N 10 is turned on.
- the latch circuit 110 sets the voltage level of the output terminal Tout to H level. Accordingly, when the input signal of the voltage level conversion circuit is H level at power-on, the output signal of the voltage level conversion circuit surely becomes H level.
- the voltage level conversion circuit 100 f is provided with the high voltage system N channel MOS transistor Qhn 5 which is connected in parallel to the high voltage system N channel MOS transistor Qhn 3 that discharges the latch node N 10 , and the high voltage system N channel MOS transistor Qhn 6 which is connected in parallel to the high voltage system N channel MOS transistor Qhn 4 that discharges the latch node N 11 , in addition to the circuits and transistors constituting the voltage level conversion circuit 100 d according to the fourth embodiment, and a one-shot pulse signal generated by the pulse signal generation circuit C 42 is applied to the gates of the MOS transistors Qhn 5 and Qhn 6 at power-on.
- the voltage level conversion circuit of this sixth embodiment is also usable as a circuit for changing the voltage level of a DC-like signal from a low voltage system level to a high voltage system level.
- one voltage level conversion circuit includes one pulse signal generation circuit C 42 which generates a one-shot pulse signal at power-on
- the pulse signal generation circuit C 42 which generates a one-shot pulse signal at power-on may be shared by plural voltage level conversion circuits.
- the pulse signal generation circuit C 42 generates a one-shot pulse signal at power-on
- the one-shot pulse signal is input to the plural voltage level conversion circuits
- the transistor connected in parallel to the transistor which discharges the latch node is temporarily turned on in each voltage level conversion circuit
- the logical level of the output signal is matched to the logical level of the input signal at power-on in each voltage level conversion circuit.
- a voltage level conversion circuit including a latch circuit that is supplied with a high power supply voltage as a power supply voltage, and the voltage level conversion circuit has a fundamental construction in which a high voltage system N channel MOS transistor is connected between a latch node of the latch circuit and a ground power supply, and when an input signal transits, a pulse signal having a logical voltage level of a low voltage system, the logical voltage level of which is boosted to be twice as high, is applied to the gate of the high voltage system N channel MOS transistor.
- FIG. 9 is a circuit diagram illustrating the whole construction of the voltage level conversion circuit 100 g according to the seventh embodiment.
- the voltage level conversion circuit 100 g is a circuit for converting an input signal IN 1 having a logical voltage corresponding to a low power supply voltage VDD1 into an output signal OUT 1 having a logical voltage corresponding to a high power supply voltage VDD2, and outputting the output signal OUT 1 .
- the voltage level conversion circuit 100 g will be described in detail.
- the voltage level conversion circuit 100 g includes a latch circuit 110 of the same construction as that of the first embodiment; a third VDD2 system N channel MOS transistor Qhn 3 connected between one latch node N 10 of the latch circuit 110 and the ground voltage VSS; and a fourth VDD2 system N channel MOS transistor Qhn 4 connected between the other latch node N 11 of the latch circuit 110 and the ground voltage VSS.
- the four MOS transistors Qhp 1 , Qhp 2 , Qhn 1 , and Qhn 2 constituting the latch circuit 110 and the third and fourth N channel MOS transistors Qhn 3 and Qhn 4 are high-breakdown voltage transistors having high threshold values, and belong to a circuit system (VDD2 system) A 2 that is driven by the high power supply voltage VDD2.
- the voltage level conversion circuit 100 g further includes a first signal generation circuit C 51 which receives the input signal IN 1 and outputs logical signals from four output nodes OUTP 1 ⁇ OUTP 4 on the basis of the input signal IN 1 ; and a first boost voltage generation circuit C 61 which has four input nodes INH 1 ⁇ INH 4 to which the four logical signals outputted from the signal generation circuit C 51 are input, generates a logical signal obtained by boosting the voltage level of the low voltage system logical signal, and applies the boosted logical signal to the gate of the third N channel MOS transistor Qhn 3 .
- the voltage level conversion circuit 100 g includes a NOT circuit C 1 for inverting the input signal IN 1 ; a second signal generation circuit C 52 which outputs logical signals from four output nodes OUTP 1 ⁇ OUTP 4 on the basis of the output signal of the NOT circuit; and a second boost voltage generation circuit C 62 which has four input nodes INH 1 ⁇ INH 4 to which the four logical signals outputted from the signal generation circuit C 52 are input, generates a logical signal obtained by boosting the voltage level of the low voltage system logical signal, and applies the boosted logical signal to the gate of the fourth N channel MOS transistor Qhn 4 .
- the NOT circuit C 1 , the first and second signal generation circuits C 51 and C 52 , and the first and second boost voltage generation circuits C 61 and C 62 are driven by the low power supply voltage VDD1, and hereinafter these circuits will be described in detail.
- FIG. 10( a ) is a diagram for explaining the specific circuit construction of the first signal generation circuit C 51 .
- the first signal generation circuit C 51 has one input node INP 1 , and four, i.e., first to fourth, output nodes OUTP 1 to OUTP 4 .
- the first signal generation circuit C 51 has a second pulse signal generation circuit C 1 B for generating a pulse signal in synchronization with the rise timing t 2 of the inversion signal outputted to the output node OUTP 1 , and outputting the pulse signal to the second output node OUTP 2 , and a NOT circuit C 20 which receives the signal from the second output node OUTP 2 .
- the first signal generation circuit C 51 has a third pulse signal generation circuit C 1 C for generating a pulse signal in synchronization with the rise timing t 3 of the inversion signal outputted to the output node N 22 of the NOT circuit C 20 ; a boost voltage generation circuit C 2 A for boosting the logical voltage of the pulse signal outputted from the circuit C 1 C, and outputting the pulse signal with the boosted logical voltage to the third output node OUTP 3 ; and a logical circuit C 3 A which receives the outputs of the first and second pulse signal generation circuits C 1 A and C 1 B.
- the first to third pulse signal generation circuits C 1 A to C 1 C have the same circuit construction as the first pulse signal generation circuit C 11 according to the first embodiment shown in FIG. 2( a ), and the boost voltage generation circuit C 2 A has the same circuit construction as the first boost voltage generation circuit C 21 according to the first embodiment shown in FIG. 2( b ).
- the logical circuit C 3 A is composed of two stages of NOT circuits C 3 Aa and C 3 Ab for delaying the output signal of the first pulse signal generation circuit C 1 A; and a three-input NOR circuit C 3 Ac which has, as input nodes, an output node N 24 of the subsequent NOT circuit C 3 Ab, an output node N 21 of the first pulse signal generation circuit C 1 A, and the output node OUTP 2 of the second pulse signal generation circuit C 1 B, and outputs an OR of logical signals from these output nodes to the fourth output node OUTP 4 .
- the second signal generation circuit C 52 has the same circuit construction as the first signal generation circuit C 51 shown in FIG. 10( a ).
- FIG. 10( b ) is a diagram for explaining the specific circuit construction of the first boost voltage generation circuit C 61 .
- the first boost voltage generation circuit C 61 has four, i.e., first to fourth, input nodes INH 1 ⁇ INH 4 , and one output node OUTH 1 .
- the first boost voltage generation circuit C 61 includes a low voltage system P channel MOS transistor Qlp 6 a connected between the low power supply voltage VDD1 and the output node OUTH 1 ; low voltage system N channel MOS transistors Qln 6 a and Qln 6 b connected in series between the output node OUTH 1 and the ground voltage VSS; and a capacitor C 61 b connected between the second input node INH 2 and the output node OUTH 1 .
- the first input node INH 1 is connected to the gate of the P channel MOS transistor Qlp 6 a
- the third and fourth input nodes INH 3 and INH 4 are connected to the gates of the low voltage system N channel MOS transistors Qln 6 a and Qln 6 b , respectively.
- the VDD1 system input signal IN 1 applied to the input terminal Tin is converted into a VDD2 system output signal OUT 1 to be outputted from the output terminal Tout.
- the first signal generation circuit C 51 outputs, on the basis of the input signal IN 1 , four logical signals from the output nodes OUTP 1 ⁇ OUTP 4 to the corresponding four input nodes INH 1 ⁇ INH 4 of first boost voltage generation circuit C 61 . Then, the first boost voltage generation circuit C 61 generates a pulse signal which is boosted to a voltage twice as high as the low power supply voltage VDD1, and applies the pulse signal to the gate of the high voltage system N channel MOS transistor Qhn 3 .
- the second signal generation circuit C 52 output four logical signals from the output nodes OUTP 1 ⁇ OUTP 4 to the corresponding four input nodes INH 1 ⁇ INH 4 of the second boost voltage generation circuit C 62 , on the basis of the output signal of the NOT circuit C 1 which is an inversion signal of the input signal IN 1 .
- the second boost voltage generation circuit C 62 generates a pulse signal which is boosted to a voltage twice as high as the low power supply voltage VDD1, on the basis of the four output signals from the second signal generation circuit C 52 , and applies the pulse signal to the gate of the high voltage system N channel MOS transistor Qhn 4 .
- FIG. 11 is a diagram for explaining variations in the voltage levels at the input node and the output node of the first signal generation circuit C 51 .
- the first signal generation circuit C 51 is operated by the level change in the input signal.
- the logical circuit C 3 A performs an OR of the output signal of the first pulse signal generation circuit C 1 A, this output signal delayed by the two stages of NOT circuits C 3 Aa and C 3 Ab, and the output signal of the second pulse signal generation circuit C 1 B, and outputs an OR signal to the fourth output node OUTP 4 .
- the first boost circuit C 61 operates with the four logical signals outputted from the output nodes of the first signal generation circuit C 51 being input signals.
- the input nodes INH 1 , INH 3 , and INH 4 are supplied with the H level voltage VDD1, and accordingly, the P channel MOS transistor Qlp 6 a is in its off state while the N channel MOS transistors Qln 6 a and Qln 6 b are in their on states, and the output node OUTH 1 is supplied with the ground voltage VSS.
- the input node INH 2 is at L level, and the both electrodes of the capacitor C 61 b are supplied with the ground voltage VSS (0 v).
- the output node OUTH 1 is boosted from the power supply voltage VDD1 to a voltage twice as high as the VDD1, and the boosted voltage is applied to the high voltage system N channel MOS transistor Qhn 3 .
- the high voltage system N channel MOS transistor Qhn 3 is turned on, and the latch node N 10 of the latch circuit 110 becomes L level and the output node Tout of the latch circuit 110 becomes H level that corresponds to the logical level of the input signal.
- the boost circuit C 61 when the output node OUTH 1 is boosted to a voltage twice as high as the power supply voltage VDD1, the high potential side terminal voltage of the N channel MOS transistor Qln 6 a becomes twice as high as the gate voltage, whereby this transistor Qln 6 a is turned off.
- the N channel MOS transistor Qln 6 b is turned on.
- the voltage of the input node INH 3 is boosted from the power supply voltage VDD1 to a voltage twice as high as the VDD1, and the N channel MOS transistor Qln 6 a is turned on, and thereby the output node OUTH 1 of the boost circuit C 61 is discharged to be the ground voltage VSS, i.e., L level.
- the second pulse signal generation circuit C 52 and the second boost circuit C 62 detect that the output signal of the NOT circuit C 1 that inverts the input signal changes from L level to H level, and operate in the same manners as the first pulse signal generation circuit C 51 and the first boost circuit C 61 , respectively, to apply the boosted pulse signal to the gate of the high voltage system P channel MOS transistor Qhn 4 of the latch circuit 110 .
- the latch node N 11 of the latch circuit becomes L level
- the voltage of the output node Tout of the latch circuit becomes L level that corresponds to the logical level of the input signal.
- the gates of the VDD2 system N channel MOS transistors Qhn 3 and Qhn 4 connected to the latch nodes N 10 and N 11 are at the ground voltage, and these transistors are completely turned off, whereby the latch circuit maintains the latch state.
- the voltage level conversion circuit 100 g for converting the voltage level of the low voltage system input signal to the voltage level of the high voltage system signal is provided with the latch circuit 110 comprising the high voltage system transistors, the first signal generation circuit C 51 for detecting the rising edge of the input signal to generate plural logical signals, the second signal generation circuit C 52 for detecting the falling edge of the input signal to generate plural logical signals, the first boost circuit C 61 for generating the boosted first pulse signal on the basis of the output signal of the first signal generation circuit C 51 , the second boost circuit C 62 for generating the boosted second pulse signal on the basis of the output signal of the second signal generation circuit C 52 , and the first and second high voltage system N channel MOS transistors Qhp 3 and Qhp 4 for discharging one and the other of the pair of latch nodes of the latch circuit; and the boosted first and second pulse signals are applied to the MOS transistors Qhp 3 and Qhp 4 , respectively.
- the latch circuit comprising the high voltage system transistors can be reliably operated with the low voltage system input signal that is lower than the threshold voltage of the high voltage system transistors, thereby providing a voltage level conversion circuit that enables a low voltage operation with a lower internal voltage. Further, in the state where the logical level of the input signal is constant, the N channel MOS transistors for discharging the latch nodes are completely turned off, thereby realizing a voltage level conversion circuit having no leakage current.
- the boost circuit While in this seventh embodiment the boost circuit generates a voltage twice as high as the power supply voltage VDD1 as a boosted voltage to be applied to the gate of the VDD2 system N channel MOS transistor, this boost circuit may generate, as a boosted voltage, a voltage that is higher than the VDD1 voltage by about the threshold value of the transistor.
- this boost circuit can be realized by, in the boost circuit shown in FIG. 10( b ), connecting an N channel MOS transistor between the low power supply voltage VDD1 and the output node OUTH 1 as a boost node, and connecting the drain and gate of the transistor to the output node OUTH 1 .
- FIG. 12 is a diagram for explaining a voltage level conversion circuit according to an eighth embodiment of the present invention.
- a voltage level conversion circuit 100 h according to the eighth embodiment is provided with a circuit C 41 for generating a pulse signal when the circuit 100 h is powered on, in addition to the circuits and elements constituting the voltage level conversion circuit 100 g according to the seventh embodiment, and the logical level of the input signal is matched to the logical level of the output signal at power-on.
- the voltage level conversion circuit 100 h according to the eighth embodiment is provided with, like the voltage level conversion circuit 100 g according to the seventh embodiment, a latch circuit 110 , first and second signal generation circuits C 51 and C 52 , first and second boost circuits C 61 and C 62 , and N channel MOS transistors Qhn 3 and Qhn 4 for discharging latch nodes N 10 and N 11 .
- the voltage level conversion circuit 100 h further includes a pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 h is powered on; and an exclusive OR circuit C 33 for calculating an exclusive OR of the pulse signal outputted from the pulse signal generation circuit C 41 and the input signal IN 1 , and outputs the calculated exclusive OR signal to the first signal generation circuit C 51 and to the NOT circuit C 1 .
- the pulse generation circuit C 41 is a VDD1 system circuit.
- the voltage level conversion circuit 100 h according to the eighth embodiment is different from the voltage level conversion circuit 100 g according to the seventh embodiment only in that the circuit 100 h operates so as to match the logical level of the input signal to the logical level of the output signal when it is powered on.
- the pulse signal generation circuit C 41 when the voltage level conversion circuit 100 h according to the eighth embodiment is powered on, the pulse signal generation circuit C 41 generates a one-shot pulse signal, and the exclusive OR circuit C 33 operates an exclusive OR of the one-shot pulse signal and the input signal, and outputs the operation result.
- the logical level of the input signal is L level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily changes from L level to H level, and thereafter, returns to L level. Therefore, immediately after power-on, the first and second pulse signal generation circuits C 51 and C 52 successively operate, and the latch circuit 110 sets the voltage level of the output terminal Tout to H level, and thereafter, inverts it to L level. Accordingly, when the input signal of the voltage level conversion circuit is L level at power-on, the output signal of the voltage level conversion circuit surely becomes L level.
- the logical level of the input signal is H level at power-on
- the logical level of the output signal of the exclusive OR circuit C 33 temporarily changes from H level to L level, and thereafter, returns to H level. Therefore, immediately after power-on, the second and first pulse signal generation circuits C 52 and C 51 successively operate, and the latch circuit 110 sets the voltage level of the output terminal Tout to L level, and thereafter, inverts it to H level. Accordingly, when the input signal of the voltage level conversion circuit is H level at power-on, the output signal of the voltage level conversion circuit surely becomes H level.
- the voltage level conversion circuit 100 h is provided with the pulse signal generation circuit C 41 for generating a one-shot pulse signal when the circuit 100 h is powered on, in addition to the circuits and transistors constituting the voltage level conversion circuit 100 g of the seventh embodiment, and an exclusive OR of the one-shot pulse signal and the input signal is output to the first and second pulse signal generation circuits C 51 and C 52 . Therefore, when the circuit 100 h is powered on, the logical level of the latch output of the latch circuit 110 changes from the logical level reverse to the logical level of the input signal to the logical level equal to the logical level of the input signal to be reset to the logic corresponding to the input signal.
- the voltage level conversion circuit 100 h of this eighth embodiment is also usable as a circuit for changing the voltage level of a DC-like signal from a low voltage system level to a high voltage system level.
- one voltage level conversion circuit includes one pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on
- the pulse signal generation circuit C 41 which generates a one-shot pulse signal at power-on may be shared by plural voltage level conversion circuits.
- the pulse signal generation circuit C 41 generates a one-shot pulse signal at power-on
- the one-shot pulse signal is input to the plural voltage level conversion circuits
- the exclusive OR circuit in each voltage level conversion circuit performs logical operation between the input signal and the one-shot pulse signal
- the logical level of the output signal is matched to the logical level of the input signal at power-on in each voltage level conversion circuit.
- latch circuit comprising two P channel MOS transistors and two N channel MOS transistors or a latch circuit comprising four P channel MOS transistors and two N channel MOS transistors has been described, the specific circuit construction of the latch circuit is not restricted thereto.
- the on/off state of the N channel MOS transistor Qhn 1 constituting the latch circuit of the first embodiment is equal to the on/off states of the N channel MOS transistors Qln 1 and Qhn 3 for discharging the latch node N 10 and, further, the on/off state of the N channel MOS transistor Qhn 2 constituting the latch circuit is equal to the on/off states of the N channel MOS transistors Qln 2 and Qhn 4 for discharging the latch node N 11
- the N channel MOS transistors Qhn 1 and Qhn 2 in this latch circuit can be dispensed with, thereby simplifying the construction of the latch circuit.
- the present invention is not restricted to the above-mentioned first to eighth embodiments, and the features of the voltage level conversion circuits of the above-mentioned embodiments may be combined.
- the voltage level conversion circuits according to the fourth to sixth embodiments may have the latch circuit 120 according to the third embodiment instead of the latch circuit 110 .
- the voltage level conversion circuit according to the present invention is able to convert the logical voltage of an input signal from a logical voltage corresponding to a lower internal voltage to a logical voltage corresponding to an external voltage as a high power supply voltage, and therefore, it is useful in a semiconductor device which is required to perform a low voltage operation with a lower internal voltage.
Landscapes
- Logic Circuits (AREA)
Abstract
Description
Claims (13)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004-202105 | 2004-07-08 | ||
JP2004202105A JP4149968B2 (en) | 2004-07-08 | 2004-07-08 | Voltage level conversion circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060145723A1 US20060145723A1 (en) | 2006-07-06 |
US7265583B2 true US7265583B2 (en) | 2007-09-04 |
Family
ID=35798186
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/175,450 Active 2025-12-21 US7265583B2 (en) | 2004-07-08 | 2005-07-07 | Voltage level conversion circuit |
Country Status (2)
Country | Link |
---|---|
US (1) | US7265583B2 (en) |
JP (1) | JP4149968B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080030230A1 (en) * | 2006-08-04 | 2008-02-07 | Broadcom Corporation | Apparatus and method to reduce voltage swing for control signals |
US20130249595A1 (en) * | 2012-03-23 | 2013-09-26 | Powerchip Technology Corporation | Level shift circuit and semiconductor device using level shift circuit |
US10128846B2 (en) * | 2017-04-03 | 2018-11-13 | Qualcomm Incorporated | Apparatus and method for data level shifting with boost assisted inputs for high speed and low voltage applications |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008199153A (en) * | 2007-02-09 | 2008-08-28 | Matsushita Electric Ind Co Ltd | Level shifter |
US8106699B2 (en) * | 2008-07-29 | 2012-01-31 | Qualcomm Incorporated | High signal level compliant input/output circuits |
JP6088936B2 (en) | 2013-08-07 | 2017-03-01 | ルネサスエレクトロニクス株式会社 | Level shifter |
JP6505815B2 (en) * | 2017-11-17 | 2019-04-24 | ルネサスエレクトロニクス株式会社 | Level shifter |
US10483977B1 (en) * | 2018-06-08 | 2019-11-19 | Texas Instruments Incorporated | Level shifter |
EP4010981B1 (en) * | 2019-08-09 | 2023-08-23 | Silicon Storage Technology, Inc. | Improved level shifter for integrated circuit |
CN112787644B (en) * | 2019-11-11 | 2023-01-10 | 圣邦微电子(北京)股份有限公司 | Bootstrap circuit with power-on reset function |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07321638A (en) | 1994-03-30 | 1995-12-08 | Matsushita Electric Ind Co Ltd | Voltage level conversion circuit |
US6717453B2 (en) * | 2001-09-18 | 2004-04-06 | Nec Electronics Corporation | Level shift circuit having at least two separate signal paths |
US6853234B2 (en) * | 2003-06-09 | 2005-02-08 | International Business Machines Corporation | Level shift circuitry having delay boost |
-
2004
- 2004-07-08 JP JP2004202105A patent/JP4149968B2/en not_active Expired - Fee Related
-
2005
- 2005-07-07 US US11/175,450 patent/US7265583B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07321638A (en) | 1994-03-30 | 1995-12-08 | Matsushita Electric Ind Co Ltd | Voltage level conversion circuit |
US5650742A (en) | 1994-03-30 | 1997-07-22 | Matsushita Electric Industrial Co., Ltd. | Voltage-level shifter |
US6717453B2 (en) * | 2001-09-18 | 2004-04-06 | Nec Electronics Corporation | Level shift circuit having at least two separate signal paths |
US6853234B2 (en) * | 2003-06-09 | 2005-02-08 | International Business Machines Corporation | Level shift circuitry having delay boost |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080030230A1 (en) * | 2006-08-04 | 2008-02-07 | Broadcom Corporation | Apparatus and method to reduce voltage swing for control signals |
US7649382B2 (en) * | 2006-08-04 | 2010-01-19 | Broadcom Corporation | Apparatus to reduce voltage swing for control signals |
US20130249595A1 (en) * | 2012-03-23 | 2013-09-26 | Powerchip Technology Corporation | Level shift circuit and semiconductor device using level shift circuit |
US9076529B2 (en) * | 2012-03-23 | 2015-07-07 | Powerchip Technology Corp. | Level shift circuit and semiconductor device using level shift circuit |
US10128846B2 (en) * | 2017-04-03 | 2018-11-13 | Qualcomm Incorporated | Apparatus and method for data level shifting with boost assisted inputs for high speed and low voltage applications |
Also Published As
Publication number | Publication date |
---|---|
US20060145723A1 (en) | 2006-07-06 |
JP4149968B2 (en) | 2008-09-17 |
JP2006025241A (en) | 2006-01-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7427891B2 (en) | Charge pump-type booster circuit | |
KR100218040B1 (en) | Semiconductor device and comparing circuit | |
KR930008876B1 (en) | High Voltage Generation Circuit of Semiconductor Device | |
US6670841B2 (en) | Level shifting circuit | |
CN111357202B (en) | Transient Insensitive Level Shifter | |
US11342909B2 (en) | Semiconductor integrated circuit and control method of semiconductor integrated circuit | |
CN112202440B (en) | Negative voltage level conversion control circuit and method | |
KR20100088086A (en) | Power-on reset circuit | |
US6184594B1 (en) | Multi-stage charge pump having high-voltage pump control feedback and method of operating same | |
US7034571B2 (en) | Level converting circuit efficiently increasing an amplitude of a small-amplitude signal | |
US7482847B2 (en) | Power-on reset circuit | |
US7265583B2 (en) | Voltage level conversion circuit | |
KR100535346B1 (en) | Semiconductor integrated circuit device | |
US7554361B2 (en) | Level shifter and method thereof | |
US20050258886A1 (en) | Voltage level conversion circuit | |
US6191624B1 (en) | Voltage comparator | |
US7295056B2 (en) | Level shift circuit | |
EP0798845B1 (en) | Voltage-boosting circuit with mode signal | |
US11894843B2 (en) | Level shift circuit | |
JP2007235815A (en) | Level converting circuit | |
JP2001044819A (en) | High-voltage output inverter | |
US4496852A (en) | Low power clock generator | |
JPH05234390A (en) | Semiconductor integrated circuit device | |
JP3271269B2 (en) | Output drive circuit | |
JP3159182B2 (en) | Output circuit of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HIRANO, HIROSHIGE;REEL/FRAME:016476/0062 Effective date: 20050824 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
AS | Assignment |
Owner name: PANASONIC CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:052184/0943 Effective date: 20081001 |
|
AS | Assignment |
Owner name: PANASONIC SEMICONDUCTOR SOLUTIONS CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION;REEL/FRAME:052755/0917 Effective date: 20200521 |