US6166940A - Semiconductor memory device having a plurality of storage regions - Google Patents
Semiconductor memory device having a plurality of storage regions Download PDFInfo
- Publication number
- US6166940A US6166940A US09/518,784 US51878400A US6166940A US 6166940 A US6166940 A US 6166940A US 51878400 A US51878400 A US 51878400A US 6166940 A US6166940 A US 6166940A
- Authority
- US
- United States
- Prior art keywords
- wiring
- lines
- signal
- signal lines
- laid out
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- A—HUMAN NECESSITIES
- A47—FURNITURE; DOMESTIC ARTICLES OR APPLIANCES; COFFEE MILLS; SPICE MILLS; SUCTION CLEANERS IN GENERAL
- A47H—FURNISHINGS FOR WINDOWS OR DOORS
- A47H1/00—Curtain suspension devices
- A47H1/10—Means for mounting curtain rods or rails
- A47H1/104—Means for mounting curtain rods or rails for mounting curtain rails
-
- A—HUMAN NECESSITIES
- A47—FURNITURE; DOMESTIC ARTICLES OR APPLIANCES; COFFEE MILLS; SPICE MILLS; SUCTION CLEANERS IN GENERAL
- A47H—FURNISHINGS FOR WINDOWS OR DOORS
- A47H1/00—Curtain suspension devices
- A47H1/04—Curtain rails
-
- E—FIXED CONSTRUCTIONS
- E04—BUILDING
- E04F—FINISHING WORK ON BUILDINGS, e.g. STAIRS, FLOORS
- E04F19/00—Other details of constructional parts for finishing work on buildings
- E04F19/02—Borders; Finishing strips, e.g. beadings; Light coves
-
- E—FIXED CONSTRUCTIONS
- E04—BUILDING
- E04F—FINISHING WORK ON BUILDINGS, e.g. STAIRS, FLOORS
- E04F19/00—Other details of constructional parts for finishing work on buildings
- E04F19/02—Borders; Finishing strips, e.g. beadings; Light coves
- E04F19/04—Borders; Finishing strips, e.g. beadings; Light coves for use between floor or ceiling and wall, e.g. skirtings
- E04F19/0436—Borders; Finishing strips, e.g. beadings; Light coves for use between floor or ceiling and wall, e.g. skirtings between ceiling and wall
Definitions
- the present invention relates to a semiconductor memory device and, more particularly, to a semiconductor memory device having a plurality of signal lines for transmitting a signal to a plurality of memory cells formed on a chip.
- signal output portions are collected to one position, and signal input portions are limited to a specific position of a memory cell array or decoder layout positions.
- this bus line is recognized not as wiring lines but as a wiring group of a bundle of lines.
- the bus line is also laid out as a wiring group of a bundle of lines.
- adjacent wiring lines are laid out at an interval based on a value "S" that represents the minimum distance between signal lines, which is determined on the basis of the design rule.
- a parasitic capacitance C between adjacent wiring lines is given by
- ⁇ is the permittivity between signal lines
- t is the height (thickness) of the signal line
- LA is the wiring length of a signal line at a portion where wiring lines are densely laid out
- LB is the wiring length of a signal line at a portion where wiring lines are sparsely laid out
- S is the value representing the minimum distance between signal lines, which is determined on the basis of the design rule.
- FIGS. 1A to 1D show the operation of the semiconductor memory device which has the parasitic capacitance C obtained by substituting values into equation (1).
- FIG. 1A shows a case wherein signals transmitted through wiring lines adjacent to each other in a wiring group A as a bus line are in phase (changes in level of signals transmitted through the wiring lines are in phase).
- FIG. 1B shows waveforms representing changes in level of signals.
- a line segment indicated by a dotted line is a waveform representing a change in level of a signal on the circuit output side of a wiring line 1 of interest.
- a line segment indicated by a solid line is a waveform representing a change in level of the signal on the far-end side of the wiring line 1.
- the parasitic capacitance between the wiring lines does not act as a capacitance.
- the delay time at the far-end portion when viewed from the circuit output portion is determined in accordance with the capacitance between the wiring line and the substrate.
- the delay time is (time t 1 -time t0).
- the delay time is (time t2-time t0).
- FIG. 1C shows a case wherein signals transmitted through wiring lines adjacent to each other in the wiring group A have opposite phases (changes in level of signals transmitted through the wiring lines have opposite phases).
- FIG. 1D shows waveforms representing changes in level of signals.
- a line segment 120 indicated by a dotted line is a waveform representing a change in level of a signal on the circuit output side of the wiring line 1 of interest.
- a line segment 110 indicated by a solid line is a waveform representing a change in level of the signal on the far-end side of the wiring line 1.
- the waveform whose level rises as the time elapses represents a change in level of the signal transmitted through the wiring line 1 of interest.
- Line segments 130 and 140 of waveforms whose level drops as the time elapses represent changes in level of the signal transmitted through a wiring line 2 adjacent to the wiring line 1.
- the parasitic capacitance between the wiring lines acts as a capacitance.
- the capacitance of the entire wiring corresponds to the sum of the substrate capacitance and parasitic capacitance.
- the delay time at the far-end portion when viewed from the circuit output portion is longer than that when the changes in level of signals transmitted through the wiring lines are in phase.
- the delay time is (time t3-time t0).
- the delay time is (time t4-time t0).
- time t4>time t2hold When the delay time when the changes in level of the signals transmitted through the wiring lines are in phase is compared with that in opposite phases, time t3>time t1, and time t4>time t2hold.
- a power supply line or ground line is divided and laid out between signal lines to separate adjacent signal lines via the power supply lines or ground lines, thereby decreasing the mutual capacitance (i.e., parasitic capacitance).
- the first signal line group for transmitting in-phase signals and the second signal line group for transmitting signals in phase opposite to that of the in-phase signals of the first signal line group are separated by a distance longer than that between signal lines in the same signal line group.
- the capacitance of the entire wiring equals to the sum of the substrate capacitance and parasitic capacitance.
- the delay time at the far-end portion viewed from the circuit output portion is longer than that when the signals transmitted through the wiring lines adjacent to each other are in phase.
- the wiring lines are laid out in a long distance while keeping the minimum wiring interval.
- the delay time becomes long at the far-end portion when viewed from the circuit output portion. Accordingly, the time until the signal becomes active is also delayed. For this reason, the memory operation at the far-end portion cannot follow up, resulting in degradation in access characteristics and the like.
- the present invention has been made in consideration of the above situation of the prior arts, and has as its object to provide a semiconductor memory device which can decrease the parasitic capacitance between signal lines and shorten the signal delay time even when signals transmitted through signal lines adjacent to each other in a plurality of wiring lines such as a bus line have opposite phases.
- a semiconductor memory device comprising:
- circuit region where circuits for accessing the plurality of storage regions, including an address decoder, are arranged, and
- a wiring region having a plurality of first signal lines for transmitting signals to the plurality of storage regions, and a plurality of second signal lines for transmitting signals to the circuit region, each of the second signal lines being laid out between the first signal lines and having a wiring length shorter than that of each of the first signal lines,
- the wiring region has a portion where wiring lines are densely laid out by laying out the plurality of first signal lines and the plurality of second signal lines, and a portion where wiring lines are sparsely laid out by laying out only the first signal lines,
- the second signal lines having small wiring lengths are laid out between the signal lines of the plurality of first signal lines (e.g., a signal line group serving as a bus line and access line) for transmitting signals to the plurality of storage regions (e.g., memory cell arrays).
- the second signal lines are laid out in the wiring region of the semiconductor chip while being separated from the first signal lines adjacent to the second signal lines by the minimum distance (S) or more.
- the plurality of first signal lines are laid out in the wiring region of the semiconductor chip at the interval (K) represented by the above inequality.
- the interval between the first signal lines is the minimum distance (S), and the parasitic capacitance is the same as that of the prior art.
- the interval between the first signal lines is twice or more the minimum distance, and the parasitic capacitance is 1/2 or less that of the prior art.
- the second signal line to be laid out is laid out in the wiring region of the semiconductor chip outside an outermost signal line of the plurality of first signal lines while being separated from a first signal line adjacent to the second signal line by the distance not less than the minimum distance (S).
- the wiring region of the semiconductor chip further comprises a third signal line having a wiring length as long as that of the plurality of first signal lines to transmit a signal of a predetermined level, the third signal line being laid out in the wiring region of the semiconductor chip outside an outermost signal line of the plurality of first signal lines while being separated from a signal line adjacent to the third signal line by the distance not less than the minimum distance (S).
- the second signal lines having small wiring lengths are laid out in the wiring region of the semiconductor chip between the first signal lines at the portion where the wiring lines are densely laid out and outside the outermost signal line of the first signal lines at the portion where the wiring lines are sparsely laid out while being separated from the signal lines adjacent to the second signal line by the minimum distance (S) or more.
- the third signal line having a large wiring length is laid out in the wiring region of the semiconductor chip outside the outermost signal line of the plurality of first signal lines while being separated from the first or second signal line adjacent to the third signal line by the minimum distance (S) or more.
- the parasitic capacitance between the signal lines can be greatly decreased as compared to the prior art.
- the time constant can be made small. Since the time constant can be made small, the delay time of signals transmitted by the signal line groups can be shortened.
- FIGS. 1A to 1D are views for explaining the operation of a conventional semiconductor memory device when it has a parasitic capacitance
- FIG. 2 is a view showing the layout of a semiconductor memory device according to an embodiment of the present invention.
- FIG. 3 is an enlarged view of a portion where wiring lines are densely laid out
- FIG. 4 is an enlarged view of a portion where wiring lines are sparsely laid out
- FIG. 5 is a sectional view taken along a line V--V in FIG. 2;
- FIG. 6 is a sectional view taken along a line VI--VI in FIG. 2;
- FIGS. 7A to 7D are views for explaining the operation of a semiconductor memory device when the semiconductor memory device shown in FIG. 2 has a parasitic capacitance
- FIG. 8 is a view showing the layout of a semiconductor memory device according to another embodiment of the present invention.
- FIG. 2 is a view showing the layout of the semiconductor memory device according to this embodiment.
- the semiconductor memory device has a chip 10.
- the chip 10 is constructed by four divided memory cell arrays 11 to 14, row decoders 21 and 22, column decoders/circuit regions 31 to 34, wiring regions 51 and 52, and pad region 60.
- the pad region 60 is formed at the center of the chip 10.
- the wiring regions 51 and 52 are adjacent to the pad region 60.
- the row decoder 21 is arranged between the memory cell array 11 and the memory cell array 12.
- the row decoder 22 is arranged between the memory cell array 13 and the memory cell array 14.
- the column decoder/circuit region 31 is arranged between the memory cell array 11 and the wiring region 51.
- the column decoder/circuit region 32 is arranged between the memory cell array 12 and the wiring region 51.
- the column decoder/circuit region 33 is arranged between the memory cell array 13 and the wiring region 52.
- the column decoder/circuit region 34 is arranged between the memory cell array 14 and the wiring region 52.
- Pads 61 to 63 are arranged parallel to the column decoders/circuit regions 31 and 33.
- Pads 64 to 66 are arranged parallel to the column decoders/circuit regions 32 and 34.
- wiring lines are laid out parallel to the pad region 60, i.e., the pads.
- the wiring lines are classified into a total of four types: two types according to the "difference in distance” and two types according to the "difference in operation”.
- wiring lines When the wiring lines are classified depending on the "difference in distance", they are classified into wiring lines (to be referred to as a bus line hereinafter) laid out across the chip to transmit a common signal group to the memory cell arrays and wiring lines provided to connect only adjacent circuits and transmit signals between the circuits.
- a bus line hereinafter
- wiring lines When the wiring lines are classified depending on the "difference in operation", they are classified into wiring lines (to be referred to as an access bus hereinafter) for transmitting a signal used to perform high-speed memory operation for an externally input signal and wiring lines for transmitting a signal kept fixed at a predetermined level such as a power supply voltage level or ground voltage level.
- a plurality of wiring lines serving as a bus line and access line are defined as wiring groups A and B.
- the wiring group A is laid out in the wiring region 51, while the wiring group B is laid out in the wiring region 52.
- the interval between adjacent wiring lines is set at a value (distance) twice (to be represented by "2S” hereinafter) or more of a value (to be represented by “S” hereinafter) representing the minimum distance between the signal lines, which is determined on the basis of the design rule.
- the design rule is a rule (e.g., the 0.45- ⁇ m rule) determined when a semiconductor memory device (product) is developed.
- the value "S" representing the minimum distance is determined, in design, to be optimum from both viewpoints of chip area and characteristics. After that, products are manufactured on the trial basis and subjected to various tests, thereby adjusting the value "S" to the optimum value.
- the wiring regions 51 and 52 have a limited width. For this reason, the wiring lines are laid out densely at portions 71 and 72 where various wiring lines are laid out at the central portion of the chip 10, and sparsely at portions 81 and 82 close to the end to the chip 10.
- the wiring regions 51 and 52 have a multilayered structure in which layers are insulated from each other.
- FIG. 3 is an enlarged view of the portion 71 where the wiring lines are densely laid out
- FIG. 4 is an enlarged view of the portion 81 where the wiring lines are sparsely laid out.
- Wiring lines including wiring lines 240 in FIG. 3, which have relatively small wiring lengths, are laid out between the wiring lines of the wiring group A.
- the short wiring lines include, e.g., wiring lines such as extraction lines (indicated by thin solid lines and dotted lines in FIG. 3) from circuits in the circuit region, which have relatively small wiring lengths.
- the interval "2S or more" of the wiring group A is set to be an interval "(2S+value equal to or larger than the wiring width of a wiring line having a small wiring length)"
- the interval between each wiring line of the wiring group A and each wiring line having a small wiring length has the minimum value "S”. For this reason, other wiring lines can be laid out between the wiring lines of the wiring group A.
- wiring lines (second wiring lines) laid out parallel to the wiring group A are formed in the wiring region 51 in the same layer as that in which the wiring group A is laid out. That is, the wiring group A and the second wiring lines are formed in the same layer.
- the wiring lines 210, 220, and 230 laid out outside the wiring group A are called third wiring lines.
- wiring lines (fourth wiring lines) perpendicular to the wiring group A are formed in the wiring region 51 in a layer different from that in which the wiring group A is formed. That is, the wiring group A and the fourth wiring lines are formed in different layers.
- the fourth wiring lines correspond to extraction lines from the row decoder 21 and column decoders/circuit regions 31 and 32.
- the second wiring lines and fourth wiring lines which are formed in different layers, are electrically connected via through holes.
- the resistance value of the wiring lines of the wiring groups A and B and that of the wiring lines 240 having small wiring lengths are set at almost equal small values. More specifically, the wiring groups A and B and wiring lines having small wiring lengths, which have small resistance values, are formed in the same layer in the multilayered structure of the wiring region 51.
- the wiring lines 210, 220, and 230 are laid out outside the wiring group A.
- the wiring group B is also laid out in the wiring region 52, like the wiring group A.
- the portions where wiring lines are laid out densely and sparsely also have the same layouts as those of the wiring group A.
- the parasitic capacitance of the wiring group A will be obtained about each of the portion 71 shown in FIG. 3 where the wiring lines are densely laid out and the portion 81 shown in FIG. 4 where the wiring lines are sparsely laid out.
- FIG. 5 is a sectional view of the wiring lines at the portion 71 shown in FIG. 3 where the wiring lines are densely laid out.
- FIG. 6 is a sectional view of the wiring lines at the portion 81 shown in FIG. 4 where the wiring lines are sparsely laid out.
- reference numerals 410, 420, and 430 denote sections of some wiring lines of the wiring group A; and 440 and 450, sections of wiring lines (e.g., extraction lines from circuits) having small wiring lengths (wiring distances).
- the wiring lines having small wiring lengths are laid out between the wiring lines of the wiring group A.
- the wiring line 410 of interest in the wiring group A has, on both sides, the wiring lines 440 and 450 having small wiring lengths at the wiring interval S.
- the parasitic capacitance C of the wiring group A at the portion 81 where the wiring lines are sparsely laid out will be obtained.
- reference numerals 410, 420, and 430 denote sections of some wiring lines of the wiring group A.
- the wiring lines 420 and 430 of the wiring group A are laid out on both sides of the wiring line 410 of interest of the wiring group A.
- the interval between the wiring line 410 of interest, the wiring line 420, and the wiring line 430 equals the wiring interval of the wiring group A at the portion 71 where the wiring lines are densely laid out. For this reason, letting "L" be the wiring width of a wiring line shorter than the wiring lines of the wiring group A, e.g., the wiring width of the shown in FIG. 5, the wiring interval is represented by "2S+L".
- a parasitic capacitance CB per unit length is given by:
- the total parasitic capacitance is given by:
- the wiring lines of the wiring group A has the layouts shown in FIGS. 3 and 4.
- LA be the wiring length of the wiring line at the dense portion
- LB be the wiring length of the wiring line at the sparse portion
- C of the wiring line of interest is given by:
- FIGS. 7A to 7D show the operation of the semiconductor memory device when it has the parasitic capacitance C obtained by substituting values into equation (8).
- FIG. 7A shows a case wherein signals transmitted through the wiring lines of the wiring group A are in phase (changes in level of signals transmitted through the wiring lines are in phase).
- FIG. 7B shows waveforms representing changes in level of signals.
- a line segment indicated by a dotted line is a waveform representing a change in level of a signal on the circuit output side of the wiring line 410 of interest.
- a line segment indicated by a solid line is a waveform representing a change in level of the signal on the far-end side of the wiring line 410.
- the signals transmitted through the wiring lines are of the same level, and the parasitic capacitance between the wiring lines does not act as a capacitance.
- the delay time at the far-end portion when viewed from the circuit output portion is determined in accordance with the capacitance (to be referred to as a substrate capacitance hereinafter) between the wiring line and the substrate.
- the delay time is (time t1-time t0).
- the delay time is (time t2-time t0).
- FIG. 7C shows a case wherein signals transmitted through the wiring lines have opposite phases (changes in level of signals transmitted through the wiring lines are in opposite phases).
- FIG. 7D shows waveforms representing changes in level of signals.
- reference numeral 610 denotes a waveform representing a change in level of a signal at the far-end portion of the wiring line 410 shown in FIG. 7C.
- Reference numeral 600 denotes a waveform representing a change in level of the signal at the far-end portion of the wiring line 1 of interest shown in FIG. 1D.
- Reference numeral 620 denotes a waveform representing a change in level of the signal on the circuit output side of the wiring line 410 shown in FIG. 7C.
- a line segment 630 indicated by a solid line is a waveform representing a change in level of the signal at the far-end portion of a wiring line adjacent to the wiring line 410, e.g., the wiring line 420.
- a line segment 640 indicated by a dotted line is a waveform representing a change in level of the signal on the circuit output side of the wiring line 420.
- the parasitic capacitance between the wiring lines acts as a capacitance, and the capacitance of the entire wiring corresponds to the sum of the substrate capacitance and parasitic capacitance.
- the delay time at the far-end portion when viewed from the circuit output portion is longer than that when the changes in level of signals transmitted through the wiring lines are in phase.
- the delay time is (time t3-time t0).
- the delay time is (time t5-time t0).
- time t5>time t2hold When the delay time when the changes in level of the signals transmitted through the wiring lines are in phase is compared with that in opposite phases, time t3>time t1, and time t5>time t2hold.
- the delay time on the far-end side of the wiring line 410 of interest will be compared with that of the prior art.
- the change in level of the signal is represented by the waveform 610
- the change in level of the signal is represented by the waveform 620.
- the delay times have a relationship of time t5 ⁇ time t4.
- the delay time of this embodiment is shorter than that of the prior art because each wiring capacitance of the signal line group A is made smaller than that of the prior art, and the time constant becomes small, as described above.
- each capacitance can be totally decreased by the same layout as described above.
- the wiring interval of the wiring group A can be increased without increasing the wiring region (i.e., without increasing the size of the semiconductor chip). This is because at the portion where the wiring lines are densely laid out, wiring lines shorter than the wiring group A are laid out between the wiring lines of the wiring group A.
- the wiring interval is the same as that of the prior art only at the portion where the wiring lines are densely laid out. At the portion where the wiring lines are sparsely laid out, the wiring interval is doubled as compared to the prior art. In addition, since the wiring length of each wiring line is small at the portion where the wiring lines are densely laid out, the parasitic capacitance between the wiring lines is about 1/2 that of the prior art as a whole .
- each wiring capacitance in the wiring groups A and B is decreased as compared to the prior art, and the time constant becomes small, the delay time of signals transmitted by the wiring groups A and B is shortened, and the characteristics of memory operation can be improved.
- a semiconductor memory device according to the second embodiment of the present invention will be described next.
- FIG. 8 is a view showing the layout of the semiconductor memory device according to the second embodiment of the present invention.
- FIG. 8 shows an arrangement in which the wiring region 52 of the arrangement shown in FIG. 2 is omitted, and the wiring region 51 is changed to a wiring region 700.
- the same reference numerals as in FIG. 2 denote the same parts in FIG. 8.
- a wiring group A and wiring group B shown in FIG. 2 are adjacent t o each other.
- S be the value representing the minimum distance between signal lines, which is determined on the basis of the design rule
- L be the wiring width of a wiring line having a small wiring length.
- wiring lines having small wiring lengths are laid out between wiring lines in both of the wiring groups A and B, as shown in FIG. 3.
- both the wiring lines having large wiring lengths and wiring lines having small wiring lengths are laid out outside the wiring groups A and B, as shown in FIG. 4.
- each parasitic capacitance in the wiring groups A and B is decreased as compared to the prior art, and the time constant becomes small. Hence, the delay time of signals transmitted by the wiring groups A and B is shortened, and the characteristics of memory operation can be improved.
Landscapes
- Engineering & Computer Science (AREA)
- Architecture (AREA)
- Civil Engineering (AREA)
- Structural Engineering (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Dram (AREA)
Abstract
Description
C=2×ε×t(LA/S+LB/S)=2×ε×t(LA+LB)/S(1)
K≧2S+L
CA=ε×t/S (2)
2×CA=2×ε×t/S (3)
CB=ε×t/(2S+L) (4)
2×CB=2×ε×t/(2S+L) (5)
C=2×(CA×LA+CB×LB) (6)
C=2×ε×t×{LA/S+LB/(2S+L)} (7)
C≈2×ε×t×LB/(2S+L) (8)
Claims (4)
K≧2S+L
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP06824999A JP3540190B2 (en) | 1999-03-15 | 1999-03-15 | Semiconductor storage device |
JP11-068249 | 1999-03-15 |
Publications (1)
Publication Number | Publication Date |
---|---|
US6166940A true US6166940A (en) | 2000-12-26 |
Family
ID=13368312
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/518,784 Expired - Lifetime US6166940A (en) | 1999-03-15 | 2000-03-03 | Semiconductor memory device having a plurality of storage regions |
Country Status (3)
Country | Link |
---|---|
US (1) | US6166940A (en) |
JP (1) | JP3540190B2 (en) |
KR (1) | KR100338335B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090261386A1 (en) * | 2008-04-21 | 2009-10-22 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device and method of arranging wirings in the semiconductor integrated circuit device |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4712192A (en) * | 1981-02-06 | 1987-12-08 | Hitachi, Ltd. | Semiconductor memory device and fabrication process thereof |
JPH02284449A (en) * | 1989-04-25 | 1990-11-21 | Nec Corp | Bus-line type semiconductor storage device |
JPH0348455A (en) * | 1989-04-17 | 1991-03-01 | Nec Corp | Semiconductor device |
JPH03225697A (en) * | 1990-01-30 | 1991-10-04 | Nec Corp | Semiconductor integrated circuit |
US5377136A (en) * | 1986-10-31 | 1994-12-27 | Hitachi, Ltd. | Semiconductor integrated circuit device with built-in memory circuit group |
JPH08306868A (en) * | 1995-04-27 | 1996-11-22 | Nec Corp | Semiconductor device |
US5602771A (en) * | 1988-11-01 | 1997-02-11 | Hitachi, Ltd. | Semiconductor memory device and defect remedying method thereof |
-
1999
- 1999-03-15 JP JP06824999A patent/JP3540190B2/en not_active Expired - Fee Related
-
2000
- 2000-03-03 US US09/518,784 patent/US6166940A/en not_active Expired - Lifetime
- 2000-03-14 KR KR1020000012633A patent/KR100338335B1/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4712192A (en) * | 1981-02-06 | 1987-12-08 | Hitachi, Ltd. | Semiconductor memory device and fabrication process thereof |
US5377136A (en) * | 1986-10-31 | 1994-12-27 | Hitachi, Ltd. | Semiconductor integrated circuit device with built-in memory circuit group |
US5602771A (en) * | 1988-11-01 | 1997-02-11 | Hitachi, Ltd. | Semiconductor memory device and defect remedying method thereof |
JPH0348455A (en) * | 1989-04-17 | 1991-03-01 | Nec Corp | Semiconductor device |
JPH02284449A (en) * | 1989-04-25 | 1990-11-21 | Nec Corp | Bus-line type semiconductor storage device |
JPH03225697A (en) * | 1990-01-30 | 1991-10-04 | Nec Corp | Semiconductor integrated circuit |
JPH08306868A (en) * | 1995-04-27 | 1996-11-22 | Nec Corp | Semiconductor device |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090261386A1 (en) * | 2008-04-21 | 2009-10-22 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device and method of arranging wirings in the semiconductor integrated circuit device |
US8284584B2 (en) | 2008-04-21 | 2012-10-09 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device and method of arranging wirings in the semiconductor integrated circuit device |
Also Published As
Publication number | Publication date |
---|---|
JP3540190B2 (en) | 2004-07-07 |
KR100338335B1 (en) | 2002-05-27 |
KR20000076839A (en) | 2000-12-26 |
JP2000269447A (en) | 2000-09-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6580629B2 (en) | Semiconductor device array having dense memory cell array and hierarchical bit line scheme | |
GB2087183A (en) | Semiconductor integrated circuit device | |
US7808804B2 (en) | Power line layout | |
CN102089826A (en) | Proximity optical memory module | |
US20010013659A1 (en) | Semiconductor memory device having a multi-layer interconnection structure suitable for merging with logic | |
US7994604B2 (en) | Using floating fill metal to reduce power use for proximity communication | |
US6388329B1 (en) | Semiconductor integrated circuit having three wiring layers | |
US6765814B2 (en) | Semiconductor memory device | |
US5231607A (en) | Semiconductor memory device | |
US5535153A (en) | Semiconductor device | |
US6953960B2 (en) | Semiconductor memory device | |
US6630704B2 (en) | Semiconductor device | |
TWI290680B (en) | A semiconductor memory device having a plurality of banks for arrangement of global data bus lines | |
US6166940A (en) | Semiconductor memory device having a plurality of storage regions | |
US6150877A (en) | Semiconductor device with improved circuit interconnection | |
US6029963A (en) | Semiconductor memory device having novel layout pattern | |
EP0136819A2 (en) | Semiconductor memory | |
US6081005A (en) | Semiconductor integrated circuit | |
US6696712B1 (en) | Semicustom IC having adjacent macrocells | |
US7245027B2 (en) | Apparatus and method for signal bus line layout in semiconductor device | |
US6624461B1 (en) | Memory device | |
JPH03225697A (en) | Semiconductor integrated circuit | |
JPH0542077B2 (en) | ||
CN118471277A (en) | Memory layout | |
JP2000323682A (en) | Semiconductor integrated circuit device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OZEKI, SEIJI;REEL/FRAME:010658/0592 Effective date: 20000223 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013758/0595 Effective date: 20030110 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: ELPIDA MEMORY, INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NEC CORPORATION;NEC ELECTRONICS CORPORATION;REEL/FRAME:014981/0119 Effective date: 20040426 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: ELPIDA MEMORY INC., JAPAN Free format text: SECURITY AGREEMENT;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:032414/0261 Effective date: 20130726 |
|
AS | Assignment |
Owner name: PS4 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ELPIDA MEMORY, INC.;REEL/FRAME:032899/0588 Effective date: 20130726 |
|
AS | Assignment |
Owner name: PS5 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:039818/0506 Effective date: 20130829 Owner name: LONGITUDE SEMICONDUCTOR S.A.R.L., LUXEMBOURG Free format text: CHANGE OF NAME;ASSIGNOR:PS5 LUXCO S.A.R.L.;REEL/FRAME:039793/0880 Effective date: 20131112 |
|
AS | Assignment |
Owner name: LONGITUDE LICENSING LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LONGITUDE SEMICONDUCTOR S.A.R.L.;REEL/FRAME:046867/0248 Effective date: 20180731 |