US5946557A - Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities - Google Patents
Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities Download PDFInfo
- Publication number
- US5946557A US5946557A US08/834,041 US83404197A US5946557A US 5946557 A US5946557 A US 5946557A US 83404197 A US83404197 A US 83404197A US 5946557 A US5946557 A US 5946557A
- Authority
- US
- United States
- Prior art keywords
- wiring
- insulating film
- dummy patterns
- cavities
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor device and a method of manufacturing the same and, more particularly, a semiconductor device having a plurality of wiring formed to space apart from each other and a method of manufacturing the same.
- planarization of the interlayer insulating film is effected by following steps.
- plural lower wiring 3 are first formed in parallel on a base insulating film 2 formed on a surface of a semiconductor substrate 1. Then, an SiO 2 film 4 serving as the interlayer insulating film is formed on an entire surface of the semiconductor substrate 1 by CVD process. In this case, as shown in a sectional view of FIG. 1B, the SiO 2 film 4 is grown on both surfaces of the base insulating film 2 and the wiring 3. For this reason, an uneven surface shape is generated on the SiO 2 film 4 according to the surface unevenness of the base insulating film 2 and the wiring 3.
- SiO 2 film 4 silicon compound containing solution is coated on the SiO 2 film 4 by rotational coating. Then, solvent in the solution is removed by heating process. As a result, the surface of the SiO 2 film 4 is covered by a SOG (Spin On Glass) film 5 which is made of silicon compound and has an even surface. Subsequently, the SOG film 5 is etched back so as to be left partially on concave portions of the SiO 2 film 4. Both the SiO 2 film 4 and the SOG film 5 serve as the interlayer insulating film so that an even surface of the interlayer insulating film can be derived. Then, the SiO 2 film (not shown) is formed as a second layer by CVD process. A upper wiring (not shown) is formed on the second layer SiO 2 film.
- SOG Spin On Glass
- the insulating film 4 formed between the wiring 3, 3 serves as a dielectric film of a capacitor, wiring capacitance (parasitic capacitance) exists between two of the wiring 3.
- the wiring capacitance C can be obtained according to following equation (1).
- the wiring capacitance C is proportional to a relative dielectric constant of the insulating film 4 located between two of the wirings 3, and is inversely proportional to an interval d between the wiring 3.
- the relative dielectric constant of the SiO 2 is about 4 to 5.
- ⁇ 0 denotes dielectric constant in vacuum
- ⁇ r denotes relative dielectric constant
- S denotes an area of a side surface of the wiring 3.
- the interval d between the wiring 3, 3 becomes short and a multilayered structure of the wiring is advanced as high integration of the semiconductor integrated circuit device proceeds. As a result, the wiring capacitance is increased and thus an operation of the semiconductor device is further delayed.
- An object of the present invention is to provide a semiconductor device capable of reducing wiring capacitance and a method of manufacturing the same.
- dummy patterns are formed in areas located between wiring, and the wiring and the dummy patterns are covered by an insulating film while cavities are formed in an insulating film between the wiring and the dummy patterns.
- the dielectric constant of dielectric material located between the wiring is decreased by existence of cavities in the insulating film. Therefore, reduction of operation speed of the device connected to these wiring can be suppressed.
- areas in which the wiring and the dummy patterns are to be formed are surrounded by the guard pattern formed in the same layer as the wiring and the dummy patterns, and thus ends of cavities formed in the insulating film between the wiring and the dummy patterns are filled up by the insulating film formed around the guard pattern.
- a planarization insulating material such as SOG is formed on the insulating film covering the wiring, the planarization insulating material can be prevented from entering into the cavities.
- the cavities can be formed firmly in the insulating film.
- FIG. 1A is a plan view showing wiring patterns and an interlayer insulating film of a conventional semiconductor device
- FIG. 1B is a sectional view taken along a line I--I in FIG. 1A;
- FIG. 2 is a plan view showing wiring patterns and other patterns of a semiconductor device according to a first embodiment of the present invention
- FIGS. 3A to 3C are sectional views showing forming steps of an interlayer insulating film of the semiconductor device of the first embodiment of the present invention, in particular, FIG. 3A is a sectional view taken along a line III--III in FIG. 2;
- FIG. 4 is a sectional view taken along a line II--II in FIG. 2, wherein the interlayer insulating film is formed on the wiring patterns;
- FIG. 5A is a plan view showing wiring patterns and other patterns of a semiconductor device according to a second embodiment of the present invention.
- FIG. 5B is a sectional view taken along a line IV--IV in FIG. 5A;
- FIG. 5C is a sectional view taken along a line V--V in FIG. 5A;
- FIG. 6A is a plan view showing wiring patterns and other patterns of a semiconductor device according to a third embodiment of the present invention.
- FIG. 6B a sectional view taken along a line VI--VI in FIG. 6A;
- FIG. 6C is a sectional view taken along a line VII--VII in FIG. 6A;
- FIG. 7 is a plan view showing a semiconductor device according to a fourth embodiment of the present invention wherein wiring patterns and dummy patterns are surrounded by a guard pattern.
- FIG. 2 is a plan view showing wiring patterns and other patterns of a semiconductor device according to a first embodiment of the present invention.
- FIGS. 3A to 3C are sectional views showing forming steps of an interlayer insulating film of the semiconductor device in FIG. 2.
- first a conductive film such as a metal film or an impurity containing semiconductor film is formed on a first insulating film 12 to have a thickness of about 0.8 ⁇ m.
- the first insulating film 12 is formed on a semiconductor substrate 11.
- the conductive film is patterned by photolithography process to thus form wiring 13, dummy patterns 14 and a guard pattern 15.
- the wiring 13 formed of the conductive film may be formed as wiring for connecting devices. Otherwise, part of the wiring 13 may be formed as gate electrodes of MOS transistors. For example, a plurality of wiring 13 are formed at a interval of 1.5 ⁇ m. A width of the wiring 13 is not limited particularly.
- the dummy patterns 14 are formed between the adjacent wiring 13 and 0.5 to 0.6 ⁇ m apart from the neighboring wiring 13. As shown in FIG. 2, the dummy patterns 14 are formed as plural patterns divided in the direction along the wiring 13. A interval between the dummy patterns 14 is set to be 0.5 to 0.6 ⁇ m.
- a guard pattern 15 made of the above conductive film is formed on a periphery of a region wherein the wiring 13 are to be formed.
- the guard pattern 15 is arranged apart from the wiring 13 and the dummy patterns 14 to prevent contact with them. It is preferable that the interval is set to be 0.6 ⁇ m or less.
- a second insulating film 16 formed of SiO 2 is grown by plasma CVD process on both upper and side surfaces of respective wiring 13, dummy patterns 14 and guard pattern 15 in addition to the surface of the first insulating film 12.
- the growth of the second insulating film 16 is arrested after the second insulating film 16 formed on the wiring 13 and the second insulating film 16 formed on the dummy patterns 14 are come into contact with each other.
- the second insulating film 16 must be grown under the condition that cavities 17 are formed in the second insulating film 16 between the wiring 13 and the dummy patterns 14. Such cavities 17 are also formed in the second insulating film 16 between the dummy patterns 14 and the dummy patterns 14. More particularly, the second insulating film 16 must be grown under the conditions that SiH 4 and N 2 O are used, for example, as reaction gas used for growing the SiO 2 film, atmospheric pressure for growth is set to be 10 Torr or less, and a growth temperature is set within a range of 350 to 450° C. until the SiO 2 film has a film thickness of 1 ⁇ m on the upper surface of the wiring 13.
- guard pattern 15 exists on the semiconductor device, as shown in FIG. 4, ends of the cavities 17 are stopped up by the second insulating film 16 which is formed to bury regions between the dummy patterns 14 and the guard pattern 15 and regions between the wiring 13 and the guard pattern 15.
- the cavities 17 are also formed in the second insulating film 16 located between the wiring 13 or the dummy pattern 14 and the guard pattern 15.
- the guard pattern 15 is formed to have a ring plane shape, the cavities 17 formed in the second insulating film 16 are stopped up along the guard pattern 15. Consequently, the cavities 17 never appear at the surface of the second insulating film 16.
- silicon compound solution is coated on an entire surface of the second insulating film 16 by spin coating process so as to have a thickness of about 0.4 ⁇ m. Subsequently, the silicon compound solution is solidified or hardened by heating at a temperature of about 400° C. to form an SOG layer 18.
- the SOG layer 18 serves as a planarization insulating film.
- the second insulating film 16 may be thinned by etching-back the SOG layer 18 and the second insulating film 16 using chlorine type etchant, according to a requirement of an improvement of flatness.
- an interlayer insulating film consists of the second insulating film 16 and the SOG layer 18, so that the upper surface of the interlayer insulating film can be planarized.
- an upper wiring (not shown) is formed on the second insulating film 16 and the SOG layer 18, and then an insulating film (not shown) is formed on a resultant structure in the same manner as described above.
- the cavities 17 having small relative dielectric constant are formed in respective insides of the second insulating film 16 which are formed between plural wiring 13. Therefore, the wiring capacitance C given by the equation (1) can be decreased, so that delay in device operation can be suppressed.
- the wiring capacitance is increased in fact since the dummy patterns 14 is formed between the wiring 13 to planarize the surface of the second insulating film 16.
- an increase in the parasitic capacitance due to the dummy patterns 14 can be suppressed since the dummy patterns 14 are divided into small patterns along the extending direction of the wiring 13 and further the cavities 17 also exist in the second insulating film 16 formed between divided dummy patterns 14.
- FIG. 5A shows wiring patterns and other patterns of a semiconductor device according to a second embodiment of the present invention.
- a plurality of dummy patterns 14 have been formed to have substantially identical plane shapes, and the dummy patterns 14 have been formed between two of the wiring 13 formed like a straight line. But the shape of the dummy pattern 14 is not restricted to such shape.
- the plane shape of the dummy pattern may be varied correspondingly to the shape of the wiring.
- the dummy patterns 14a which are located near the corner portions of the wiring 13a, 13b may be formed as L-shaped portions. If the interval between the wiring 13a, 13b is short, the dummy patterns 14b may be formed as rectangular portions. Further, the dummy patterns 14 may be formed in an area which is surrounded by the U-shaped wiring 13a.
- the cavities 17 shown in FIG. 5B may also be formed in the second insulating film 16 between them.
- the intervals between the dummy patterns 14, 14a, 14b and the wiring 13a, 13b are set within a range of 0.5 to 0.6 ⁇ m.
- the cavities 17 can be formed in the second insulating film 16 between the dummy patterns 14, 14a, 14b.
- the second insulating film 16 is formed between the guard pattern 15 and the wiring 14a, 14b, the cavities 17 which are formed near the edge portions of the wiring 13a, 13b can be prevented from being exposed.
- FIGS. 5A, 5B and 5C the same symbols as used in FIGS. 2A and 2B denote the same elements as in FIGS. 2A and 2B.
- the interlayer insulating film is omitted.
- the technology for forming the dummy patterns has been well known. Incidentally, if the intervals between the dummy patterns and the wiring are too long, the wiring capacitance can be reduced whereas the interlayer insulating film formed therebetween cannot be planarized.
- FIG. 6A shows wiring patterns and other patterns of a semiconductor device according to a third embodiment of the present invention.
- the dummy patterns must be formed between the wiring and the outermost periphery.
- dummy patterns 24 are interposed between the wiring 23 and the outermost periphery of the semiconductor chip 20.
- planarization of the second insulating film 16 which is formed near the outermost edge of the semiconductor chip 20 can be improved.
- the cavities 17 are formed in the second insulating film 16 located between the dummy patterns 24 while the guard pattern 15 is formed between the dummy patterns 24 and the outermost edge of the semiconductor chip 20 to fill up the ends of the cavities 17.
- the intervals between the wiring 23 are too long, a plurality of dummy patterns 24, 24a may be formed between these wiring 23 so as to have spaces between the dummy patterns 24, 24a.
- the intervals between the dummy patterns 24, 24a and the wiring 23 as well as the intervals between the dummy patterns 24, 24a per se must be set to certain intervals which enable the cavities to be formed in the second insulating film 16.
- the wiring capacitance can be reduced.
- the interval is set to 0.5 to 0.6 ⁇ m.
- FIG. 7 shows a semiconductor device according to a fourth embodiment of the present invention.
- FIG. 7 An entire schematic plan view is given as shown in FIG. 7.
- the guard pattern 15a is provided on the outermost periphery of the chip 20 of the semiconductor integrated circuit, then the wiring 13a are formed in the area surrounded by the guard pattern 15a, and then a plurality of dummy patterns 14a are formed to spread over areas between the wiring 13a and between the wiring 13a and the guard pattern 15a.
- the cavities shown in FIGS. 3B and 4 are formed in the second insulating film which is formed between the wiring 13a, between the wiring 13a and the dummy patterns 14a, and between the dummy patterns 14a.
- the end portions of the cavities are stopped up by the second insulating film formed in the inner area of the guard pattern 15a.
- the cavities are not exposed from the second insulating film at all, and the SOG film etc. never enter into the cavities.
- the cavities can be formed in the insulating film formed in the area surrounded by the wiring 13a if the dummy patterns 14a are formed in that area. For this reason, the wiring capacitance generated between the wiring 13a and upper wiring can be reduced.
- the shape of the guard pattern 15a is not always limited to the endless ring shape.
- a slit or slits may be formed in part of the ring shape.
- the second insulating film 16 covering the wiring 13, the dummy patterns 14 and the guard pattern 15 may be formed by sputtering in an inactive gas atmosphere such as argon or nitrogen. Thereby, inactive gas can be filled in the cavities 17 in the second insulating film 16 formed as above. Since the second insulating film becomes thin on the side surfaces of the wiring 13, there is a possibility that the wiring 13 are degraded by the gas entering into the wiring 13 from the cavities 17. Even in such case, the degradation of the wiring 13 can be prevented if the inactive gas is contained in the cavities 17.
- an inactive gas atmosphere such as argon or nitrogen.
- silicon-nitride-oxide, silicon nitride, fluorine containing silicon oxide film, and PSG as well as silicon dioxide (SiO 2 ) may be used.
- the cavity 17 is made in the insulating film 16 between these patterns by changing the condition of growing the insulating film 16, for example, in thickness or growth rate.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
A semiconductor device comprises a plurality of wiring formed on a lower insulating film to be spaced apart from each other, dummy patterns formed on the lower insulating layer between the plurality of wiring and spaced apart from each other, and an upper insulating layer formed to cover the plurality of wiring and the dummy patterns and having therein cavities formed in regions between the plurality of wiring and the dummy patterns.
Description
This is a divisional of application Ser. No. 08/544,589 filed Oct. 18, 1995 now U.S. Pat. No. 5,652,465.
1. Field of the Invention
The present invention relates to a semiconductor device and a method of manufacturing the same and, more particularly, a semiconductor device having a plurality of wiring formed to space apart from each other and a method of manufacturing the same.
2. Description of the Prior Art
In semiconductor integrated circuit devices, multi-layered wiring and high density wiring have been required according to high integration of the device.
Since an uneven surface of an interlayer insulating film is readily formed in the multilayered wiring structure, a wiring formed on the interlayer insulating film must be prevented from being cut off by reducing differences in the unevenness. In general, as a method of preventing the cut-off of the wiring, the upper surface of the interlayer insulating film has been planarized.
Usually planarization of the interlayer insulating film is effected by following steps.
As shown in a plan view of FIG. 1A, plural lower wiring 3 are first formed in parallel on a base insulating film 2 formed on a surface of a semiconductor substrate 1. Then, an SiO2 film 4 serving as the interlayer insulating film is formed on an entire surface of the semiconductor substrate 1 by CVD process. In this case, as shown in a sectional view of FIG. 1B, the SiO2 film 4 is grown on both surfaces of the base insulating film 2 and the wiring 3. For this reason, an uneven surface shape is generated on the SiO2 film 4 according to the surface unevenness of the base insulating film 2 and the wiring 3.
Subsequently, silicon compound containing solution is coated on the SiO2 film 4 by rotational coating. Then, solvent in the solution is removed by heating process. As a result, the surface of the SiO2 film 4 is covered by a SOG (Spin On Glass) film 5 which is made of silicon compound and has an even surface. Subsequently, the SOG film 5 is etched back so as to be left partially on concave portions of the SiO2 film 4. Both the SiO2 film 4 and the SOG film 5 serve as the interlayer insulating film so that an even surface of the interlayer insulating film can be derived. Then, the SiO2 film (not shown) is formed as a second layer by CVD process. A upper wiring (not shown) is formed on the second layer SiO2 film.
In the meanwhile, since the insulating film 4 formed between the wiring 3, 3 serves as a dielectric film of a capacitor, wiring capacitance (parasitic capacitance) exists between two of the wiring 3.
The wiring capacitance C can be obtained according to following equation (1). The wiring capacitance C is proportional to a relative dielectric constant of the insulating film 4 located between two of the wirings 3, and is inversely proportional to an interval d between the wiring 3. In general, the relative dielectric constant of the SiO2 is about 4 to 5. In the equation (1), ε0 denotes dielectric constant in vacuum, εr denotes relative dielectric constant, and S denotes an area of a side surface of the wiring 3.
C=ε.sub.0 εrS/d (1)
The interval d between the wiring 3, 3 becomes short and a multilayered structure of the wiring is advanced as high integration of the semiconductor integrated circuit device proceeds. As a result, the wiring capacitance is increased and thus an operation of the semiconductor device is further delayed.
An object of the present invention is to provide a semiconductor device capable of reducing wiring capacitance and a method of manufacturing the same.
According to the present invention, dummy patterns are formed in areas located between wiring, and the wiring and the dummy patterns are covered by an insulating film while cavities are formed in an insulating film between the wiring and the dummy patterns.
Thereby, the dielectric constant of dielectric material located between the wiring is decreased by existence of cavities in the insulating film. Therefore, reduction of operation speed of the device connected to these wiring can be suppressed.
Further, according to the present invention, areas in which the wiring and the dummy patterns are to be formed are surrounded by the guard pattern formed in the same layer as the wiring and the dummy patterns, and thus ends of cavities formed in the insulating film between the wiring and the dummy patterns are filled up by the insulating film formed around the guard pattern. As a result, when a planarization insulating material such as SOG is formed on the insulating film covering the wiring, the planarization insulating material can be prevented from entering into the cavities. Thus, the cavities can be formed firmly in the insulating film.
In addition, in case there is a possibility that a gas contained in the cavities is transmitted into the wiring via the insulating film to react the wiring, degradation of the wiring owing to the gas can be prevented by using inactive gas as the gas enclosed in the cavities.
FIG. 1A is a plan view showing wiring patterns and an interlayer insulating film of a conventional semiconductor device;
FIG. 1B is a sectional view taken along a line I--I in FIG. 1A;
FIG. 2 is a plan view showing wiring patterns and other patterns of a semiconductor device according to a first embodiment of the present invention;
FIGS. 3A to 3C are sectional views showing forming steps of an interlayer insulating film of the semiconductor device of the first embodiment of the present invention, in particular, FIG. 3A is a sectional view taken along a line III--III in FIG. 2;
FIG. 4 is a sectional view taken along a line II--II in FIG. 2, wherein the interlayer insulating film is formed on the wiring patterns;
FIG. 5A is a plan view showing wiring patterns and other patterns of a semiconductor device according to a second embodiment of the present invention;
FIG. 5B is a sectional view taken along a line IV--IV in FIG. 5A;
FIG. 5C is a sectional view taken along a line V--V in FIG. 5A;
FIG. 6A is a plan view showing wiring patterns and other patterns of a semiconductor device according to a third embodiment of the present invention;
FIG. 6B a sectional view taken along a line VI--VI in FIG. 6A;
FIG. 6C is a sectional view taken along a line VII--VII in FIG. 6A;
FIG. 7 is a plan view showing a semiconductor device according to a fourth embodiment of the present invention wherein wiring patterns and dummy patterns are surrounded by a guard pattern.
There will now be described preferred embodiments of the present invention hereinafter with reference to the accompanying drawings.
FIG. 2 is a plan view showing wiring patterns and other patterns of a semiconductor device according to a first embodiment of the present invention. FIGS. 3A to 3C are sectional views showing forming steps of an interlayer insulating film of the semiconductor device in FIG. 2.
In FIG. 2 and FIG. 3A, first a conductive film such as a metal film or an impurity containing semiconductor film is formed on a first insulating film 12 to have a thickness of about 0.8 μm. In the same manner as the prior art shown in FIGS. 1, the first insulating film 12 is formed on a semiconductor substrate 11. Then the conductive film is patterned by photolithography process to thus form wiring 13, dummy patterns 14 and a guard pattern 15.
The wiring 13 formed of the conductive film may be formed as wiring for connecting devices. Otherwise, part of the wiring 13 may be formed as gate electrodes of MOS transistors. For example, a plurality of wiring 13 are formed at a interval of 1.5 μm. A width of the wiring 13 is not limited particularly.
The dummy patterns 14 are formed between the adjacent wiring 13 and 0.5 to 0.6 μm apart from the neighboring wiring 13. As shown in FIG. 2, the dummy patterns 14 are formed as plural patterns divided in the direction along the wiring 13. A interval between the dummy patterns 14 is set to be 0.5 to 0.6 μm.
In addition, a guard pattern 15 made of the above conductive film is formed on a periphery of a region wherein the wiring 13 are to be formed. The guard pattern 15 is arranged apart from the wiring 13 and the dummy patterns 14 to prevent contact with them. It is preferable that the interval is set to be 0.6 μm or less.
After the wiring 13, the dummy patterns 14 and the guard pattern 15 are formed as above, as shown in FIG. 3B, a second insulating film 16 formed of SiO2 is grown by plasma CVD process on both upper and side surfaces of respective wiring 13, dummy patterns 14 and guard pattern 15 in addition to the surface of the first insulating film 12. The growth of the second insulating film 16 is arrested after the second insulating film 16 formed on the wiring 13 and the second insulating film 16 formed on the dummy patterns 14 are come into contact with each other.
The second insulating film 16 must be grown under the condition that cavities 17 are formed in the second insulating film 16 between the wiring 13 and the dummy patterns 14. Such cavities 17 are also formed in the second insulating film 16 between the dummy patterns 14 and the dummy patterns 14. More particularly, the second insulating film 16 must be grown under the conditions that SiH4 and N2 O are used, for example, as reaction gas used for growing the SiO2 film, atmospheric pressure for growth is set to be 10 Torr or less, and a growth temperature is set within a range of 350 to 450° C. until the SiO2 film has a film thickness of 1 μm on the upper surface of the wiring 13.
In case the guard pattern 15 does not exist on the semiconductor device, parts of the cavities 17 formed in the second insulating film 16 are readily exposed near edges of the wiring 13. This is because a thickness of the second insulating film 16 becomes thin more and more if the second insulating film 16 becomes far from the wiring 13.
In case the guard pattern 15 exists on the semiconductor device, as shown in FIG. 4, ends of the cavities 17 are stopped up by the second insulating film 16 which is formed to bury regions between the dummy patterns 14 and the guard pattern 15 and regions between the wiring 13 and the guard pattern 15.
If the wiring 13 or the dummy pattern 14 and the guard pattern 15 are spaced apart at a interval of 0.5 to 0.6 μm, the cavities 17 are also formed in the second insulating film 16 located between the wiring 13 or the dummy pattern 14 and the guard pattern 15. However, since the guard pattern 15 is formed to have a ring plane shape, the cavities 17 formed in the second insulating film 16 are stopped up along the guard pattern 15. Consequently, the cavities 17 never appear at the surface of the second insulating film 16.
Next, as shown in FIG. 3C, silicon compound solution is coated on an entire surface of the second insulating film 16 by spin coating process so as to have a thickness of about 0.4 μm. Subsequently, the silicon compound solution is solidified or hardened by heating at a temperature of about 400° C. to form an SOG layer 18. The SOG layer 18 serves as a planarization insulating film.
In addition, after this SOG layer 18 is formed, the second insulating film 16 may be thinned by etching-back the SOG layer 18 and the second insulating film 16 using chlorine type etchant, according to a requirement of an improvement of flatness.
Thus, concave portions which are caused on the upper surface of the second insulating film 16 around the convex wiring 13 can be buried by the SOG layer 18. As a result, an interlayer insulating film consists of the second insulating film 16 and the SOG layer 18, so that the upper surface of the interlayer insulating film can be planarized.
Then, an upper wiring (not shown) is formed on the second insulating film 16 and the SOG layer 18, and then an insulating film (not shown) is formed on a resultant structure in the same manner as described above.
As has been described above, the cavities 17 having small relative dielectric constant are formed in respective insides of the second insulating film 16 which are formed between plural wiring 13. Therefore, the wiring capacitance C given by the equation (1) can be decreased, so that delay in device operation can be suppressed. The wiring capacitance is increased in fact since the dummy patterns 14 is formed between the wiring 13 to planarize the surface of the second insulating film 16. However, an increase in the parasitic capacitance due to the dummy patterns 14 can be suppressed since the dummy patterns 14 are divided into small patterns along the extending direction of the wiring 13 and further the cavities 17 also exist in the second insulating film 16 formed between divided dummy patterns 14.
In addition, if cavities are formed between wiring which are arranged in the obliquely upper or lower direction in a multilayered wiring structure, the wiring capacitance caused in the multilayered wiring structure can be suppressed.
FIG. 5A shows wiring patterns and other patterns of a semiconductor device according to a second embodiment of the present invention.
In the above first embodiment, a plurality of dummy patterns 14 have been formed to have substantially identical plane shapes, and the dummy patterns 14 have been formed between two of the wiring 13 formed like a straight line. But the shape of the dummy pattern 14 is not restricted to such shape.
For instance, as shown in FIG. 5A, the plane shape of the dummy pattern may be varied correspondingly to the shape of the wiring. In other words, the dummy patterns 14a which are located near the corner portions of the wiring 13a, 13b may be formed as L-shaped portions. If the interval between the wiring 13a, 13b is short, the dummy patterns 14b may be formed as rectangular portions. Further, the dummy patterns 14 may be formed in an area which is surrounded by the U-shaped wiring 13a.
In the case shown in FIG. 5A, if intervals between the dummy patterns 14, 14a, 14b and the wiring, 13a, 13b can be kept suitably, the cavities 17 shown in FIG. 5B may also be formed in the second insulating film 16 between them.
It is preferable that, in order to remain the cavities 17 in the second insulating film 16, the intervals between the dummy patterns 14, 14a, 14b and the wiring 13a, 13b are set within a range of 0.5 to 0.6 μm. By setting intervals between the dummy patterns 14, 14a, 14b within the same range as above, the cavities 17 can be formed in the second insulating film 16 between the dummy patterns 14, 14a, 14b.
As shown in FIG. 5C, since the second insulating film 16 is formed between the guard pattern 15 and the wiring 14a, 14b, the cavities 17 which are formed near the edge portions of the wiring 13a, 13b can be prevented from being exposed.
In FIGS. 5A, 5B and 5C, the same symbols as used in FIGS. 2A and 2B denote the same elements as in FIGS. 2A and 2B. In FIG. 5A, the interlayer insulating film is omitted.
In the meanwhile, the technology for forming the dummy patterns has been well known. Incidentally, if the intervals between the dummy patterns and the wiring are too long, the wiring capacitance can be reduced whereas the interlayer insulating film formed therebetween cannot be planarized.
FIG. 6A shows wiring patterns and other patterns of a semiconductor device according to a third embodiment of the present invention.
In the first and second embodiments, the semiconductor devices wherein no dummy pattern is formed between the guard pattern and the wiring have been explained.
In case the intervals between the wiring and an outermost periphery of the semiconductor chip are too long, the dummy patterns must be formed between the wiring and the outermost periphery. For instance, as shown in FIG. 6A, dummy patterns 24 are interposed between the wiring 23 and the outermost periphery of the semiconductor chip 20. As a result, as shown in FIG. 6B, planarization of the second insulating film 16 which is formed near the outermost edge of the semiconductor chip 20 can be improved.
In this case, the cavities 17 are formed in the second insulating film 16 located between the dummy patterns 24 while the guard pattern 15 is formed between the dummy patterns 24 and the outermost edge of the semiconductor chip 20 to fill up the ends of the cavities 17.
In addition, as shown in FIG. 6A, if the intervals between the wiring 23 are too long, a plurality of dummy patterns 24, 24a may be formed between these wiring 23 so as to have spaces between the dummy patterns 24, 24a. In this case, the intervals between the dummy patterns 24, 24a and the wiring 23 as well as the intervals between the dummy patterns 24, 24a per se must be set to certain intervals which enable the cavities to be formed in the second insulating film 16.
Furthermore, as shown in FIG. 6C, if the wiring are formed so closely to each other that the dummy patterns can be omitted, it is desired that the wiring must be arranged separately to have spaces where the cavities 17 can be formed in the interlayer insulating film 16 between the wiring 23b. Thus, the wiring capacitance can be reduced. For example, the interval is set to 0.5 to 0.6 μm.
FIG. 7 shows a semiconductor device according to a fourth embodiment of the present invention.
In the above embodiments of the present invention, a case wherein the circuit area is surrounded by the guard pattern 15 has been explained. An entire schematic plan view is given as shown in FIG. 7. The guard pattern 15a is provided on the outermost periphery of the chip 20 of the semiconductor integrated circuit, then the wiring 13a are formed in the area surrounded by the guard pattern 15a, and then a plurality of dummy patterns 14a are formed to spread over areas between the wiring 13a and between the wiring 13a and the guard pattern 15a.
Consequently, the cavities shown in FIGS. 3B and 4 are formed in the second insulating film which is formed between the wiring 13a, between the wiring 13a and the dummy patterns 14a, and between the dummy patterns 14a. The end portions of the cavities are stopped up by the second insulating film formed in the inner area of the guard pattern 15a. As a result, the cavities are not exposed from the second insulating film at all, and the SOG film etc. never enter into the cavities.
As shown in FIG. 7, even though the wiring 13a is formed to have a U-shaped plane shape, the cavities can be formed in the insulating film formed in the area surrounded by the wiring 13a if the dummy patterns 14a are formed in that area. For this reason, the wiring capacitance generated between the wiring 13a and upper wiring can be reduced.
In addition, the shape of the guard pattern 15a is not always limited to the endless ring shape. A slit or slits may be formed in part of the ring shape.
The second insulating film 16 covering the wiring 13, the dummy patterns 14 and the guard pattern 15 may be formed by sputtering in an inactive gas atmosphere such as argon or nitrogen. Thereby, inactive gas can be filled in the cavities 17 in the second insulating film 16 formed as above. Since the second insulating film becomes thin on the side surfaces of the wiring 13, there is a possibility that the wiring 13 are degraded by the gas entering into the wiring 13 from the cavities 17. Even in such case, the degradation of the wiring 13 can be prevented if the inactive gas is contained in the cavities 17.
As the second insulating film 16 covering the wiring 13, the dummy patterns 14 and the guard pattern 15, silicon-nitride-oxide, silicon nitride, fluorine containing silicon oxide film, and PSG as well as silicon dioxide (SiO2) may be used.
When the interval between the wiring pattern 13 and the dummy pattern 14, or between wiring pattern 13 and the guard pattern 15, or between the dummy pattern 14 and guard pattern 15 is set to be more than 0.6 μm or less than 0.5 μm, the cavity 17 is made in the insulating film 16 between these patterns by changing the condition of growing the insulating film 16, for example, in thickness or growth rate.
Claims (4)
1. A method of manufacturing a semiconductor device, comprising the steps of:
forming a conductive film on a base insulating film;
forming a plurality of wiring on said base insulating film and also forming dummy patterns in regions surrounded by said plurality of wiring, by patterning said conductive film; and
forming a second insulating film so as to cover said plurality of wiring and said dummy patterns and such that said second insulating layer has a cavity embedded therein and shielded thereby between said plurality of wiring and said dummy patterns.
2. A method of manufacturing a semiconductor device according to claim 1, further comprising the steps of, upon patterning said conductive film:
forming a guard pattern so as to surround regions wherein said plurality of wiring and said dummy patterns are formed; and
forming an upper insulating film on a surface of said guard pattern.
3. A method of manufacturing a semiconductor device according to claim 2, further comprising the steps of, after forming said upper insulating film:
forming a planarization insulating film on said upper insulating film.
4. A method of manufacturing a semiconductor device according to claim 1, wherein said insulating film is formed in an atmosphere including inactive gas.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/834,041 US5946557A (en) | 1994-12-26 | 1997-04-11 | Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP32223694A JP3366471B2 (en) | 1994-12-26 | 1994-12-26 | Semiconductor device and manufacturing method thereof |
JP6-322236 | 1994-12-26 | ||
US08/544,589 US5652465A (en) | 1994-12-26 | 1995-10-18 | Semiconductor device having dummy patterns and an upper insulating layer having cavities |
US08/834,041 US5946557A (en) | 1994-12-26 | 1997-04-11 | Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/544,589 Division US5652465A (en) | 1994-12-26 | 1995-10-18 | Semiconductor device having dummy patterns and an upper insulating layer having cavities |
Publications (1)
Publication Number | Publication Date |
---|---|
US5946557A true US5946557A (en) | 1999-08-31 |
Family
ID=18141449
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/544,589 Expired - Fee Related US5652465A (en) | 1994-12-26 | 1995-10-18 | Semiconductor device having dummy patterns and an upper insulating layer having cavities |
US08/834,041 Expired - Fee Related US5946557A (en) | 1994-12-26 | 1997-04-11 | Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/544,589 Expired - Fee Related US5652465A (en) | 1994-12-26 | 1995-10-18 | Semiconductor device having dummy patterns and an upper insulating layer having cavities |
Country Status (3)
Country | Link |
---|---|
US (2) | US5652465A (en) |
JP (1) | JP3366471B2 (en) |
KR (1) | KR100186238B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020184606A1 (en) * | 2001-06-05 | 2002-12-05 | Fujitsu Limited | LSI design method having dummy pattern generation process and LCR extraction process and computer program therefor |
US20040188849A1 (en) * | 2003-03-27 | 2004-09-30 | Fujitsu Limited | Semiconductor device and pattern generating method |
US20060076668A1 (en) * | 2004-10-07 | 2006-04-13 | Samsung Electronics Co., Ltd. | Multi-layer printed circuit board |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5888900A (en) * | 1996-07-30 | 1999-03-30 | Kawasaki Steel Corporation | Method for manufacturing semiconductor device and reticle for wiring |
US6266110B1 (en) * | 1996-07-30 | 2001-07-24 | Kawasaki Steel Corporation | Semiconductor device reeventing light from entering its substrate transistor and the same for driving reflection type liquid crystal |
JPH1079559A (en) * | 1996-09-04 | 1998-03-24 | Fuji Photo Optical Co Ltd | Pattern structure of flexible printed board |
JP3159108B2 (en) * | 1997-03-27 | 2001-04-23 | ヤマハ株式会社 | Semiconductor device and manufacturing method thereof |
KR100230421B1 (en) * | 1997-04-22 | 1999-11-15 | 윤종용 | Dummy pattern formation method of semiconductor device |
KR100427540B1 (en) * | 1997-06-25 | 2004-07-19 | 주식회사 하이닉스반도체 | Method of forming capacitor of semiconductor device for improving capacitance |
JPH1126533A (en) * | 1997-07-04 | 1999-01-29 | Oki Electric Ind Co Ltd | Method for measuring film thickness of interlayer insulating film |
US6281049B1 (en) * | 1998-01-14 | 2001-08-28 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device mask and method for forming the same |
US6519248B1 (en) | 1998-07-24 | 2003-02-11 | Telefonaktiebolaget Lm Ericsson (Publ) | Packet data network having distributed database |
US6177286B1 (en) * | 1998-09-24 | 2001-01-23 | International Business Machines Corporation | Reducing metal voids during BEOL metallization |
JP2001125252A (en) * | 1999-10-25 | 2001-05-11 | Fujitsu Ltd | Exposure method and exposure apparatus for semiconductor integrated circuit |
JP3631076B2 (en) * | 1999-12-27 | 2005-03-23 | 沖電気工業株式会社 | Semiconductor device structure |
KR20010088103A (en) * | 2000-03-10 | 2001-09-26 | 박종섭 | Method for forming metal wire of semiconductor device |
JP2002026016A (en) | 2000-07-13 | 2002-01-25 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method thereof |
US6611045B2 (en) * | 2001-06-04 | 2003-08-26 | Motorola, Inc. | Method of forming an integrated circuit device using dummy features and structure thereof |
JP3481222B2 (en) | 2001-09-07 | 2003-12-22 | 松下電器産業株式会社 | Wiring structure and its design method |
US6838354B2 (en) * | 2002-12-20 | 2005-01-04 | Freescale Semiconductor, Inc. | Method for forming a passivation layer for air gap formation |
US6989229B2 (en) * | 2003-03-27 | 2006-01-24 | Freescale Semiconductor, Inc. | Non-resolving mask tiling method for flare reduction |
US20100270061A1 (en) * | 2009-04-22 | 2010-10-28 | Qualcomm Incorporated | Floating Metal Elements in a Package Substrate |
JP2016009745A (en) * | 2014-06-24 | 2016-01-18 | 富士通株式会社 | Electronic component, method for manufacturing electronic component, and electronic apparatus |
WO2019107476A1 (en) | 2017-11-29 | 2019-06-06 | 大日本印刷株式会社 | Wiring board and production method for wiring board |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5469393A (en) * | 1977-11-14 | 1979-06-04 | Fujitsu Ltd | Production of semiconductor device |
JPS57205886A (en) * | 1981-06-10 | 1982-12-17 | Fujitsu Ltd | Manufacture of magnetic bubble memory chip |
JPS63211739A (en) * | 1987-02-27 | 1988-09-02 | Nec Corp | semiconductor equipment |
JPS63236319A (en) * | 1987-03-24 | 1988-10-03 | Nec Corp | Manufacture of semiconductor device |
US5293503A (en) * | 1991-09-11 | 1994-03-08 | Nec Corporation | Semiconductor device having multilayer metal interconnection |
US5430325A (en) * | 1992-06-30 | 1995-07-04 | Rohm Co. Ltd. | Semiconductor chip having dummy pattern |
-
1994
- 1994-12-26 JP JP32223694A patent/JP3366471B2/en not_active Expired - Fee Related
-
1995
- 1995-10-18 US US08/544,589 patent/US5652465A/en not_active Expired - Fee Related
- 1995-10-31 KR KR1019950038673A patent/KR100186238B1/en not_active Expired - Fee Related
-
1997
- 1997-04-11 US US08/834,041 patent/US5946557A/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5469393A (en) * | 1977-11-14 | 1979-06-04 | Fujitsu Ltd | Production of semiconductor device |
JPS57205886A (en) * | 1981-06-10 | 1982-12-17 | Fujitsu Ltd | Manufacture of magnetic bubble memory chip |
JPS63211739A (en) * | 1987-02-27 | 1988-09-02 | Nec Corp | semiconductor equipment |
JPS63236319A (en) * | 1987-03-24 | 1988-10-03 | Nec Corp | Manufacture of semiconductor device |
US5293503A (en) * | 1991-09-11 | 1994-03-08 | Nec Corporation | Semiconductor device having multilayer metal interconnection |
US5430325A (en) * | 1992-06-30 | 1995-07-04 | Rohm Co. Ltd. | Semiconductor chip having dummy pattern |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020184606A1 (en) * | 2001-06-05 | 2002-12-05 | Fujitsu Limited | LSI design method having dummy pattern generation process and LCR extraction process and computer program therefor |
US6779164B2 (en) * | 2001-06-05 | 2004-08-17 | Fujitsu Limited | LSI design method having dummy pattern generation process and LCR extraction process and computer program therefor |
US20040188849A1 (en) * | 2003-03-27 | 2004-09-30 | Fujitsu Limited | Semiconductor device and pattern generating method |
US20070200245A1 (en) * | 2003-03-27 | 2007-08-30 | Fujitsu Limited | Semiconductor device and pattern generating method |
US20060076668A1 (en) * | 2004-10-07 | 2006-04-13 | Samsung Electronics Co., Ltd. | Multi-layer printed circuit board |
US7237587B2 (en) * | 2004-10-07 | 2007-07-03 | Samsung Electronics Co., Ltd. | Multi-layer printed circuit board |
Also Published As
Publication number | Publication date |
---|---|
US5652465A (en) | 1997-07-29 |
JP3366471B2 (en) | 2003-01-14 |
JPH08181208A (en) | 1996-07-12 |
KR960026640A (en) | 1996-07-22 |
KR100186238B1 (en) | 1999-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5946557A (en) | Method of manufacturing a semiconductor device having dummy patterns and an upper insulating layer having cavities | |
KR100400033B1 (en) | Semiconductor device having multi-interconnection structure and manufacturing method thereof | |
KR100470086B1 (en) | Semiconductor device and manufacturing method thereof | |
US6100592A (en) | Integrated circuitry and method of forming a contact landing pad | |
US5874317A (en) | Trench isolation for integrated circuits | |
US4713356A (en) | Manufacturing MOS semiconductor device with planarized conductive layer | |
US20060273459A1 (en) | Semiconductor processing methods of forming contact openings, methods of forming electrical connections and interconnections, and integrated circuitry | |
US5185286A (en) | Process for producing laminated semiconductor substrate | |
US7002256B1 (en) | Semiconductor device having wiring patterns and dummy patterns covered with insulating layer | |
US6509210B2 (en) | Semiconductor device and method for fabricating the same | |
US5164334A (en) | Semiconductor integrated circuit device with multi-level wiring structure | |
US6498100B2 (en) | Method of manufacturing semiconductor devices | |
US6090662A (en) | Method of fabricating interconnect lines and plate electrodes of a storage capacitor in a semiconductor device | |
US5346847A (en) | Method for fabricating a semiconductor memory device having storage node overlap with bit line | |
US6103591A (en) | Semiconductor device with air gaps between interconnections and method of forming the same | |
US6057211A (en) | Method for manufacturing an integrated circuit arrangement | |
US5920793A (en) | Method for manufacturing a through hole | |
US5986347A (en) | Processing methods of forming contact openings and integrated circuitry | |
JP2666427B2 (en) | Method for manufacturing semiconductor device | |
JP2695812B2 (en) | Semiconductor device | |
JPS6239823B2 (en) | ||
JPH0582637A (en) | Semiconductor device | |
JP2758729B2 (en) | Semiconductor device | |
US8164197B2 (en) | Semiconductor device having multilayer interconnection structure | |
JPH09199606A (en) | Master slice type semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20110831 |