US5631587A - Frequency synthesizer with adaptive loop bandwidth - Google Patents
Frequency synthesizer with adaptive loop bandwidth Download PDFInfo
- Publication number
- US5631587A US5631587A US08/321,430 US32143094A US5631587A US 5631587 A US5631587 A US 5631587A US 32143094 A US32143094 A US 32143094A US 5631587 A US5631587 A US 5631587A
- Authority
- US
- United States
- Prior art keywords
- output
- frequency
- divisor
- phase
- adjusted
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 230000003044 adaptive effect Effects 0.000 title abstract description 3
- 238000013016 damping Methods 0.000 claims abstract description 40
- 238000000034 method Methods 0.000 claims abstract description 26
- 238000010586 diagram Methods 0.000 description 12
- 230000015572 biosynthetic process Effects 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 4
- 238000003786 synthesis reaction Methods 0.000 description 4
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
- H03L7/0895—Details of the current generators
- H03L7/0898—Details of the current generators the source or sink current values being variable
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/093—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using special filtering or amplification characteristics in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/107—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth
- H03L7/1072—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth by changing characteristics of the charge pump, e.g. changing the gain
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/107—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth
- H03L7/1075—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth by changing characteristics of the loop filter, e.g. changing the gain, changing the bandwidth
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/183—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L2207/00—Indexing scheme relating to automatic control of frequency or phase and to synchronisation
- H03L2207/04—Modifications for maintaining constant the phase-locked loop damping factor when other loop parameters change
Definitions
- the present invention relates generally to frequency synthesizers which are used to generate multiple clock frequencies, and more specifically to a frequency synthesizer based upon phase-locked loop technology.
- a frequency synthesizer having a phase-locked loop typically includes an input frequency divider for a corresponding input signal and an output frequency divider for its corresponding output signal.
- a synthesized frequency f o is proportional to the input frequency f i by the relationship shown in equation (1), where M and N are divisors for the input frequency divider and output frequency divider, respectively.
- M and N are divisors for the input frequency divider and output frequency divider, respectively.
- a desired output frequency which is, for example, double the current output frequency is obtained by adjusting variables such as input frequency f i , divisor M, and/or divisor N. If f i and M are constant, the dividend N is doubled to obtain the desired output frequency. Alternatively, if f i and N are normally held constant, the divisor M is halved to obtain the desired output frequency.
- a wide range of output frequencies may be calculated by varying the values of the divisors M and N in equation (1).
- the practical limit of the output frequency range is often defined by dynamic loop characteristics underlying the phase-locked loop.
- the loop characteristics include loop variables such as loop bandwidth, natural frequency, damping factor, among others. Values of the loop characteristics are typically based upon preset parameters of component parts for the phase-locked loop. The preset parameters typically prevent frequency synthesis outside a predefined range of the phase-locked loop.
- the present invention provides an improved frequency synthesizer with adaptive loop bandwidth and methods for adapting the loop bandwidth therefore.
- a phase-locked loop (PLL) in the frequency synthesizer will also be adjusted to the new output frequency.
- PLL phase-locked loop
- the frequency synthesizer includes a phase-locked loop that generates an output signal at an output frequency in response to an input signal at an input frequency.
- the phase-locked loop includes dynamic loop characteristics such as a loop bandwidth, a natural frequency, a damping factor, among others.
- the frequency synthesizer also includes a phase-locked loop adjustment circuit that varies the loop bandwidth, natural frequency, and damping factor of the phase-locked loop to conform the phase-locked loop to the output frequency.
- the phase-locked loop includes an output frequency divider, a phase detector, a charge pump, a loop filter, and a variable oscillator.
- the desired output frequency is selected by setting an output divisor in the output frequency divider.
- Such output frequency divider divides the output signal by the output divisor to produce a divided output signal at a divided output frequency.
- the phase detector receives the divided output signal and input signal, and detects the phase difference between the signals to produce a difference signal. On the basis of the difference signal and a charge pump parameter, the charge pump produces a charge pump signal.
- the loop filter filters out high-frequency components from the charge pump signal and produces a filtered signal.
- the variable oscillator receives the filtered signal and produces the output signal at the output frequency in response to the filtered signal.
- the frequency synthesizer also includes a phase-locked loop adjustment circuit that receives the output divisor and adjusts the charge pump parameter in response to the output divisor.
- a further alternative embodiment includes an improved method for adjusting an output signal of a frequency synthesizer from a first output frequency to a second output frequency.
- the improved method includes the steps of adjusting the output frequency of a phase-locked loop from the first frequency to the second frequency, and adjusting the phase-locked loop bandwidth, natural frequency, and damping factor from values corresponding with the first frequency to values corresponding with the second frequency.
- an embodiment includes an improved method for adjusting the loop bandwidth, the natural frequency, and damping factor of a phase-locked loop in a frequency synthesizer.
- the improved method includes the steps of selecting a second output frequency for the phase-locked loop and calculating a second output divisor for an output frequency divider in the phase-locked loop in response to the second output frequency.
- the method also includes changing the output divisor from a divisor associated with a first output frequency to the second output divisor and calculating a second pump parameter for a charge pump circuit of the phase-locked loop circuit in response to the second output divisor.
- a step of changing the pump parameter from a pump parameter associated with the first output frequency to the second pump parameter is also included.
- FIG. 1 is a block diagram of a conventional frequency synthesizer
- FIG. 2 is a block diagram of an embodiment of the frequency synthesizer according to the present invention.
- FIG. 3 is a block diagram of another embodiment of the frequency synthesizer according to the present invention.
- FIG. 4 is a block diagram of another embodiment of the frequency synthesizer according to the present invention.
- FIG. 5 is a circuit diagram of a portion of an embodiment of the frequency synthesizer according to the present invention.
- FIG. 6 is a block diagram of another embodiment of the frequency synthesizer according to the present invention.
- FIG. 7 is a flowchart of steps in an embodiment of the frequency synthesizer according to the present invention.
- FIG. 8 is a flowchart of steps in another embodiment of the frequency synthesizer according to the present invention.
- FIG. 9 is a flowchart of steps in another embodiment of the frequency synthesizer according to the present invention.
- FIG. 10 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer
- FIG. 11 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer
- FIG. 12 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer
- FIG. 13 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer
- FIG. 14 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- FIG. 1 A block diagram of a conventional frequency synthesizer 1 incorporating a phase-locked loop (PLL) 2 is illustrated in FIG. 1.
- An input signal on signal line 10 to the frequency synthesizer 1 has a frequency of f i
- the synthesized output signal on signal line 20, from the frequency synthesizer 1 has a frequency of f o .
- the input frequency f i is divided by an input frequency divider 100 having an input divisor M
- the output frequency f o is divided by an output frequency divider 200 having an output divisor N.
- the values of M and N are user-programmable and are commonly integers.
- the relationship between the output frequency f o is related to the input frequency f i by the relationship in equation (2). ##EQU2##
- phase/frequency detector 300 In a phase/frequency detector 300, the phase of a divided input signal on signal line 30, and the phase of a divided output signal on signal line 40, are compared.
- the phase/frequency detector 300 produces a difference signal on signal line 50, that is related to the amount of time the divided input signal on signal line 30, leads the divided output signal on signal line 40, or to the amount of time the divided input signal on signal line 30, lags the divided output signal on signal line 40.
- a charge pump 400 can be embodied as a current pump or a voltage pump. Based upon the difference signal on signal line 50, the charge pump 400 delivers a charge pump signal on signal line 60, of zero magnitude or magnitude I.
- the charge pump signal on signal line 60 is positive I + or a negative I - depending on the difference signal on signal line 50.
- the charge pump signal on signal line 60 is subsequently filtered by a loop filter 500, typically a low pass filter.
- a loop filter 500 typically a low pass filter.
- An illustrative low pass filter has the impedance Z(s) as shown in equation (3). At low operating frequencies, the capacitor C will dominate the impedance, and at high operating frequencies, the resistor R will dominate the impedance. ##EQU3##
- a variable oscillator 600 can be embodied as a voltage-controlled oscillator (VCO) or a current-controlled oscillator.
- VCO voltage-controlled oscillator
- FIG. 1 a VCO is illustrated.
- the VCO receives the filtered signal on signal line 70, and oscillates in response to the filtered signal.
- the VCO has an associated gain factor represented by K o .
- the output oscillation of the VCO 600 is the output signal on signal line 20.
- the frequency synthesizer 1 is phase-locked, the output signal on signal line 20, will be locked at the desired output frequency f o .
- the dynamic performance of the PLL 2 can be represented by loop characteristics such as a loop bandwidth K, a natural frequency ⁇ n , a damping factor ⁇ , among others. These loop characteristics are related to values of components in the PLL such as the charge pump magnitude I, the resistance R and capacitance C of the loop filter, the gain factor K o of the VCO, and the input divisor M and output divisor N. Equations (4)-(6) illustrate the relationships. ##EQU4##
- the values for components for the PLL 2 in the frequency synthesizer 1, such as I, R, C, and K o are held constant whereas the values of M and N can be adjusted to synthesize a different output frequency.
- the output frequency f o should be halved.
- FIG. 2 illustrates a block diagram that represents an embodiment of the present invention.
- a phase-locked loop adjustment circuit 3 is incorporated into the frequency synthesizer 1 and coupled to the PLL 2 via signal line 90 and signal line 92.
- the phase-locked loop adjustment circuit 3 is used to adjust the loop bandwidth, the natural frequency, and the damping factor of the PLL 2, for the output frequency f o of the frequency synthesizer 1.
- FIG. 3 illustrates a block diagram that represents another embodiment of the present invention.
- the PLL 2 includes a phase detector 300, a loop filter 500, and a variable oscillator 600.
- the loop filter 500 includes an adjustable filter parameter that alters the characteristics of the loop filter
- the variable oscillator 600 includes an adjustable oscillator parameter K o that alters the characteristics of the variable oscillator.
- the phase-locked loop adjustment circuit 3 is coupled to the loop filter 500 and the variable oscillator 600. For a given output frequency f o , the phase-locked loop adjustment circuit 3 adjusts the value of the filter parameter and the oscillator parameter, for example K o , in order to adapt the PLL 2 for the output frequency of the frequency synthesizer 1.
- FIG. 4 illustrates a block diagram that represents another embodiment of the present invention.
- the PLL 2 includes an output divider 200 with output divisor N, a phase detector 300 coupled to the output divider 200 via signal line 40, a current pump 400 coupled to phase detector 300 via signal line 50, a loop filter 500 coupled to the current pump 400 via signal line 60, and a voltage-controlled oscillator 600 coupled to the loop filter 500 via signal line 70 and to output divider 200 via signal line 20.
- the current pump 400 includes an adjustable pump parameter that alters the characteristics of the current pump.
- the phase-locked loop adjustment circuit 3 is coupled to the output divider 200 via signal line 82, to receive the output divisor N and to the current pump 400 via signal line 84, to adjust the value of a pump parameter I, in response to the output divisor N.
- the phase-locked loop adjustment circuit 3 is a digital to analog converter (DAC) 700.
- FIG. 5 illustrates a diagram that represents a portion of an embodiment illustrated in FIG. 4, including a current pump 400 coupled to a loop filter 500 via signal line 60, and an embodiment of the phase-locked loop adjustment circuit 3, a digital to analog converter 700 coupled to the current pump 400 via signal line 84.
- the current pump 400 is coupled to a phase detector 300 (not shown) having output signal UP on signal line 51 and DOWN on signal line 52, representing a phase lead signal or a phase lag signal.
- the digital to analog converter 700 is coupled to an output divider 200 (not shown) having an output divisor N on signal line 82.
- phase detector 300 detects that the input signal on signal line 10, leads the divided output signal on signal line 40, the phase detector asserts an UP signal 51, and when the input signal on signal line 10, lags the divided output signal on signal line 40, the phase detector asserts a DOWN signal 52.
- switch S1 is closed when UP is asserted and switch S2 is closed when DOWN is asserted.
- Current source I + is coupled to the charge pump output on signal line 60, only when switch S1 is closed, and current source I + is coupled to the charge pump output on signal line 60, only when switch S2 is closed.
- the magnitude of I + and I - are variable according the output of the digital to analog converter 700 on signal line 84, based upon the output divisor N.
- the charge pump parameter I in equations (4)-(6) can be adjusted to adjust the PLL loop bandwidth, natural frequency, damping factor, among others.
- the loop filter 500 is illustrated in an embodiment including a resistor R A having a value R, a first capacitor C A having value C, and a second capacitor C B having value C 2 .
- the impedance Z of the loop filter can be simplified to that of equation (2).
- the values for R and C are the same parameters used in equations (4)-(6).
- the value K o can be adjusted, instead of I, in response to a change in the output divisor N, to adjust the PLL loop characteristics.
- FIG. 6 illustrates a block diagram that represents another embodiment of the present invention.
- the PLL 2 includes an input frequency divider 100, an output frequency divider 200, a phase detector 300 coupled to the input frequency divider 100 via signal line 30 and to the output frequency divider 200 via signal line 40, a current pump 400 coupled to phase detector 300 via signal line 50, a loop filter 500 coupled to the current pump 400 via signal line 60, and a variable oscillator 600 couple to the loop filter 500 via signal line 70.
- the current pump 400 includes an adjustable pump parameter, I, that alters the characteristics of the current pump
- the loop filter 500 includes an adjustable filter parameter, R or C, that alters the characteristics of the loop filter
- the variable oscillator 600 includes an adjustable oscillator parameter, K o , that alters the characteristics of the variable oscillator.
- the phase-locked loop adjustment circuit 3 is coupled to the input frequency divider 100 via signal line 80, to the output frequency divider 200 via signal line 82, to the current pump 400 via signal line 84, to the loop filter 500 via signal line 86, and to the variable oscillator 600 via signal line 88.
- the phase-locked loop adjustment circuit 3 adjusts the value of the pump parameter I, filter parameter R or C, and the oscillator parameter K o in order to adapt the PLL for the input divisor N and the output divisor M.
- the flowchart in FIG. 7 illustrates an embodiment of the basic method for adjusting the output signal of a frequency synthesizer from a first output frequency f 1 to a second output frequency f 2 .
- the desired output frequency of the frequency synthesizer is adjusted from a first to a second output frequency
- the loop bandwidth K, the natural frequency ⁇ n , and the damping factor ⁇ are adjusted to adapt the PLL to the second output frequency f 2 .
- the flowchart in FIG. 8 illustrates an embodiment of another basic method for adjusting the output signal of a frequency synthesizer from a first output frequency f 1 to a second output frequency f 2 .
- the output divisor N is adjusted from a first output divisor N 1 to a second output divisor N 2
- the loop bandwidth K, the natural frequency ⁇ n , and the damping factor ⁇ are adjusted to adapt the PLL to the second output divisor N 2 .
- FIG. 9 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, and in step 930, an adjusted output divisor N 2 is calculated.
- the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2 .
- an adjusted charge pump parameter I 2 is calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor in step 940.
- step 945 the charge pump parameter in the charge pump circuit is adjusted from a charge pump parameter I 1 associated with the first output frequency f 1 to the adjusted charge pump parameter I 2 .
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 950.
- FIG. 10 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, and in step 965, an adjusted output divisor N 2 is calculated.
- the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2 .
- step 975 based upon the adjusted output dividend N 2 , loop filter parameters are calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor, and in step 980 the loop filter parameters in the loop filter are adjusted.
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 985.
- FIG. 11 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, and in step 1000, an adjusted output divisor N 2 is calculated.
- the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2 .
- the voltage-controlled oscillator parameter K o is calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor in step 1010.
- step 1015 the voltage-controlled oscillator parameter K o in the loop filter is adjusted from a voltage-controlled oscillator parameter K o1 associated with the first output frequency f 1 to the adjusted voltage-controlled oscillator parameter K o2 .
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 1020.
- FIG. 12 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, in step 1035, an adjusted output divisor N 2 is calculated, and in step 1040, and adjusted input divisor M 2 is calculated.
- step 1045 the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2
- step 1050 the input divisor of an input divider is adjusted from an input divisor M 1 associated with the first output frequency f 1 to the adjusted input divisor M 2
- an adjusted charge pump parameter I 2 is calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor in step 1055.
- step 1060 the charge pump parameter in the charge pump circuit is adjusted from a charge pump parameter I 1 associated with the first output frequency f 1 to the adjusted charge pump parameter I 2 .
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 1065.
- FIG. 13 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, in step 1080, an adjusted output divisor N 2 is calculated, and in step 1085, and adjusted input divisor M 2 is calculated.
- step 1090 the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2
- step 1095 the input divisor of an input divider is adjusted from an input divisor M 1 associated with the first output frequency f 1 to the adjusted input divisor M 2
- loop filter parameters are calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor, in step 1100 the loop filter parameters in the loop filter are adjusted, in step 1105.
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 1110.
- FIG. 14 illustrates another embodiment of a method for adjusting the output frequency and the loop bandwidth, natural frequency, and damping factor of a PLL in a frequency synthesizer.
- the frequency synthesizer synthesizes an output signal having a first output frequency f 1 .
- a second output frequency f 2 is selected for the output signal, in step 1125, an adjusted output divisor N 2 is calculated, and in step 1130, and adjusted input divisor M 2 is calculated.
- step 1135 the output divisor of an output divider is adjusted from an output divisor N 1 associated with the first output frequency f 1 to the adjusted output divisor N 2
- step 1140 the input divisor of an input divider is adjusted from an input divisor M 1 associated with the first output frequency f 1 to the adjusted input divisor M 2
- step 1145 based upon the adjusted input and output divisors M 2 and N 2 , the voltage-controlled oscillator parameter K o is calculated to adjust the PLL loop bandwidth, natural frequency, and damping factor.
- step 1150 the voltage-controlled oscillator parameter is adjusted from a voltage-controlled oscillator parameter K o1 associated with the first output frequency f 1 to the adjusted voltage-controlled oscillator parameter K o2 .
- the frequency synthesizer is adapted to synthesize the output signal having a second output frequency f 2 , step 1155.
- the frequency synthesizer is formed on a monolithic integrated circuit.
- the values of the output divisor N and the charge pump parameter I are varied in order to obtain the desired frequency for the frequency synthesizer.
- the PLL dynamic characteristics are adjusted according to the following criteria:
- the loop bandwidth K should remain from about 1 to 15% of f i /M, and preferably about 10%;
- the damping factor ⁇ should remain from about 0.5 to 2, and preferably about 1;
- the loop filter capacitor C should be from about 50 pF to 500 pF, and preferably at about 250 pF;
- the charge pump current I is adjustable from about 1 microamps to 1 mA, and preferably at about 100 microamps;
- VCO gain K o should be large enough to accommodate the desired operating frequency range.
- the values for the indicated variables will depend upon the particular application.
- the frequency synthesis range for the frequency synthesizer ranges from 0.3 MHz to 165 MHz. In a preferred embodiment, the frequency range ranges from 2 MHz to 100 MHz.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (17)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/321,430 US5631587A (en) | 1994-05-03 | 1994-10-11 | Frequency synthesizer with adaptive loop bandwidth |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US23759394A | 1994-05-03 | 1994-05-03 | |
US08/321,430 US5631587A (en) | 1994-05-03 | 1994-10-11 | Frequency synthesizer with adaptive loop bandwidth |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US23759394A Continuation-In-Part | 1994-05-03 | 1994-05-03 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5631587A true US5631587A (en) | 1997-05-20 |
Family
ID=22894378
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/321,430 Expired - Fee Related US5631587A (en) | 1994-05-03 | 1994-10-11 | Frequency synthesizer with adaptive loop bandwidth |
Country Status (1)
Country | Link |
---|---|
US (1) | US5631587A (en) |
Cited By (65)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6040742A (en) * | 1997-09-02 | 2000-03-21 | Lucent Technologies Inc. | Charge-pump phase-locked loop with DC current source |
US6049255A (en) * | 1998-06-05 | 2000-04-11 | Telefonaktiebolaget Lm Ericsson | Tuning the bandwidth of a phase-locked loop |
US6057739A (en) * | 1997-09-26 | 2000-05-02 | Advanced Micro Devices, Inc. | Phase-locked loop with variable parameters |
GB2347286A (en) * | 1999-02-26 | 2000-08-30 | Motorola Ltd | Frequency tracking loop and method of frequency tracking |
WO2001001573A1 (en) * | 1999-06-25 | 2001-01-04 | Infineon Technologies Ag | Phase-locked loop system |
DE19940896A1 (en) * | 1999-08-27 | 2001-03-01 | Sel Verteidigungssysteme Gmbh | Frequency monitoring unit for external oscillator has numerically controlled oscillator, variable control amplifier set up according to number and staging of required frequency values |
US6236843B1 (en) * | 1998-01-26 | 2001-05-22 | Mitsubishi Denki Kabushiki Kaisha | Radio terminal device for automatically correcting phase difference between a received signal and an internally generated signal |
WO2002014790A2 (en) * | 2000-08-10 | 2002-02-21 | Intel Corporation | Cmi signal timing recovery |
US6366174B1 (en) | 2000-02-21 | 2002-04-02 | Lexmark International, Inc. | Method and apparatus for providing a clock generation circuit for digitally controlled frequency or spread spectrum clocking |
US6396353B1 (en) | 1999-06-30 | 2002-05-28 | Infineon Technologies Ag | PLL frequency synthesizer operated with reduced settling time constant during frequency changeover |
US6441660B1 (en) * | 2001-02-02 | 2002-08-27 | Broadcom Corporation | High speed, wide bandwidth phase locked loop |
US6459253B1 (en) * | 2000-09-05 | 2002-10-01 | Telefonaktiebolaget Lm Ericsson (Publ) | Bandwidth calibration for frequency locked loop |
US6483358B2 (en) | 2001-02-02 | 2002-11-19 | Broadcom Corporation | Low power, charge injection compensated charge pump |
DE10125373A1 (en) * | 2001-05-23 | 2002-12-05 | Infineon Technologies Ag | Phase-locked loop |
US6566970B2 (en) | 2001-02-02 | 2003-05-20 | Broadcom Corporation | High-speed, high PSRR, wide operating range voltage controlled oscillator |
US6593784B1 (en) * | 2002-04-24 | 2003-07-15 | Sun Microsystems, Inc. | Post-silicon bias-generator control for a differential phase locked loop |
US6621675B2 (en) | 2001-02-02 | 2003-09-16 | Broadcom Corporation | High bandwidth, high PSRR, low dropout voltage regulator |
US6658043B2 (en) | 2001-10-26 | 2003-12-02 | Lexmark International, Inc. | Method and apparatus for providing multiple spread spectrum clock generator circuits with overlapping output frequencies |
WO2003100979A1 (en) * | 2002-05-28 | 2003-12-04 | Koninklijke Philips Electronics N.V. | Phase-locked loop. |
US20030232610A1 (en) * | 2002-06-12 | 2003-12-18 | Broadcom Corporation, A California Corporation | Linearized fractional-N synthesizer having a gated offset |
DE10242364A1 (en) * | 2002-09-12 | 2004-03-25 | Infineon Technologies Ag | Phase-locked loop for frequency modulation of mobile radio transmitter, has correction signal produced in evaluation unit from control voltage and reference VCO gain supplied, and connected to input of charge pump |
WO2004049573A2 (en) * | 2002-11-26 | 2004-06-10 | Infineon Technologies Ag | Phase-control circuit arrangement and method for operating said circuit arrangement |
US6756827B2 (en) | 2002-09-11 | 2004-06-29 | Broadcom Corporation | Clock multiplier using masked control of clock pulses |
EP1107457A3 (en) * | 1999-12-01 | 2004-07-07 | NEC Electronics Corporation | Method of synchronizing a phase-locked loop, phase-locked loop and semiconductor provided with same |
US6768955B2 (en) * | 2002-05-17 | 2004-07-27 | Sun Microsystems, Inc. | Adjustment and calibration system for post-fabrication treatment of phase locked loop charge pump |
US6870411B2 (en) * | 2001-08-30 | 2005-03-22 | Renesas Technology Corp. | Phase synchronizing circuit |
US6894546B2 (en) * | 2002-10-30 | 2005-05-17 | Koninklijke Philips Electronics N.V. | Noise reduction for phase locked loop |
FR2864377A1 (en) * | 2003-12-18 | 2005-06-24 | Eads Telecom | Phase locked loop for phase or frequency modulation application, has phase comparator activating measurement signal during measurement time interval that is generated at duration defined by cycle count of high frequency signal |
US20050156673A1 (en) * | 2004-01-20 | 2005-07-21 | Harald Pretl | Circuit and method for phase locked loop charge pump biasing |
US20050237120A1 (en) * | 2004-04-26 | 2005-10-27 | Kwang-Il Park | Phase-locked loop integrated circuits having fast phase locking characteristics |
US20060071837A1 (en) * | 2004-09-29 | 2006-04-06 | Stmicroelectronics S.R.I. | Apparatus for digital-analog conversion of a signal |
US20060119443A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies Inc. | Damping coefficient variation mechanism in a phase locked loop |
US20060119441A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies, Inc. | Phase locked loop damping coefficient correction mechanism |
US20060119442A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies, Inc. | System and method for optimizing phase locked loop damping coefficient |
US7149914B1 (en) * | 2003-09-26 | 2006-12-12 | Altera Corporation | Clock data recovery circuitry and phase locked loop circuitry with dynamically adjustable bandwidths |
US20070111675A1 (en) * | 2003-09-17 | 2007-05-17 | Satoshi Arayashiki | Communication semiconductor integrated circuit device |
US20070205200A1 (en) * | 2006-03-02 | 2007-09-06 | Brain Box Concepts | Soap bar holder and method of supporting a soap bar |
US20070247235A1 (en) * | 2006-04-06 | 2007-10-25 | Francesco Gatta | Calibration techniques for phase-locked loop bandwidth |
US7412213B1 (en) | 2001-07-23 | 2008-08-12 | Sequoia Communications | Envelope limiting for polar modulators |
US20080218277A1 (en) * | 2007-03-08 | 2008-09-11 | O2Micro Inc. | Apparatus and method for operating a phase-locked loop circuit |
US7479815B1 (en) | 2005-03-01 | 2009-01-20 | Sequoia Communications | PLL with dual edge sensitivity |
US7489916B1 (en) | 2002-06-04 | 2009-02-10 | Sequoia Communications | Direct down-conversion mixer architecture |
US7496338B1 (en) | 2003-12-29 | 2009-02-24 | Sequoia Communications | Multi-segment gain control system |
US20090072911A1 (en) * | 2007-09-14 | 2009-03-19 | Ling-Wei Ke | Signal generating apparatus and method thereof |
US7512205B1 (en) * | 2005-03-01 | 2009-03-31 | Network Equipment Technologies, Inc. | Baud rate generation using phase lock loops |
US7522017B1 (en) | 2004-04-21 | 2009-04-21 | Sequoia Communications | High-Q integrated RF filters |
US7522005B1 (en) | 2006-07-28 | 2009-04-21 | Sequoia Communications | KFM frequency tracking system using an analog correlator |
US7548122B1 (en) | 2005-03-01 | 2009-06-16 | Sequoia Communications | PLL with switched parameters |
US7587179B1 (en) | 2001-10-04 | 2009-09-08 | Sequoia Communications | Direct synthesis transmitter |
US7595626B1 (en) | 2005-05-05 | 2009-09-29 | Sequoia Communications | System for matched and isolated references |
US20090257453A1 (en) * | 2008-04-11 | 2009-10-15 | Ryogo Yanagisawa | Transmission apparatus and receiving apparatus |
US7609118B1 (en) * | 2003-12-29 | 2009-10-27 | Sequoia Communications | Phase-locked loop calibration system |
US20100020910A1 (en) * | 2008-07-25 | 2010-01-28 | Bhagavatheeswaran Gayathri A | Phase-locked loop system with a phase-error spreading circuit |
US7672648B1 (en) | 2004-06-26 | 2010-03-02 | Quintics Holdings | System for linear amplitude modulation |
US7675379B1 (en) | 2005-03-05 | 2010-03-09 | Quintics Holdings | Linear wideband phase modulation system |
US7679468B1 (en) | 2006-07-28 | 2010-03-16 | Quintic Holdings | KFM frequency tracking system using a digital correlator |
EP2198518A1 (en) * | 2007-09-14 | 2010-06-23 | QUALCOMM Incorporated | Oscillator signal generation with spur mitigation in a wireless communication device |
US20100321074A1 (en) * | 2009-06-17 | 2010-12-23 | Integrated Device Technology, Inc. | Methods and apparatuses for incremental bandwidth changes responsive to frequency changes of a phase-locked loop |
US7894545B1 (en) | 2006-08-14 | 2011-02-22 | Quintic Holdings | Time alignment of polar transmitter |
US7920033B1 (en) | 2006-09-28 | 2011-04-05 | Groe John B | Systems and methods for frequency modulation adjustment |
US7974374B2 (en) | 2006-05-16 | 2011-07-05 | Quintic Holdings | Multi-mode VCO for direct FM systems |
US20120319786A1 (en) * | 2011-06-20 | 2012-12-20 | Texas Instruments Incorporated | Autoconfigurable phase-locked loop which automatically maintains a constant damping factor and adjusts the loop bandwidth to a constant ratio of the reference frequency |
US8664985B2 (en) | 2012-02-02 | 2014-03-04 | Mediatek Inc. | Phase frequency detector and charge pump for phase lock loop fast-locking |
US10284205B2 (en) | 2016-10-21 | 2019-05-07 | Infineon Technologies Ag | Adaptive bandwidth systems and methods |
US10720929B1 (en) * | 2009-08-25 | 2020-07-21 | Sitime Corporation | Integrated circuit with oscillator signal based on switched-resistance circuitry |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4677648A (en) * | 1984-12-21 | 1987-06-30 | International Business Machines Corp. | Digital phase locked loop synchronizer |
US4901033A (en) * | 1989-05-01 | 1990-02-13 | Motorola, Inc. | Frequency synthesizer with dynamically programmable frequency range of selected loop bandwith |
US4912434A (en) * | 1989-02-27 | 1990-03-27 | Honeywell Inc. | Digital control for analog phase locked loop |
US5151665A (en) * | 1991-02-07 | 1992-09-29 | Uniden America Corporation | Phase-lock-loop system with variable bandwidth and charge pump parameters |
US5254958A (en) * | 1991-02-19 | 1993-10-19 | Pacific Communications, Inc. | Phase-lock-loop circuit and method for compensating, data bias in the same |
US5319320A (en) * | 1991-08-06 | 1994-06-07 | Seiko Epson Corporation | Phase-locked loop having frequency and phase control current pumps |
US5381085A (en) * | 1993-07-06 | 1995-01-10 | Motorola, Inc. | Phase lock loop with self test circuitry and method for using the same |
-
1994
- 1994-10-11 US US08/321,430 patent/US5631587A/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4677648A (en) * | 1984-12-21 | 1987-06-30 | International Business Machines Corp. | Digital phase locked loop synchronizer |
US4912434A (en) * | 1989-02-27 | 1990-03-27 | Honeywell Inc. | Digital control for analog phase locked loop |
US4901033A (en) * | 1989-05-01 | 1990-02-13 | Motorola, Inc. | Frequency synthesizer with dynamically programmable frequency range of selected loop bandwith |
US5151665A (en) * | 1991-02-07 | 1992-09-29 | Uniden America Corporation | Phase-lock-loop system with variable bandwidth and charge pump parameters |
US5254958A (en) * | 1991-02-19 | 1993-10-19 | Pacific Communications, Inc. | Phase-lock-loop circuit and method for compensating, data bias in the same |
US5319320A (en) * | 1991-08-06 | 1994-06-07 | Seiko Epson Corporation | Phase-locked loop having frequency and phase control current pumps |
US5381085A (en) * | 1993-07-06 | 1995-01-10 | Motorola, Inc. | Phase lock loop with self test circuitry and method for using the same |
Cited By (108)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6040742A (en) * | 1997-09-02 | 2000-03-21 | Lucent Technologies Inc. | Charge-pump phase-locked loop with DC current source |
US6057739A (en) * | 1997-09-26 | 2000-05-02 | Advanced Micro Devices, Inc. | Phase-locked loop with variable parameters |
US6236843B1 (en) * | 1998-01-26 | 2001-05-22 | Mitsubishi Denki Kabushiki Kaisha | Radio terminal device for automatically correcting phase difference between a received signal and an internally generated signal |
US6049255A (en) * | 1998-06-05 | 2000-04-11 | Telefonaktiebolaget Lm Ericsson | Tuning the bandwidth of a phase-locked loop |
GB2347286B (en) * | 1999-02-26 | 2001-04-18 | Motorola Ltd | Frequency tracking loop and method of frequency tracking |
GB2347286A (en) * | 1999-02-26 | 2000-08-30 | Motorola Ltd | Frequency tracking loop and method of frequency tracking |
DE19929178C2 (en) * | 1999-06-25 | 2002-10-24 | Infineon Technologies Ag | Phase locked loop system |
WO2001001573A1 (en) * | 1999-06-25 | 2001-01-04 | Infineon Technologies Ag | Phase-locked loop system |
US6636727B2 (en) * | 1999-06-25 | 2003-10-21 | Infineon Technologies | Phase locked loop system |
DE19929178A1 (en) * | 1999-06-25 | 2001-03-15 | Infineon Technologies Ag | Phase locked loop system |
US6396353B1 (en) | 1999-06-30 | 2002-05-28 | Infineon Technologies Ag | PLL frequency synthesizer operated with reduced settling time constant during frequency changeover |
DE19940896A1 (en) * | 1999-08-27 | 2001-03-01 | Sel Verteidigungssysteme Gmbh | Frequency monitoring unit for external oscillator has numerically controlled oscillator, variable control amplifier set up according to number and staging of required frequency values |
EP1107457A3 (en) * | 1999-12-01 | 2004-07-07 | NEC Electronics Corporation | Method of synchronizing a phase-locked loop, phase-locked loop and semiconductor provided with same |
US6366174B1 (en) | 2000-02-21 | 2002-04-02 | Lexmark International, Inc. | Method and apparatus for providing a clock generation circuit for digitally controlled frequency or spread spectrum clocking |
WO2002014790A2 (en) * | 2000-08-10 | 2002-02-21 | Intel Corporation | Cmi signal timing recovery |
WO2002014790A3 (en) * | 2000-08-10 | 2004-05-21 | Intel Corp | Cmi signal timing recovery |
US6748027B1 (en) | 2000-08-10 | 2004-06-08 | Intel Corporation | CMI signal timing recovery |
US6459253B1 (en) * | 2000-09-05 | 2002-10-01 | Telefonaktiebolaget Lm Ericsson (Publ) | Bandwidth calibration for frequency locked loop |
US6566970B2 (en) | 2001-02-02 | 2003-05-20 | Broadcom Corporation | High-speed, high PSRR, wide operating range voltage controlled oscillator |
US6597217B2 (en) | 2001-02-02 | 2003-07-22 | Broadcom Corporation | Low power, charge injection compensated charge pump |
US6621675B2 (en) | 2001-02-02 | 2003-09-16 | Broadcom Corporation | High bandwidth, high PSRR, low dropout voltage regulator |
US6842079B2 (en) | 2001-02-02 | 2005-01-11 | Broadcom Corporation | High-speed, high PSRR, wide operating range voltage controlled oscillator |
US6914476B2 (en) | 2001-02-02 | 2005-07-05 | Broadcom Corporation | High bandwidth, high PSRR, low dropout voltage regulator |
US20050225380A1 (en) * | 2001-02-02 | 2005-10-13 | Ingino Joseph M Jr | High bandwidth, high PSRR, low dropout voltage regulator |
US6747497B2 (en) | 2001-02-02 | 2004-06-08 | Broadcom Corporation | High speed, wide bandwidth phase locked loop |
US7132880B2 (en) | 2001-02-02 | 2006-11-07 | Broadcom Corporation | High bandwidth, high PSRR, low dropout voltage regulator |
US6483358B2 (en) | 2001-02-02 | 2002-11-19 | Broadcom Corporation | Low power, charge injection compensated charge pump |
US6441660B1 (en) * | 2001-02-02 | 2002-08-27 | Broadcom Corporation | High speed, wide bandwidth phase locked loop |
DE10125373A1 (en) * | 2001-05-23 | 2002-12-05 | Infineon Technologies Ag | Phase-locked loop |
US7412213B1 (en) | 2001-07-23 | 2008-08-12 | Sequoia Communications | Envelope limiting for polar modulators |
US6870411B2 (en) * | 2001-08-30 | 2005-03-22 | Renesas Technology Corp. | Phase synchronizing circuit |
US7587179B1 (en) | 2001-10-04 | 2009-09-08 | Sequoia Communications | Direct synthesis transmitter |
US6658043B2 (en) | 2001-10-26 | 2003-12-02 | Lexmark International, Inc. | Method and apparatus for providing multiple spread spectrum clock generator circuits with overlapping output frequencies |
US6593784B1 (en) * | 2002-04-24 | 2003-07-15 | Sun Microsystems, Inc. | Post-silicon bias-generator control for a differential phase locked loop |
US6768955B2 (en) * | 2002-05-17 | 2004-07-27 | Sun Microsystems, Inc. | Adjustment and calibration system for post-fabrication treatment of phase locked loop charge pump |
WO2003100979A1 (en) * | 2002-05-28 | 2003-12-04 | Koninklijke Philips Electronics N.V. | Phase-locked loop. |
FR2840469A1 (en) * | 2002-05-28 | 2003-12-05 | Koninkl Philips Electronics Nv | PHASE LOCK LOOP |
US7489916B1 (en) | 2002-06-04 | 2009-02-10 | Sequoia Communications | Direct down-conversion mixer architecture |
US20030232610A1 (en) * | 2002-06-12 | 2003-12-18 | Broadcom Corporation, A California Corporation | Linearized fractional-N synthesizer having a gated offset |
US6985708B2 (en) * | 2002-06-12 | 2006-01-10 | Broadcom, Corp. | Linearized fractional-N synthesizer having a gated offset |
US20050218957A1 (en) * | 2002-09-11 | 2005-10-06 | Haluk Konuk | Programmable frequency multiplier |
US20040217791A1 (en) * | 2002-09-11 | 2004-11-04 | Haluk Konuk | Programmable frequency multiplier |
US6914459B2 (en) | 2002-09-11 | 2005-07-05 | Broadcom Corporation | Clock multiplier using masked control of clock pulses |
US6756827B2 (en) | 2002-09-11 | 2004-06-29 | Broadcom Corporation | Clock multiplier using masked control of clock pulses |
DE10242364A1 (en) * | 2002-09-12 | 2004-03-25 | Infineon Technologies Ag | Phase-locked loop for frequency modulation of mobile radio transmitter, has correction signal produced in evaluation unit from control voltage and reference VCO gain supplied, and connected to input of charge pump |
US20050212605A1 (en) * | 2002-09-12 | 2005-09-29 | Puma Giuseppe L | Phase locked loop |
US7106141B2 (en) | 2002-09-12 | 2006-09-12 | Infineon Technologies Ag | Phase locked loop |
US6894546B2 (en) * | 2002-10-30 | 2005-05-17 | Koninklijke Philips Electronics N.V. | Noise reduction for phase locked loop |
WO2004049573A3 (en) * | 2002-11-26 | 2004-08-05 | Infineon Technologies Ag | Phase-control circuit arrangement and method for operating said circuit arrangement |
WO2004049573A2 (en) * | 2002-11-26 | 2004-06-10 | Infineon Technologies Ag | Phase-control circuit arrangement and method for operating said circuit arrangement |
DE10255145B4 (en) * | 2002-11-26 | 2005-12-29 | Infineon Technologies Ag | Circuit arrangement for phase control and method for operating the circuit arrangement |
US20050264368A1 (en) * | 2002-11-26 | 2005-12-01 | Edmund Gotz | Phase-control circuit arrangement and method for operating said circuit arrangement |
DE10255145A1 (en) * | 2002-11-26 | 2004-06-17 | Infineon Technologies Ag | Circuit arrangement for phase control and method for operating the circuit arrangement |
US7068112B2 (en) | 2002-11-26 | 2006-06-27 | Infineon Technologies Ag | Phase-control circuit arrangement and method for operating said circuit arrangement |
US20070111675A1 (en) * | 2003-09-17 | 2007-05-17 | Satoshi Arayashiki | Communication semiconductor integrated circuit device |
US7450921B2 (en) * | 2003-09-17 | 2008-11-11 | Renesas Technology Corp. | Communication semiconductor integrated circuit device for use in a mobile communication device for correcting variations in the oscillation frequency of a transmission oscillator by calibrating a current of the charge pump |
US7149914B1 (en) * | 2003-09-26 | 2006-12-12 | Altera Corporation | Clock data recovery circuitry and phase locked loop circuitry with dynamically adjustable bandwidths |
US20070116169A1 (en) * | 2003-12-18 | 2007-05-24 | Michel Robbe | Phase-locked loop |
WO2005060104A1 (en) * | 2003-12-18 | 2005-06-30 | Eads Secure Networks | Phase-locked loop |
US7668278B2 (en) | 2003-12-18 | 2010-02-23 | Eads Secure Networks | Phase-locked loop |
FR2864377A1 (en) * | 2003-12-18 | 2005-06-24 | Eads Telecom | Phase locked loop for phase or frequency modulation application, has phase comparator activating measurement signal during measurement time interval that is generated at duration defined by cycle count of high frequency signal |
US7609118B1 (en) * | 2003-12-29 | 2009-10-27 | Sequoia Communications | Phase-locked loop calibration system |
US7496338B1 (en) | 2003-12-29 | 2009-02-24 | Sequoia Communications | Multi-segment gain control system |
US6989718B2 (en) | 2004-01-20 | 2006-01-24 | Infineon Technologies Ag | Circuit and method for phase locked loop charge pump biasing |
US20050156673A1 (en) * | 2004-01-20 | 2005-07-21 | Harald Pretl | Circuit and method for phase locked loop charge pump biasing |
US7522017B1 (en) | 2004-04-21 | 2009-04-21 | Sequoia Communications | High-Q integrated RF filters |
US20050237120A1 (en) * | 2004-04-26 | 2005-10-27 | Kwang-Il Park | Phase-locked loop integrated circuits having fast phase locking characteristics |
US7176763B2 (en) * | 2004-04-26 | 2007-02-13 | Samsung Electronics Co., Ltd. | Phase-locked loop integrated circuits having fast phase locking characteristics |
US7672648B1 (en) | 2004-06-26 | 2010-03-02 | Quintics Holdings | System for linear amplitude modulation |
US20060071837A1 (en) * | 2004-09-29 | 2006-04-06 | Stmicroelectronics S.R.I. | Apparatus for digital-analog conversion of a signal |
US7187315B2 (en) * | 2004-09-29 | 2007-03-06 | Stmicroelectronics S.R.L. | Apparatus for digital-analog conversion of a signal |
US20060119443A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies Inc. | Damping coefficient variation mechanism in a phase locked loop |
US20060119441A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies, Inc. | Phase locked loop damping coefficient correction mechanism |
US20060119442A1 (en) * | 2004-12-08 | 2006-06-08 | Via Technologies, Inc. | System and method for optimizing phase locked loop damping coefficient |
US7548122B1 (en) | 2005-03-01 | 2009-06-16 | Sequoia Communications | PLL with switched parameters |
US7479815B1 (en) | 2005-03-01 | 2009-01-20 | Sequoia Communications | PLL with dual edge sensitivity |
US7512205B1 (en) * | 2005-03-01 | 2009-03-31 | Network Equipment Technologies, Inc. | Baud rate generation using phase lock loops |
US7675379B1 (en) | 2005-03-05 | 2010-03-09 | Quintics Holdings | Linear wideband phase modulation system |
US7595626B1 (en) | 2005-05-05 | 2009-09-29 | Sequoia Communications | System for matched and isolated references |
CN1866746B (en) * | 2005-12-08 | 2010-05-12 | 威盛电子股份有限公司 | System and method for optimizing damping coefficient of phase-locked loop |
EP1796271A1 (en) * | 2005-12-08 | 2007-06-13 | VIA Technologies, Inc. | Phase locked loop damping coefficient correction mechanism |
EP1796272A1 (en) * | 2005-12-08 | 2007-06-13 | VIA Technologies, Inc. | System and method for optimizing phase locked loop damping coefficient |
US20070205200A1 (en) * | 2006-03-02 | 2007-09-06 | Brain Box Concepts | Soap bar holder and method of supporting a soap bar |
US7772930B2 (en) * | 2006-04-06 | 2010-08-10 | Broadcom Corporation | Calibration techniques for phase-locked loop bandwidth |
US20070247235A1 (en) * | 2006-04-06 | 2007-10-25 | Francesco Gatta | Calibration techniques for phase-locked loop bandwidth |
US7974374B2 (en) | 2006-05-16 | 2011-07-05 | Quintic Holdings | Multi-mode VCO for direct FM systems |
US7522005B1 (en) | 2006-07-28 | 2009-04-21 | Sequoia Communications | KFM frequency tracking system using an analog correlator |
US7679468B1 (en) | 2006-07-28 | 2010-03-16 | Quintic Holdings | KFM frequency tracking system using a digital correlator |
US7894545B1 (en) | 2006-08-14 | 2011-02-22 | Quintic Holdings | Time alignment of polar transmitter |
US7920033B1 (en) | 2006-09-28 | 2011-04-05 | Groe John B | Systems and methods for frequency modulation adjustment |
CN101262224B (en) * | 2007-03-08 | 2010-08-18 | 凹凸电子(武汉)有限公司 | Phase-locked loop circuit and apparatus and method for operating a phase-locked loop circuit |
US20080218277A1 (en) * | 2007-03-08 | 2008-09-11 | O2Micro Inc. | Apparatus and method for operating a phase-locked loop circuit |
US7633347B2 (en) * | 2007-03-08 | 2009-12-15 | 02Micro International Limited | Apparatus and method for operating a phase-locked loop circuit |
EP2198518A1 (en) * | 2007-09-14 | 2010-06-23 | QUALCOMM Incorporated | Oscillator signal generation with spur mitigation in a wireless communication device |
US20090072911A1 (en) * | 2007-09-14 | 2009-03-19 | Ling-Wei Ke | Signal generating apparatus and method thereof |
US20090257453A1 (en) * | 2008-04-11 | 2009-10-15 | Ryogo Yanagisawa | Transmission apparatus and receiving apparatus |
US20100020910A1 (en) * | 2008-07-25 | 2010-01-28 | Bhagavatheeswaran Gayathri A | Phase-locked loop system with a phase-error spreading circuit |
US8094769B2 (en) | 2008-07-25 | 2012-01-10 | Freescale Semiconductor, Inc. | Phase-locked loop system with a phase-error spreading circuit |
US20100321074A1 (en) * | 2009-06-17 | 2010-12-23 | Integrated Device Technology, Inc. | Methods and apparatuses for incremental bandwidth changes responsive to frequency changes of a phase-locked loop |
US7928779B2 (en) | 2009-06-17 | 2011-04-19 | Integrated Device Technology, Inc. | Methods and apparatuses for incremental bandwidth changes responsive to frequency changes of a phase-locked loop |
US10720929B1 (en) * | 2009-08-25 | 2020-07-21 | Sitime Corporation | Integrated circuit with oscillator signal based on switched-resistance circuitry |
US10985766B1 (en) * | 2009-08-25 | 2021-04-20 | Sitime Corporation | Phase locked loop circuit with oscillator signal based on switched impedance network |
US11228319B1 (en) * | 2009-08-25 | 2022-01-18 | Sitime Corporation | Phase locked loop with phase error signal used to control effective impedance |
US20120319786A1 (en) * | 2011-06-20 | 2012-12-20 | Texas Instruments Incorporated | Autoconfigurable phase-locked loop which automatically maintains a constant damping factor and adjusts the loop bandwidth to a constant ratio of the reference frequency |
US9401722B2 (en) * | 2011-06-20 | 2016-07-26 | Texas Instruments Incorporated | Autoconfigurable phase-locked loop which automatically maintains a constant damping factor and adjusts the loop bandwidth to a constant ratio of the reference frequency |
US8664985B2 (en) | 2012-02-02 | 2014-03-04 | Mediatek Inc. | Phase frequency detector and charge pump for phase lock loop fast-locking |
US9160353B2 (en) | 2012-02-02 | 2015-10-13 | Mediatek Inc. | Phase frequency detector and charge pump for phase lock loop fast-locking |
US10284205B2 (en) | 2016-10-21 | 2019-05-07 | Infineon Technologies Ag | Adaptive bandwidth systems and methods |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5631587A (en) | Frequency synthesizer with adaptive loop bandwidth | |
EP0815648B1 (en) | Direct digital synthesizer driven pll frequency synthesizer with clean-up pll | |
US6594330B1 (en) | Phase-locked loop with digitally controlled, frequency-multiplying oscillator | |
US5703540A (en) | Voltage-controlled crystal oscillator with extended range | |
US5339050A (en) | Frequency synthesizing phase lock loop with unvarying loop parameters | |
KR100303397B1 (en) | Frequency synthesizer with loop characteristics that do not change over all synthesized frequency intervals | |
US7772930B2 (en) | Calibration techniques for phase-locked loop bandwidth | |
US20020033739A1 (en) | Electronically trimmed VCO | |
JPH06152405A (en) | Phase locked loop frequency synthesizer | |
US20200220550A1 (en) | PLL with Wide Frequency Coverage | |
JP2000252819A (en) | Pll circuit | |
US6275116B1 (en) | Method, circuit and/or architecture to improve the frequency range of a voltage controlled oscillator | |
US6661291B2 (en) | Fractional and rapid response frequency synthesizer, and corresponding frequency synthesizing method | |
JP2002164785A (en) | Frequency synthesizer of low noise and high-speed response and corresponding frequency synthesizing method | |
US5164685A (en) | Phase-locked loop with circuit for adjusting a phase comparator's output amplitude | |
CN1751441A (en) | Self-Calibrating Constant Gain Adjustable Oscillator | |
US7010285B2 (en) | Phase locking loop frequency synthesizer | |
JPH01236820A (en) | Servomechanism for adjusting frequency and phase of signal with frequency and phase of applied signal quickly and with low noise | |
US7109763B1 (en) | Phase locked loop operable over a wide frequency range | |
US7218177B2 (en) | Phase locked loop with nonlinear phase-error response characteristic | |
JPH0851336A (en) | Low-pass filter capable of automatic calibration | |
KR960011423B1 (en) | Noise suppression method in frequency synthesis | |
CA1327064C (en) | Phase-locked loop circuit | |
SU1195448A1 (en) | Phase-lock loop | |
JPH02502960A (en) | frequency synthesizer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PERICOM SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CO, RAMON S.;YANG, HOWARD C.;REEL/FRAME:007523/0779;SIGNING DATES FROM 19941202 TO 19950210 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20090520 |
|
AS | Assignment |
Owner name: DIODES INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PERICOM SEMICONDUCTOR CORPORATION;REEL/FRAME:044975/0554 Effective date: 20171222 |