US20220189826A1 - Beol metallization formation - Google Patents
Beol metallization formation Download PDFInfo
- Publication number
- US20220189826A1 US20220189826A1 US17/687,806 US202217687806A US2022189826A1 US 20220189826 A1 US20220189826 A1 US 20220189826A1 US 202217687806 A US202217687806 A US 202217687806A US 2022189826 A1 US2022189826 A1 US 2022189826A1
- Authority
- US
- United States
- Prior art keywords
- conductive
- semiconductor structure
- layer
- pillars
- lines
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000001465 metallisation Methods 0.000 title claims abstract description 21
- 230000015572 biosynthetic process Effects 0.000 title description 4
- 238000000034 method Methods 0.000 claims abstract description 46
- 230000008569 process Effects 0.000 claims abstract description 29
- 238000000059 patterning Methods 0.000 claims abstract description 14
- 239000004065 semiconductor Substances 0.000 claims description 72
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 claims description 20
- 229910052707 ruthenium Inorganic materials 0.000 claims description 20
- 239000010410 layer Substances 0.000 abstract description 109
- 239000000463 material Substances 0.000 abstract description 55
- 229910052751 metal Inorganic materials 0.000 abstract description 44
- 239000002184 metal Substances 0.000 abstract description 44
- 239000000758 substrate Substances 0.000 abstract description 32
- 125000006850 spacer group Chemical group 0.000 abstract description 22
- 239000004020 conductor Substances 0.000 abstract description 18
- 238000005530 etching Methods 0.000 abstract description 17
- 238000000151 deposition Methods 0.000 abstract description 15
- 239000011229 interlayer Substances 0.000 abstract description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 14
- 239000010949 copper Substances 0.000 description 14
- 229910052710 silicon Inorganic materials 0.000 description 13
- 239000010703 silicon Substances 0.000 description 13
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 11
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 10
- 238000005229 chemical vapour deposition Methods 0.000 description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 9
- 229910052799 carbon Inorganic materials 0.000 description 9
- 229910052802 copper Inorganic materials 0.000 description 9
- -1 for example Chemical class 0.000 description 9
- 238000001459 lithography Methods 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- 238000005240 physical vapour deposition Methods 0.000 description 8
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 8
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 7
- 229910052782 aluminium Inorganic materials 0.000 description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 7
- 238000000231 atomic layer deposition Methods 0.000 description 7
- 150000001875 compounds Chemical class 0.000 description 7
- 239000003989 dielectric material Substances 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- 235000012239 silicon dioxide Nutrition 0.000 description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 7
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 6
- 230000008021 deposition Effects 0.000 description 6
- 239000000126 substance Substances 0.000 description 6
- 238000013461 design Methods 0.000 description 5
- 150000004767 nitrides Chemical class 0.000 description 5
- 239000000377 silicon dioxide Substances 0.000 description 5
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 4
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 4
- 229910021417 amorphous silicon Inorganic materials 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 4
- 229910017052 cobalt Inorganic materials 0.000 description 4
- 239000010941 cobalt Substances 0.000 description 4
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 4
- 230000009977 dual effect Effects 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 4
- 229910052697 platinum Inorganic materials 0.000 description 4
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 4
- 238000012546 transfer Methods 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 238000011161 development Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 239000000047 product Substances 0.000 description 3
- 150000004760 silicates Chemical class 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 239000007795 chemical reaction product Substances 0.000 description 2
- 238000005260 corrosion Methods 0.000 description 2
- 230000007797 corrosion Effects 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000004070 electrodeposition Methods 0.000 description 2
- 230000003628 erosive effect Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 239000011737 fluorine Substances 0.000 description 2
- 229910052731 fluorine Inorganic materials 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000001451 molecular beam epitaxy Methods 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 238000001289 rapid thermal chemical vapour deposition Methods 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical compound [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 229910017109 AlON Inorganic materials 0.000 description 1
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910020751 SixGe1-x Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical class O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- 229910007709 ZnTe Inorganic materials 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- UQZIWOQVLUASCR-UHFFFAOYSA-N alumane;titanium Chemical compound [AlH3].[Ti] UQZIWOQVLUASCR-UHFFFAOYSA-N 0.000 description 1
- 150000004645 aluminates Chemical class 0.000 description 1
- 229910003481 amorphous carbon Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 239000006227 byproduct Substances 0.000 description 1
- 239000002041 carbon nanotube Substances 0.000 description 1
- 229910021393 carbon nanotube Inorganic materials 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000001803 electron scattering Methods 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 238000000313 electron-beam-induced deposition Methods 0.000 description 1
- 230000005284 excitation Effects 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910021389 graphene Inorganic materials 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 229910000765 intermetallic Inorganic materials 0.000 description 1
- 238000007737 ion beam deposition Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052741 iridium Inorganic materials 0.000 description 1
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 1
- 239000011133 lead Substances 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 239000011572 manganese Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- NFFIWVVINABMKP-UHFFFAOYSA-N methylidynetantalum Chemical compound [Ta]#C NFFIWVVINABMKP-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021334 nickel silicide Inorganic materials 0.000 description 1
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 229910052762 osmium Inorganic materials 0.000 description 1
- SYQBFIAQOQZEGI-UHFFFAOYSA-N osmium atom Chemical compound [Os] SYQBFIAQOQZEGI-UHFFFAOYSA-N 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 239000004848 polyfunctional curative Substances 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910021426 porous silicon Inorganic materials 0.000 description 1
- 239000012495 reaction gas Substances 0.000 description 1
- 238000002310 reflectometry Methods 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 229910052703 rhodium Inorganic materials 0.000 description 1
- 239000010948 rhodium Substances 0.000 description 1
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 1
- 229910001925 ruthenium oxide Inorganic materials 0.000 description 1
- WOCIAKWEIIZHES-UHFFFAOYSA-N ruthenium(iv) oxide Chemical compound O=[Ru]=O WOCIAKWEIIZHES-UHFFFAOYSA-N 0.000 description 1
- SBIBMFFZSBJNJF-UHFFFAOYSA-N selenium;zinc Chemical compound [Se]=[Zn] SBIBMFFZSBJNJF-UHFFFAOYSA-N 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 229910003468 tantalcarbide Inorganic materials 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- 239000011135 tin Substances 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- 229910052723 transition metal Inorganic materials 0.000 description 1
- 150000003624 transition metals Chemical class 0.000 description 1
- MTPVUVINMAGMJL-UHFFFAOYSA-N trimethyl(1,1,2,2,2-pentafluoroethyl)silane Chemical compound C[Si](C)(C)C(F)(F)C(F)(F)F MTPVUVINMAGMJL-UHFFFAOYSA-N 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- 238000007704 wet chemistry method Methods 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
- H01L21/76892—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances modifying the pattern
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32139—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76805—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics the opening being a via or contact hole penetrating the underlying conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53242—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a noble metal, e.g. gold
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
Definitions
- the present invention relates generally to semiconductor devices, and more specifically, to achieving back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes.
- BEOL back-end-of-the-line
- Semiconductor devices are fabricated by sequentially depositing insulating (dielectric) layers, conductive layers and semiconductor layers of material over a semiconductor substrate, and patterning the various layers using lithography to form circuit components and elements thereon.
- a common conductive material used in the past for conductive lines was aluminum, which can be directly etched.
- ICs integrated circuits
- interconnects were replaced with the lower resistivity copper.
- copper interconnects are made by a metal polishing process (dual damascene) rather than direct etching because of copper corrosion during the etch process, and the challenge of overlay of separate via, line lithography steps.
- dual damascene dual damascene
- filling aggressive dual damascene openings and the liner occupying much of the interconnect space compels a search for alternative methods of making interconnects.
- a method for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes.
- the method includes depositing a dielectric layer over a conductive layer formed over a substrate, forming spacers surrounding mandrel sections formed over the dielectric layer, depositing gap fill material adjacent the spacers and planarizing, selectively removing the spacers, etching the dielectric layer and the conductive layer to expose a top surface of the substrate, depositing and planarizing an inter-layer dielectric, selectively forming openings in the dielectric layer, and filling the openings with a conductive material to define metal vias.
- a method for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes.
- the method includes forming a dielectric layer over a conductive layer, etching the dielectric layer and the conductive layer to define a first metallization level, depositing an inter-layer dielectric, selectively forming openings in the dielectric layer, and filling the openings with a conductive material to define metal vias in a second metallization level.
- a semiconductor structure for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes.
- the semiconductor structure includes a first metallization level including a plurality of conductive lines, and a second metallization level including a plurality of conductive pillars, wherein the conductive pillars are fully aligned with the conductive lines and a height of the plurality of conductive lines is predetermined.
- FIG. 1 is a perspective view of a semiconductor structure including a stack having a mandrel layer formed over a ruthenium (Ru) layer, in accordance with an embodiment of the present invention
- FIG. 2 is a perspective view of the semiconductor structure of FIG. 1 where the mandrel layer is patterned, in accordance with an embodiment of the present invention
- FIG. 3 is a perspective view of the semiconductor structure of FIG. 2 where spacers are deposited and etched-back to surround the patterned mandrel sections, in accordance with an embodiment of the present invention
- FIG. 4 is a perspective view of the semiconductor structure of FIG. 3 where a gap fill material is deposited, in accordance with an embodiment of the present invention
- FIG. 5 is a perspective view of the semiconductor structure of FIG. 4 where certain gap fill sections are selectively removed, in accordance with an embodiment of the present invention
- FIG. 6 is a perspective view of the semiconductor structure of FIG. 5 where the spacers are selectively removed, in accordance with an embodiment of the present invention
- FIG. 7 is a perspective view of the semiconductor structure of FIG. 6 where the layers of the stack are etched to expose the top surface of the substrate, in accordance with an embodiment of the present invention
- FIG. 8 is a perspective view of the semiconductor structure of FIG. 7 where the hardmask layer is selectively removed, in accordance with an embodiment of the present invention
- FIG. 9 is a perspective view of the semiconductor structure of FIG. 8 where a low-k dielectric is deposited and planarized, in accordance with an embodiment of the present invention.
- FIG. 10 is a perspective view of the semiconductor structure of FIG. 9 where openings are formed to top surfaces of the Ru layer, in accordance with an embodiment of the present invention.
- FIG. 11 is a perspective view of the semiconductor structure of FIG. 10 where the openings are filled with a conductive material to define metal vias, in accordance with an embodiment of the present invention
- FIG. 12 is a perspective view of the semiconductor structure of FIG. 11 where the dielectric material is removed to expose sidewalls of the conductive material and top surfaces of the Ru layer, in accordance with an embodiment of the present invention.
- FIG. 13 is a perspective view of the semiconductor structure of FIG. 12 where a low-k dielectric is deposited and planarized such that a top surface of the metal vias is exposed, in accordance with an embodiment of the present invention.
- Embodiments in accordance with the present invention provide methods and devices for achieving back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes. Via heights and metal lines can be predetermined.
- BEOL back-end-of-the-line
- BEOL processing involves the creation of stacked layers of metal wires that electrically interconnect transistors in a chip. With each technology node, this metal wiring scheme becomes more complex, mainly because there are more transistors to connect with an ever tighter pitch. Shrinking dimensions also means the wires have a reduced cross-sectional area, which drives up the resistance-capacitance product (RC) of the interconnect system.
- RC resistance-capacitance product
- Metal-based dual damascene has been the workhorse process flow for interconnects.
- the metal can be, e.g., copper (Cu).
- a simple dual damascene flow starts with deposition of a low-k dielectric material on a structure. These low-k films are designed to reduce the capacitance and the delay in the integrated circuits (ICs).
- this dielectric layer is covered with an oxide and a resist, and vias and trenches are formed using lithography and etch steps. These vias connect one metal layer with the layer above or below.
- a metallic barrier layer is added to prevent metal atoms from migrating into the low-k materials.
- the barrier layers are deposited with, e.g., physical vapor deposition (PVD), using materials such as, e.g., tantalum and tantalum nitride.
- PVD physical vapor deposition
- this structure is seeded, electroplated with a metal (usually Cu), followed by a chemical mechanical planarization (CMP) step.
- CMP chemical mechanical planarization
- the exemplary embodiments of the present invention alleviate such issues by allowing for a metal (e.g., Ru) and via height to be predetermined.
- the via is fully aligned to the underlying metal line. Further, no erosion of the via during the metal etching occurs, thus making the via height consistent with a substantially flat top surface.
- BEOL metallization with lines formed by subtractive patterning and vias formed by damascene processes can be achieved. In other words, BEOL metallization can be built with a combination of subtractive line etching and damascene vias.
- FIG. 1 is a perspective view of a semiconductor structure including a stack having a mandrel layer formed over a ruthenium (Ru) layer, in accordance with an embodiment of the present invention.
- ruthenium ruthenium
- the semiconductor structure 5 includes a liner 12 formed over a substrate 10 .
- a conductive layer 14 is formed over the liner 12 .
- a dielectric layer 16 is formed over the conductive layer 14 .
- a hardmask layer 18 is formed over the dielectric layer 16 .
- a mandrel layer 20 is deposited over the hardmask layer 18 .
- the liner 12 can be a metal liner employed to improve adhesion between the conductive layer 14 and the substrate 10 .
- the metal liner 12 also acts as an etch stop layer for the conductive layer 14 .
- the thickness of the conductive layer 14 corresponds to a metal line height.
- the thickness of the dielectric layer 16 corresponds to a via height and loss during via chemical mechanical polishing (CMP).
- the substrate 10 can be crystalline, semi-crystalline, microcrystalline, or amorphous.
- the substrate 10 can be essentially (e.g., except for contaminants) a single element (e.g., silicon), primarily (e.g., with doping) of a single element, for example, silicon (Si) or germanium (Ge), or the substrate 10 can include a compound, for example, GaAs, SiC, or SiGe.
- the substrate 10 can also have multiple material layers.
- the substrate 10 includes a semiconductor material including, but not necessarily limited to, silicon (Si), silicon germanium (SiGe), silicon carbide (SiC), Si:C (carbon doped silicon), silicon germanium carbide (SiGeC), carbon doped silicon germanium (SiGe:C), III-V (e.g., GaAs, AlGaAs, InAs, InP, etc.), II-V compound semiconductor (e.g., ZnSe, ZnTe, ZnCdSe, etc.) or other like semiconductor.
- multiple layers of the semiconductor materials can be used as the semiconductor material of the substrate 10 .
- the substrate 10 includes both semiconductor materials and dielectric materials.
- the semiconductor substrate 10 can also include an organic semiconductor or a layered semiconductor such as, for example, Si/SiGe, a silicon-on-insulator or a SiGe-on-insulator.
- a portion or entire semiconductor substrate 10 can be amorphous, polycrystalline, or monocrystalline.
- the semiconductor substrate 10 employed in the present invention can also include a hybrid oriented (HOT) semiconductor substrate in which the HOT substrate has surface regions of different crystallographic orientation.
- HET hybrid oriented
- the conductive layer 14 can be any conductive materials known in the art, such as, for example, copper (Cu), aluminum (Al), tungsten (W), ruthenium (Ru) or cobalt (Co).
- the conductive layer 14 can be fabricated using any technique known in the art.
- the conductive layer 14 is ruthenium (Ru) and can include a metal liner 12 , where the metal liner 12 can be metals, such as, for example, tantalum nitride and tantalum (TaN/Ta), titanium, titanium nitride, tantalum nitride, cobalt, ruthenium, and manganese or combinations thereof.
- Non-limiting examples of suitable conductive materials include doped polycrystalline or amorphous silicon, germanium, silicon germanium, a metal (e.g., tungsten, titanium, tantalum, ruthenium, zirconium, cobalt, copper, aluminum, lead, platinum, tin, silver, gold), a conducting metallic compound material (e.g., tantalum nitride, titanium nitride, tantalum carbide, titanium carbide, titanium aluminum carbide, tungsten silicide, tungsten nitride, ruthenium oxide, cobalt silicide, nickel silicide), carbon nanotube, conductive carbon, graphene, or any suitable combination of these materials.
- a metal e.g., tungsten, titanium, tantalum, ruthenium, zirconium, cobalt, copper, aluminum, lead, platinum, tin, silver, gold
- a conducting metallic compound material e.g., tantalum nitride, titanium nitride,
- the conductive material can further include dopants that are incorporated during or after deposition.
- the conductive metal can be deposited by a suitable deposition process, for example, CVD, PECVD, PVD, plating, thermal or e-beam evaporation, and sputtering.
- Non-limiting examples of suitable dielectric layer 16 include silicon dioxide, tetraethylorthosilicate (TEOS) oxide, high aspect ratio plasma (HARP) oxide, silicon oxide, high temperature oxide (HTO), high density plasma (HDP) oxide, oxides formed by an atomic layer deposition (ALD) process, silicon nitride, silicon oxynitride, or any combination thereof.
- TEOS tetraethylorthosilicate
- HTO high temperature oxide
- HDP high density plasma
- ALD atomic layer deposition
- Non-limiting examples of suitable materials for the dielectric layer 16 further include oxides, nitrides, oxynitrides, silicates (e.g., metal silicates), aluminates, titanates, nitrides, or any combination thereof.
- oxides e.g., oxides, nitrides, oxynitrides, silicates (e.g., metal silicates), aluminates, titanates, nitrides, or any combination thereof.
- the hardmask layer 18 can be a nitride, for example, a silicon nitride (SiN), an oxynitride, for example, silicon oxynitride (SiON), or a combination thereof.
- the hardmask layer 18 can be silicon nitride (SiN), for example, Si 3 N 4 .
- the hardmask layer 18 can have a thickness in the range of about 10 nm to about 100 nm, or in the range of about 35 nm to about 75 nm, or in the range of about 45 nm to about 55 nm, although other thicknesses are contemplated.
- the mandrel material 20 can be deposited, for example, by CVD or spin coating.
- the thickness of the mandrel material 20 can be from 30 nm to 300 nm, although lesser and greater thicknesses can also be employed.
- FIG. 2 is a perspective view of the semiconductor structure of FIG. 1 where the mandrel layer is patterned, in accordance with an embodiment of the present invention.
- mandrel layer 20 is patterned into mandrel portions or sections 22 .
- mandrel portions 22 are formed of amorphous silicon (a-Si) or another material that has a high etching selectivity with the underlying hardmask layer 18 .
- the mandrel portions 22 can also be SiN, SiCN, SiOCN, SiBCN, etc.
- the a-Si mandrel portions 22 are easy to etch and cut, exhibit suitable profile control, and acceptable selectivity to titanium nitride (TiN), meaning that there is no TiN gouging.
- FIG. 3 is a perspective view of the semiconductor structure of FIG. 2 where spacers are deposited and etched-back to surround the patterned mandrel sections, in accordance with an embodiment of the present invention.
- spacers 24 are deposited and etched back.
- the spacers 24 are deposited such that they surround the mandrel portions 22 .
- the spacers 24 are parallel to the mandrel portions 22 .
- the spacers 24 extend a length of the conductive layer 14 .
- the spacers 24 can be formed using a sidewall image transfer (SIT) technique.
- SIT sidewall image transfer
- the material of spacers 24 is selected to have a high etching selectivity with hardmask layer 18 .
- the material of spacers 24 can be selected from AlO, AN, AlON, TaN, TiN, TiO, Si, SiO, SiN, metals, and metal alloys.
- the spacer material 24 is different than the material for mandrel portions 22 .
- the mandrel portions 22 can be polysilicon
- the spacers 24 can be nitride
- the hardmask layer 18 can be an oxide.
- the hardmask layer 18 can include nitride
- the mandrel portions 22 can include amorphous carbon
- the spacers 24 can include a metal, such as titanium nitride (TiN), or oxide.
- FIG. 4 is a perspective view of the semiconductor structure of FIG. 3 where a gap fill material is deposited, in accordance with an embodiment of the present invention.
- a gap fill material 26 is deposited and etched back or polished.
- the gap fill material can be, e.g., an organic planarization layer (OPL).
- OPL organic planarization layer
- the gap fill material can be spin-on-glass, spin-on-carbon, spin-on-silicon carbide, conformal oxide films, etc.
- the gap fill material 26 can be employed as a lithographic stack to pattern the underlying layers.
- the gap fill material 26 is formed at a predetermined thickness to provide reflectivity and topography control during etching of the hard mask layers below.
- the gap fill material 26 can include an organic material, such as a polymer.
- the thickness of the gap fill material 26 can be in a range from about 10 nm to about 300 nm. In one example, the thickness of the gap fill material 26 is about 30 nm-50 nm.
- FIG. 5 is a perspective view of the semiconductor structure of FIG. 4 where certain gap fill sections are selectively removed, in accordance with an embodiment of the present invention.
- gap fill material at the edges is removed.
- the removal of select gap fill material sections results in exposure of a top surface 15 of the hardmask layer 18 .
- FIG. 6 is a perspective view of the semiconductor structure of FIG. 5 where the spacers are selectively removed, in accordance with an embodiment of the present invention.
- the spacers 24 are removed, thus allowing the mandrel portions 22 and the gap fill material sections 26 to remain.
- Gaps or openings 30 are formed between the mandrel portions 22 and the gap fill material sections 26 . Openings 30 extend a length of the hardmask layer 18 .
- the mandrel portions 22 are parallel to the gap fill material sections 26 .
- Etching of the spacers 24 includes an isotropic etch, and can include any appropriate etch chemistry.
- the etch can include a wet etch with an etch solution including a phosphoric acid (H 3 PO 4 ) etch or a dry etch such as chemical downstream etch with an etchant including CH 3 F, CH 2 F 2 , and/or CF 4 in conjunction with O 2 .
- H 3 PO 4 phosphoric acid
- a dry etch such as chemical downstream etch with an etchant including CH 3 F, CH 2 F 2 , and/or CF 4 in conjunction with O 2 .
- etching of any materials can be removed by a dry etching process, for example, ashing.
- Ashing is performed using a suitable reaction gas, for example, O 2 , N 2 , H 2 /N 2 , O 3 , CF 4 , or any combination thereof.
- the dry etching process can be combined with a wet etching process.
- the wet etching process can be performed, for example, with a wet etchant, such as sulfuric acid and hydrogen peroxide.
- the etch can, for example, include a wet etch such as a phosphoric acid (H 3 PO 4 ) (wet chemistry) etch or a diluted hydrogen fluoride (HF) etch.
- H 3 PO 4 phosphoric acid
- HF diluted hydrogen fluoride
- FIG. 7 is a perspective view of the semiconductor structure of FIG. 6 where the layers of the stack are etched to expose the top surface of the substrate, in accordance with an embodiment of the present invention.
- the hardmask layer 18 , the dielectric layer 16 , the conductive layer 14 , and the metal liner 12 are etched to expose a top surface 11 of the substrate 10 .
- the conductive layer 14 is a Ru layer. The partial removal of layers 18 , 16 , 14 , 12 results in openings 32 extending a length of the top surface 11 of the substrate 10 .
- the remaining stack includes metal liner portion 12 ′, Ru layer portion 14 ′, dielectric layer portion 16 ′, and hardmask layer portion 18 ′. It is noted that the mandrel sections 22 and the gap fill material sections 26 are completely removed by the etching.
- FIG. 8 is a perspective view of the semiconductor structure of FIG. 7 where the hardmask layer is selectively removed, in accordance with an embodiment of the present invention.
- the hardmask layer portions 18 ′ are removed to expose a top surface of dielectric layer portions 16 ′. This results in stacks 35 formed over the substrate 10 .
- the stacks 35 each include metal liner portion 12 ′, Ru layer portion 14 ′, and dielectric layer portion 16 ′.
- FIG. 9 is a perspective view of the semiconductor structure of FIG. 8 where a low-k dielectric is deposited and planarized, in accordance with an embodiment of the present invention.
- an interlayer dielectric (ILD) 40 is deposited and planarized.
- the ILD 40 is planarized such that a top surface of the ILD is flush or level with the top surface of the dielectric layer portions 16 ′.
- the ILD 40 can include any materials known in the art, such as, for example, porous silicates, carbon doped oxides, silicon dioxides, silicon nitrides, silicon oxynitrides, or other dielectric materials.
- the ILD 40 can be formed using any method known in the art, such as, for example, chemical vapor deposition, plasma enhanced chemical vapor deposition, atomic layer deposition, or physical vapor deposition.
- the ILD 40 can have a thickness ranging from about 25 nm to about 200 nm.
- the dielectric material of layer 40 can include, but is not limited to, ultra-low-k (ULK) materials, such as, for example, porous silicates, carbon doped oxides, silicon dioxides, silicon nitrides, silicon oxynitrides, carbon-doped silicon oxide (SiCOH) and porous variants thereof, silsesquioxanes, siloxanes, or other dielectric materials having, for example, a dielectric constant in the range of about 2 to about 4.
- ULK ultra-low-k
- One example of a material suitable for the low-k materials for the low-k dielectric layer 40 can include silicon oxycarbonitride (SiOCN).
- Other low-k materials that can also be used for the low-k material layer 40 can include fluorine doped silicon dioxide, carbon doped silicon dioxide, porous silicon dioxide, porous carbon doped silicon dioxide, organosilicate glass (OSG), diamond-like carbon (DLC) and combinations thereof.
- FIG. 10 is a perspective view of the semiconductor structure of FIG. 9 where openings are formed to top surfaces of the Ru layer, in accordance with an embodiment of the present invention.
- vias 42 are formed in dielectric layer portions 16 ′.
- the vias 42 extend to a top surface of the Ru layer portions 14 ′.
- via etching is conducted through the dielectric mask and terminates on the conductive material. Selective via etching allows vias confined only in the dielectric mask and thus self-aligned vias are formed.
- FIG. 11 is a perspective view of the semiconductor structure of FIG. 10 where the openings are filled with a conductive material to define metal vias, in accordance with an embodiment of the present invention.
- vias 42 are filled with a conductive material 44 .
- the conductive material 44 can be, e.g., Ru. Therefore, the conductive layer 14 ′ can be Ru and the via fill 44 can be Ru.
- the conductive material 44 can be planarized to be flush or level with a top surface of the dielectric layer portions 16 ′.
- the via fills 44 can be referred to as Ru pillars.
- FIG. 12 is a perspective view of the semiconductor structure of FIG. 11 where the dielectric material is removed to expose sidewalls of the conductive material and top surfaces of the Ru layer, in accordance with an embodiment of the present invention.
- the dielectric layer portions 16 ′ are removed thus exposing the sidewalls of metal vias or pillars 44 and further exposing top surfaces of the conductive material layers 14 ′.
- the conductive material layers 14 ′ with the metal vias or pillars 44 can form substantially inverted T-shaped configurations.
- the conductive layer 14 ′ can be considered the M1 metallization level and the via fill 44 can be considered the M2 metallization level.
- FIG. 13 is a perspective view of the semiconductor structure of FIG. 12 where a low-k dielectric is deposited and planarized such that a top surface of the metal vias is exposed, in accordance with an embodiment of the present invention.
- a low-k dielectric 46 is deposited and planarized such that a top surface of the metal vias 44 is exposed to create structure 50 .
- ruthenium is a transition metal, which means that ruthenium has an incomplete inner shell that serves as a link between the least and the most electropositive in a series of elements.
- platinum platinum, rhodium, palladium, iridium, osmium
- ruthenium is inert, which means Ru will not react when exposed to most chemicals.
- Ruthenium is extremely hard. It is often used as a hardener for platinum and palladium. Ruthenium also will not tarnish at room temperature, and small amounts of the material can enhance the corrosion resistance of titanium. Ruthenium's hardness makes it an excellent choice for increasing the wear resistance of electrical contacts and resistors, especially when alloyed with other platinum group metals. Ruthenium plating is also used when manufacturing semiconductors.
- Ruthenium has drawn substantial interest because Ru can serve as both barrier and seed layers, minimizing the amount of high resistance material needed in semiconductor circuits. As linewidths shrink below 15 nm, though, even a 1 or 2 nanometer barrier layer can be too much. As line volume shrinks, the resistance of copper (Cu) rises sharply due to electron scattering from sidewalls and grain boundaries. Increasing resistance adds to overall circuit delays and also contributes to electromigration. As a refractory metal, ruthenium has a very high melting point (above 2300° C.) and good electromigration resistance. Therefore, the use of ruthenium provides advantageous unexpected results, as the stripping of the TiN layer does not affect (e.g., etch) the ruthenium layer during processing.
- the exemplary embodiments allow for a metal (e.g., Ru) and via height to be predetermined.
- the via is fully aligned to the underlying metal line. Further, no erosion of the via during the metal etching occurs, thus making the via height consistent with a substantially flat top surface.
- BEOL metallization with lines formed by subtractive patterning and vias formed by damascene processes can be achieved. Vias are fully aligned to underlying metal lines, and uniform metal lines and via height are achieved.
- deposition is any process that grows, coats, or otherwise transfers a material onto the wafer.
- Available technologies include, but are not limited to, thermal oxidation, physical vapor deposition (PVD), chemical vapor deposition (CVD), electrochemical deposition (ECD), molecular beam epitaxy (MBE) and more recently, atomic layer deposition (ALD) among others.
- depositing can include any now known or later developed techniques appropriate for the material to be deposited including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metal-organic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation.
- CVD chemical vapor deposition
- LPCVD low-pressure CVD
- PECVD plasma-enhanced CVD
- SACVD semi-
- processing includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, stripping, implanting, doping, stressing, layering, and/or removal of the material or photoresist as needed in forming a described structure.
- Removal is any process that removes material from the wafer: examples include etch processes (either wet or dry), and chemical-mechanical planarization (CMP), etc.
- Patterning is the shaping or altering of deposited materials, and is generally referred to as lithography.
- the wafer is coated with a chemical called a photoresist; then, a machine called a stepper focuses, aligns, and moves a mask, exposing select portions of the wafer below to short wavelength light; the exposed regions are washed away by a developer solution. After etching or other processing, the remaining photoresist is removed.
- Patterning also includes electron-beam lithography.
- Semiconductor lithography is the formation of three-dimensional relief images or patterns on the semiconductor substrate for subsequent transfer of the pattern to the substrate.
- the patterns are formed by a light sensitive polymer called a photo-resist.
- photo-resist a light sensitive polymer
- a pre-clean dry etch process such as, for example, an in-situ pre-clean etch process, uses an in-situ remote plasma assisted dry etch process which involves the simultaneous exposure of a substrate to H 2 , NF 3 and NH 3 plasma by-products. Remote plasma excitation of the hydrogen and fluorine species allows plasma-damage-free substrate processing. The resulting etch is largely conformal and selective towards silicon oxide layers but does not readily etch silicon regardless of whether the silicon is amorphous, crystalline or polycrystalline.
- the present embodiments can include a design for an integrated circuit chip, which can be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer can transmit the resulting design by physical mechanisms (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
- the stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which include multiple copies of the chip design in question that are to be formed on a wafer.
- the photolithographic masks are utilized to define areas of the wafer to be etched or otherwise processed.
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- material compounds will be described in terms of listed elements, e.g., SiGe. These compounds include different proportions of the elements within the compound, e.g., SiGe includes Si x Ge 1-x where x is less than or equal to 1, etc.
- other elements can be included in the compound and still function in accordance with the present embodiments.
- the compounds with additional elements will be referred to herein as alloys.
- Reference in the specification to “one embodiment” or “an embodiment” of the present invention, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
- any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B).
- such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C).
- This can be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, can be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the FIGS. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the FIGS. For example, if the device in the FIGS. is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below.
- the device can be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein can be interpreted accordingly.
- a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers can also be present.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present invention relates generally to semiconductor devices, and more specifically, to achieving back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes.
- Semiconductor devices are fabricated by sequentially depositing insulating (dielectric) layers, conductive layers and semiconductor layers of material over a semiconductor substrate, and patterning the various layers using lithography to form circuit components and elements thereon. A common conductive material used in the past for conductive lines was aluminum, which can be directly etched. However, as performance demands of integrated circuits (“ICs”) continued, aluminum was lacking both because its resistivity became unacceptable, and the challenge of making smaller, reliable interconnects with aluminum.
- Accordingly, aluminum interconnects were replaced with the lower resistivity copper. In contrast to aluminum, copper interconnects are made by a metal polishing process (dual damascene) rather than direct etching because of copper corrosion during the etch process, and the challenge of overlay of separate via, line lithography steps. However, as dimensions continue to shrink, especially beyond 7 nm node, filling aggressive dual damascene openings and the liner occupying much of the interconnect space compels a search for alternative methods of making interconnects.
- In accordance with an embodiment, a method is provided for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes. The method includes depositing a dielectric layer over a conductive layer formed over a substrate, forming spacers surrounding mandrel sections formed over the dielectric layer, depositing gap fill material adjacent the spacers and planarizing, selectively removing the spacers, etching the dielectric layer and the conductive layer to expose a top surface of the substrate, depositing and planarizing an inter-layer dielectric, selectively forming openings in the dielectric layer, and filling the openings with a conductive material to define metal vias.
- In accordance with another embodiment, a method is provided for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes. The method includes forming a dielectric layer over a conductive layer, etching the dielectric layer and the conductive layer to define a first metallization level, depositing an inter-layer dielectric, selectively forming openings in the dielectric layer, and filling the openings with a conductive material to define metal vias in a second metallization level.
- In accordance with yet another embodiment, a semiconductor structure is provided for back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes. The semiconductor structure includes a first metallization level including a plurality of conductive lines, and a second metallization level including a plurality of conductive pillars, wherein the conductive pillars are fully aligned with the conductive lines and a height of the plurality of conductive lines is predetermined.
- It should be noted that the exemplary embodiments are described with reference to different subject-matters. In particular, some embodiments are described with reference to method type claims whereas other embodiments have been described with reference to apparatus type claims. However, a person skilled in the art will gather from the above and the following description that, unless otherwise notified, in addition to any combination of features belonging to one type of subject-matter, also any combination between features relating to different subject-matters, in particular, between features of the method type claims, and features of the apparatus type claims, is considered as to be described within this document.
- These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
- The invention will provide details in the following description of preferred embodiments with reference to the following figures wherein:
-
FIG. 1 is a perspective view of a semiconductor structure including a stack having a mandrel layer formed over a ruthenium (Ru) layer, in accordance with an embodiment of the present invention; -
FIG. 2 is a perspective view of the semiconductor structure ofFIG. 1 where the mandrel layer is patterned, in accordance with an embodiment of the present invention; -
FIG. 3 is a perspective view of the semiconductor structure ofFIG. 2 where spacers are deposited and etched-back to surround the patterned mandrel sections, in accordance with an embodiment of the present invention; -
FIG. 4 is a perspective view of the semiconductor structure ofFIG. 3 where a gap fill material is deposited, in accordance with an embodiment of the present invention; -
FIG. 5 is a perspective view of the semiconductor structure ofFIG. 4 where certain gap fill sections are selectively removed, in accordance with an embodiment of the present invention; -
FIG. 6 is a perspective view of the semiconductor structure ofFIG. 5 where the spacers are selectively removed, in accordance with an embodiment of the present invention; -
FIG. 7 is a perspective view of the semiconductor structure ofFIG. 6 where the layers of the stack are etched to expose the top surface of the substrate, in accordance with an embodiment of the present invention; -
FIG. 8 is a perspective view of the semiconductor structure ofFIG. 7 where the hardmask layer is selectively removed, in accordance with an embodiment of the present invention; -
FIG. 9 is a perspective view of the semiconductor structure ofFIG. 8 where a low-k dielectric is deposited and planarized, in accordance with an embodiment of the present invention; -
FIG. 10 is a perspective view of the semiconductor structure ofFIG. 9 where openings are formed to top surfaces of the Ru layer, in accordance with an embodiment of the present invention; -
FIG. 11 is a perspective view of the semiconductor structure ofFIG. 10 where the openings are filled with a conductive material to define metal vias, in accordance with an embodiment of the present invention; -
FIG. 12 is a perspective view of the semiconductor structure ofFIG. 11 where the dielectric material is removed to expose sidewalls of the conductive material and top surfaces of the Ru layer, in accordance with an embodiment of the present invention; and -
FIG. 13 is a perspective view of the semiconductor structure ofFIG. 12 where a low-k dielectric is deposited and planarized such that a top surface of the metal vias is exposed, in accordance with an embodiment of the present invention. - Throughout the drawings, same or similar reference numerals represent the same or similar elements.
- Embodiments in accordance with the present invention provide methods and devices for achieving back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes. Via heights and metal lines can be predetermined.
- With the 7 nm technology node in the development phase and the 5 nm node moving into development, transistor scaling gets ever more complex. On top of that, performance benefits gained at the front-end-of-line (e.g., the transistors) can easily be undone if similar improvements are not made in the BEOL. BEOL processing involves the creation of stacked layers of metal wires that electrically interconnect transistors in a chip. With each technology node, this metal wiring scheme becomes more complex, mainly because there are more transistors to connect with an ever tighter pitch. Shrinking dimensions also means the wires have a reduced cross-sectional area, which drives up the resistance-capacitance product (RC) of the interconnect system.
- Metal-based dual damascene has been the workhorse process flow for interconnects. The metal can be, e.g., copper (Cu). A simple dual damascene flow starts with deposition of a low-k dielectric material on a structure. These low-k films are designed to reduce the capacitance and the delay in the integrated circuits (ICs). In a next step, this dielectric layer is covered with an oxide and a resist, and vias and trenches are formed using lithography and etch steps. These vias connect one metal layer with the layer above or below. Then, a metallic barrier layer is added to prevent metal atoms from migrating into the low-k materials. The barrier layers are deposited with, e.g., physical vapor deposition (PVD), using materials such as, e.g., tantalum and tantalum nitride. In a final step, this structure is seeded, electroplated with a metal (usually Cu), followed by a chemical mechanical planarization (CMP) step.
- In order to overcome limitations of copper damascene processes, two approaches have been introduced, that is, employing single damascene copper interconnects and employing subtractive reactive ion etch (RIE) interconnect formation. However, the single damascene process presents issues in lithography for upper level metal lines, as they are sometimes misaligned with respect to the vias. Moreover, subtractive RIE processes for formation of metal lines needs alignment of metal lines to vias, which presents the same issues of misalignment as in the single damascene process.
- The exemplary embodiments of the present invention alleviate such issues by allowing for a metal (e.g., Ru) and via height to be predetermined. The via is fully aligned to the underlying metal line. Further, no erosion of the via during the metal etching occurs, thus making the via height consistent with a substantially flat top surface. As a result, BEOL metallization with lines formed by subtractive patterning and vias formed by damascene processes can be achieved. In other words, BEOL metallization can be built with a combination of subtractive line etching and damascene vias.
- It is to be understood that the present invention will be described in terms of a given illustrative architecture; however, other architectures, structures, substrate materials and process features and steps/blocks can be varied within the scope of the present invention. It should be noted that certain features cannot be shown in all figures for the sake of clarity. This is not intended to be interpreted as a limitation of any particular embodiment, or illustration, or scope of the claims.
-
FIG. 1 is a perspective view of a semiconductor structure including a stack having a mandrel layer formed over a ruthenium (Ru) layer, in accordance with an embodiment of the present invention. - The
semiconductor structure 5 includes aliner 12 formed over asubstrate 10. Aconductive layer 14 is formed over theliner 12. Adielectric layer 16 is formed over theconductive layer 14. Ahardmask layer 18 is formed over thedielectric layer 16. Amandrel layer 20 is deposited over thehardmask layer 18. - The
liner 12 can be a metal liner employed to improve adhesion between theconductive layer 14 and thesubstrate 10. Themetal liner 12 also acts as an etch stop layer for theconductive layer 14. - The thickness of the
conductive layer 14 corresponds to a metal line height. - The thickness of the
dielectric layer 16 corresponds to a via height and loss during via chemical mechanical polishing (CMP). - The
substrate 10 can be crystalline, semi-crystalline, microcrystalline, or amorphous. Thesubstrate 10 can be essentially (e.g., except for contaminants) a single element (e.g., silicon), primarily (e.g., with doping) of a single element, for example, silicon (Si) or germanium (Ge), or thesubstrate 10 can include a compound, for example, GaAs, SiC, or SiGe. Thesubstrate 10 can also have multiple material layers. In some embodiments, thesubstrate 10 includes a semiconductor material including, but not necessarily limited to, silicon (Si), silicon germanium (SiGe), silicon carbide (SiC), Si:C (carbon doped silicon), silicon germanium carbide (SiGeC), carbon doped silicon germanium (SiGe:C), III-V (e.g., GaAs, AlGaAs, InAs, InP, etc.), II-V compound semiconductor (e.g., ZnSe, ZnTe, ZnCdSe, etc.) or other like semiconductor. In addition, multiple layers of the semiconductor materials can be used as the semiconductor material of thesubstrate 10. In some embodiments, thesubstrate 10 includes both semiconductor materials and dielectric materials. Thesemiconductor substrate 10 can also include an organic semiconductor or a layered semiconductor such as, for example, Si/SiGe, a silicon-on-insulator or a SiGe-on-insulator. A portion orentire semiconductor substrate 10 can be amorphous, polycrystalline, or monocrystalline. In addition to the aforementioned types of semiconductor substrates, thesemiconductor substrate 10 employed in the present invention can also include a hybrid oriented (HOT) semiconductor substrate in which the HOT substrate has surface regions of different crystallographic orientation. - The
conductive layer 14 can be any conductive materials known in the art, such as, for example, copper (Cu), aluminum (Al), tungsten (W), ruthenium (Ru) or cobalt (Co). Theconductive layer 14 can be fabricated using any technique known in the art. In a preferred embodiment, theconductive layer 14 is ruthenium (Ru) and can include ametal liner 12, where themetal liner 12 can be metals, such as, for example, tantalum nitride and tantalum (TaN/Ta), titanium, titanium nitride, tantalum nitride, cobalt, ruthenium, and manganese or combinations thereof. - Non-limiting examples of suitable conductive materials include doped polycrystalline or amorphous silicon, germanium, silicon germanium, a metal (e.g., tungsten, titanium, tantalum, ruthenium, zirconium, cobalt, copper, aluminum, lead, platinum, tin, silver, gold), a conducting metallic compound material (e.g., tantalum nitride, titanium nitride, tantalum carbide, titanium carbide, titanium aluminum carbide, tungsten silicide, tungsten nitride, ruthenium oxide, cobalt silicide, nickel silicide), carbon nanotube, conductive carbon, graphene, or any suitable combination of these materials. The conductive material can further include dopants that are incorporated during or after deposition. The conductive metal can be deposited by a suitable deposition process, for example, CVD, PECVD, PVD, plating, thermal or e-beam evaporation, and sputtering.
- Non-limiting examples of
suitable dielectric layer 16 include silicon dioxide, tetraethylorthosilicate (TEOS) oxide, high aspect ratio plasma (HARP) oxide, silicon oxide, high temperature oxide (HTO), high density plasma (HDP) oxide, oxides formed by an atomic layer deposition (ALD) process, silicon nitride, silicon oxynitride, or any combination thereof. - Non-limiting examples of suitable materials for the
dielectric layer 16 further include oxides, nitrides, oxynitrides, silicates (e.g., metal silicates), aluminates, titanates, nitrides, or any combination thereof. - In various embodiments, the
hardmask layer 18 can be a nitride, for example, a silicon nitride (SiN), an oxynitride, for example, silicon oxynitride (SiON), or a combination thereof. In a preferred embodiment, thehardmask layer 18 can be silicon nitride (SiN), for example, Si3N4. - In one or more embodiments, the
hardmask layer 18 can have a thickness in the range of about 10 nm to about 100 nm, or in the range of about 35 nm to about 75 nm, or in the range of about 45 nm to about 55 nm, although other thicknesses are contemplated. - The
mandrel material 20 can be deposited, for example, by CVD or spin coating. The thickness of themandrel material 20 can be from 30 nm to 300 nm, although lesser and greater thicknesses can also be employed. -
FIG. 2 is a perspective view of the semiconductor structure ofFIG. 1 where the mandrel layer is patterned, in accordance with an embodiment of the present invention. - In various example embodiments, the
mandrel layer 20 is patterned into mandrel portions orsections 22. In some embodiments,mandrel portions 22 are formed of amorphous silicon (a-Si) or another material that has a high etching selectivity with theunderlying hardmask layer 18. For example, themandrel portions 22 can also be SiN, SiCN, SiOCN, SiBCN, etc. Thea-Si mandrel portions 22 are easy to etch and cut, exhibit suitable profile control, and acceptable selectivity to titanium nitride (TiN), meaning that there is no TiN gouging. -
FIG. 3 is a perspective view of the semiconductor structure ofFIG. 2 where spacers are deposited and etched-back to surround the patterned mandrel sections, in accordance with an embodiment of the present invention. - In various example embodiments,
spacers 24 are deposited and etched back. Thespacers 24 are deposited such that they surround themandrel portions 22. Thespacers 24 are parallel to themandrel portions 22. Thespacers 24 extend a length of theconductive layer 14. - In some embodiments, the
spacers 24 can be formed using a sidewall image transfer (SIT) technique. - The material of
spacers 24 is selected to have a high etching selectivity withhardmask layer 18. For example, the material ofspacers 24 can be selected from AlO, AN, AlON, TaN, TiN, TiO, Si, SiO, SiN, metals, and metal alloys. Thespacer material 24 is different than the material formandrel portions 22. - In some embodiments, the
mandrel portions 22 can be polysilicon, thespacers 24 can be nitride, and thehardmask layer 18 can be an oxide. In other embodiments, thehardmask layer 18 can include nitride, themandrel portions 22 can include amorphous carbon, and thespacers 24 can include a metal, such as titanium nitride (TiN), or oxide. -
FIG. 4 is a perspective view of the semiconductor structure ofFIG. 3 where a gap fill material is deposited, in accordance with an embodiment of the present invention. - In various example embodiments, a
gap fill material 26 is deposited and etched back or polished. The gap fill material can be, e.g., an organic planarization layer (OPL). In other embodiments, the gap fill material can be spin-on-glass, spin-on-carbon, spin-on-silicon carbide, conformal oxide films, etc. - The
gap fill material 26 can be employed as a lithographic stack to pattern the underlying layers. Thegap fill material 26 is formed at a predetermined thickness to provide reflectivity and topography control during etching of the hard mask layers below. Thegap fill material 26 can include an organic material, such as a polymer. The thickness of thegap fill material 26 can be in a range from about 10 nm to about 300 nm. In one example, the thickness of thegap fill material 26 is about 30 nm-50 nm. -
FIG. 5 is a perspective view of the semiconductor structure ofFIG. 4 where certain gap fill sections are selectively removed, in accordance with an embodiment of the present invention. - In various example embodiments, gap fill material at the edges is removed. The removal of select gap fill material sections results in exposure of a
top surface 15 of thehardmask layer 18. -
FIG. 6 is a perspective view of the semiconductor structure ofFIG. 5 where the spacers are selectively removed, in accordance with an embodiment of the present invention. - In various example embodiments, the
spacers 24 are removed, thus allowing themandrel portions 22 and the gapfill material sections 26 to remain. Gaps oropenings 30 are formed between themandrel portions 22 and the gapfill material sections 26.Openings 30 extend a length of thehardmask layer 18. Themandrel portions 22 are parallel to the gapfill material sections 26. - Etching of the
spacers 24 includes an isotropic etch, and can include any appropriate etch chemistry. In some embodiments, the etch can include a wet etch with an etch solution including a phosphoric acid (H3PO4) etch or a dry etch such as chemical downstream etch with an etchant including CH3F, CH2F2, and/or CF4 in conjunction with O2. - In general, regarding the etching of any materials, such materials can be removed by a dry etching process, for example, ashing. Ashing is performed using a suitable reaction gas, for example, O2, N2, H2/N2, O3, CF4, or any combination thereof. The dry etching process can be combined with a wet etching process. The wet etching process can be performed, for example, with a wet etchant, such as sulfuric acid and hydrogen peroxide. The etch can, for example, include a wet etch such as a phosphoric acid (H3PO4) (wet chemistry) etch or a diluted hydrogen fluoride (HF) etch.
-
FIG. 7 is a perspective view of the semiconductor structure ofFIG. 6 where the layers of the stack are etched to expose the top surface of the substrate, in accordance with an embodiment of the present invention. - In various example embodiments, the
hardmask layer 18, thedielectric layer 16, theconductive layer 14, and themetal liner 12 are etched to expose atop surface 11 of thesubstrate 10. In a preferred embodiment, theconductive layer 14 is a Ru layer. The partial removal oflayers openings 32 extending a length of thetop surface 11 of thesubstrate 10. The remaining stack includesmetal liner portion 12′,Ru layer portion 14′,dielectric layer portion 16′, andhardmask layer portion 18′. It is noted that themandrel sections 22 and the gapfill material sections 26 are completely removed by the etching. -
FIG. 8 is a perspective view of the semiconductor structure ofFIG. 7 where the hardmask layer is selectively removed, in accordance with an embodiment of the present invention. - In various example embodiments, the
hardmask layer portions 18′ are removed to expose a top surface ofdielectric layer portions 16′. This results instacks 35 formed over thesubstrate 10. Thestacks 35 each includemetal liner portion 12′,Ru layer portion 14′, anddielectric layer portion 16′. -
FIG. 9 is a perspective view of the semiconductor structure ofFIG. 8 where a low-k dielectric is deposited and planarized, in accordance with an embodiment of the present invention. - In various example embodiments, an interlayer dielectric (ILD) 40 is deposited and planarized. The
ILD 40 is planarized such that a top surface of the ILD is flush or level with the top surface of thedielectric layer portions 16′. - The
ILD 40 can include any materials known in the art, such as, for example, porous silicates, carbon doped oxides, silicon dioxides, silicon nitrides, silicon oxynitrides, or other dielectric materials. TheILD 40 can be formed using any method known in the art, such as, for example, chemical vapor deposition, plasma enhanced chemical vapor deposition, atomic layer deposition, or physical vapor deposition. TheILD 40 can have a thickness ranging from about 25 nm to about 200 nm. - The dielectric material of
layer 40 can include, but is not limited to, ultra-low-k (ULK) materials, such as, for example, porous silicates, carbon doped oxides, silicon dioxides, silicon nitrides, silicon oxynitrides, carbon-doped silicon oxide (SiCOH) and porous variants thereof, silsesquioxanes, siloxanes, or other dielectric materials having, for example, a dielectric constant in the range of about 2 to about 4. - One example of a material suitable for the low-k materials for the low-
k dielectric layer 40 can include silicon oxycarbonitride (SiOCN). Other low-k materials that can also be used for the low-k material layer 40 can include fluorine doped silicon dioxide, carbon doped silicon dioxide, porous silicon dioxide, porous carbon doped silicon dioxide, organosilicate glass (OSG), diamond-like carbon (DLC) and combinations thereof. -
FIG. 10 is a perspective view of the semiconductor structure ofFIG. 9 where openings are formed to top surfaces of the Ru layer, in accordance with an embodiment of the present invention. - In various example embodiments, vias 42 are formed in
dielectric layer portions 16′. Thevias 42 extend to a top surface of theRu layer portions 14′. Thus, via etching is conducted through the dielectric mask and terminates on the conductive material. Selective via etching allows vias confined only in the dielectric mask and thus self-aligned vias are formed. -
FIG. 11 is a perspective view of the semiconductor structure ofFIG. 10 where the openings are filled with a conductive material to define metal vias, in accordance with an embodiment of the present invention. - In various example embodiments, vias 42 are filled with a
conductive material 44. Theconductive material 44 can be, e.g., Ru. Therefore, theconductive layer 14′ can be Ru and the via fill 44 can be Ru. Theconductive material 44 can be planarized to be flush or level with a top surface of thedielectric layer portions 16′. The via fills 44 can be referred to as Ru pillars. -
FIG. 12 is a perspective view of the semiconductor structure ofFIG. 11 where the dielectric material is removed to expose sidewalls of the conductive material and top surfaces of the Ru layer, in accordance with an embodiment of the present invention. - In various example embodiments, the
dielectric layer portions 16′ are removed thus exposing the sidewalls of metal vias orpillars 44 and further exposing top surfaces of the conductive material layers 14′. As a result, the conductive material layers 14′ with the metal vias orpillars 44 can form substantially inverted T-shaped configurations. - As a result, Ru can be used instead of Cu for BEOL metallization levels. The
conductive layer 14′ can be considered the M1 metallization level and the via fill 44 can be considered the M2 metallization level. -
FIG. 13 is a perspective view of the semiconductor structure ofFIG. 12 where a low-k dielectric is deposited and planarized such that a top surface of the metal vias is exposed, in accordance with an embodiment of the present invention. - A low-
k dielectric 46 is deposited and planarized such that a top surface of themetal vias 44 is exposed to createstructure 50. - Regarding the ruthenium employed in
FIGS. 1-13 , ruthenium is a transition metal, which means that ruthenium has an incomplete inner shell that serves as a link between the least and the most electropositive in a series of elements. Like the other members of the platinum family (platinum, rhodium, palladium, iridium, osmium), ruthenium is inert, which means Ru will not react when exposed to most chemicals. Ruthenium is extremely hard. It is often used as a hardener for platinum and palladium. Ruthenium also will not tarnish at room temperature, and small amounts of the material can enhance the corrosion resistance of titanium. Ruthenium's hardness makes it an excellent choice for increasing the wear resistance of electrical contacts and resistors, especially when alloyed with other platinum group metals. Ruthenium plating is also used when manufacturing semiconductors. - Ruthenium has drawn substantial interest because Ru can serve as both barrier and seed layers, minimizing the amount of high resistance material needed in semiconductor circuits. As linewidths shrink below 15 nm, though, even a 1 or 2 nanometer barrier layer can be too much. As line volume shrinks, the resistance of copper (Cu) rises sharply due to electron scattering from sidewalls and grain boundaries. Increasing resistance adds to overall circuit delays and also contributes to electromigration. As a refractory metal, ruthenium has a very high melting point (above 2300° C.) and good electromigration resistance. Therefore, the use of ruthenium provides advantageous unexpected results, as the stripping of the TiN layer does not affect (e.g., etch) the ruthenium layer during processing.
- In summary, the exemplary embodiments allow for a metal (e.g., Ru) and via height to be predetermined. The via is fully aligned to the underlying metal line. Further, no erosion of the via during the metal etching occurs, thus making the via height consistent with a substantially flat top surface. As a result, BEOL metallization with lines formed by subtractive patterning and vias formed by damascene processes can be achieved. Vias are fully aligned to underlying metal lines, and uniform metal lines and via height are achieved.
- Regarding
FIGS. 1-13 , deposition is any process that grows, coats, or otherwise transfers a material onto the wafer. Available technologies include, but are not limited to, thermal oxidation, physical vapor deposition (PVD), chemical vapor deposition (CVD), electrochemical deposition (ECD), molecular beam epitaxy (MBE) and more recently, atomic layer deposition (ALD) among others. As used herein, “depositing” can include any now known or later developed techniques appropriate for the material to be deposited including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metal-organic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation. - The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, stripping, implanting, doping, stressing, layering, and/or removal of the material or photoresist as needed in forming a described structure.
- Removal is any process that removes material from the wafer: examples include etch processes (either wet or dry), and chemical-mechanical planarization (CMP), etc.
- Patterning is the shaping or altering of deposited materials, and is generally referred to as lithography. For example, in conventional lithography, the wafer is coated with a chemical called a photoresist; then, a machine called a stepper focuses, aligns, and moves a mask, exposing select portions of the wafer below to short wavelength light; the exposed regions are washed away by a developer solution. After etching or other processing, the remaining photoresist is removed. Patterning also includes electron-beam lithography.
- Semiconductor lithography is the formation of three-dimensional relief images or patterns on the semiconductor substrate for subsequent transfer of the pattern to the substrate. In semiconductor lithography, the patterns are formed by a light sensitive polymer called a photo-resist. To build the complex structures that make up a transistor and the many wires that connect the millions of transistors of a circuit, lithography and etch pattern transfer steps are repeated multiple times. Each pattern being printed on the wafer is aligned to the previously formed patterns and slowly the conductors, insulators and selectively doped regions are built up to form the final device.
- A pre-clean dry etch process, such as, for example, an in-situ pre-clean etch process, uses an in-situ remote plasma assisted dry etch process which involves the simultaneous exposure of a substrate to H2, NF3 and NH3 plasma by-products. Remote plasma excitation of the hydrogen and fluorine species allows plasma-damage-free substrate processing. The resulting etch is largely conformal and selective towards silicon oxide layers but does not readily etch silicon regardless of whether the silicon is amorphous, crystalline or polycrystalline.
- It is to be understood that the present invention will be described in terms of a given illustrative architecture; however, other architectures, structures, substrate materials and process features and steps/blocks can be varied within the scope of the present invention.
- It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements can also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements can be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
- The present embodiments can include a design for an integrated circuit chip, which can be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer can transmit the resulting design by physical mechanisms (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer to be etched or otherwise processed.
- Methods as described herein can be used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- It should also be understood that material compounds will be described in terms of listed elements, e.g., SiGe. These compounds include different proportions of the elements within the compound, e.g., SiGe includes SixGe1-x where x is less than or equal to 1, etc. In addition, other elements can be included in the compound and still function in accordance with the present embodiments. The compounds with additional elements will be referred to herein as alloys. Reference in the specification to “one embodiment” or “an embodiment” of the present invention, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
- It is to be appreciated that the use of any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B). As a further example, in the cases of “A, B, and/or C” and “at least one of A, B, and C”, such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C). This can be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including,” when used herein, specify the presence of stated features, integers, steps, operations, elements and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.
- Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, can be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the FIGS. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the FIGS. For example, if the device in the FIGS. is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device can be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein can be interpreted accordingly. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers can also be present.
- It will be understood that, although the terms first, second, etc. can be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, a first element discussed below could be termed a second element without departing from the scope of the present concept.
- Having described preferred embodiments for methods and devices for achieving back-end-of-the-line (BEOL) metallization with lines formed by subtractive patterning and vias formed by damascene processes (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments described which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/687,806 US20220189826A1 (en) | 2020-04-28 | 2022-03-07 | Beol metallization formation |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/860,124 US11270913B2 (en) | 2020-04-28 | 2020-04-28 | BEOL metallization formation |
US17/687,806 US20220189826A1 (en) | 2020-04-28 | 2022-03-07 | Beol metallization formation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/860,124 Division US11270913B2 (en) | 2020-04-28 | 2020-04-28 | BEOL metallization formation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20220189826A1 true US20220189826A1 (en) | 2022-06-16 |
Family
ID=78222751
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/860,124 Active US11270913B2 (en) | 2020-04-28 | 2020-04-28 | BEOL metallization formation |
US17/687,806 Pending US20220189826A1 (en) | 2020-04-28 | 2022-03-07 | Beol metallization formation |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/860,124 Active US11270913B2 (en) | 2020-04-28 | 2020-04-28 | BEOL metallization formation |
Country Status (1)
Country | Link |
---|---|
US (2) | US11270913B2 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11315872B1 (en) * | 2020-12-10 | 2022-04-26 | International Business Machines Corporation | Self-aligned top via |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170062313A1 (en) * | 2015-08-28 | 2017-03-02 | Renesas Electronics Corporation | Semiconductor device and method for manufacturing the same |
US20200027782A1 (en) * | 2018-07-17 | 2020-01-23 | Applied Materials, Inc. | Methods for manufacturing an interconnect structure for semiconductor devices |
US20210296231A1 (en) * | 2020-03-19 | 2021-09-23 | Intel Corporation | Planar slab vias for integrated circuit interconnects |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6040628A (en) * | 1996-12-19 | 2000-03-21 | Intel Corporation | Interconnect structure using a combination of hard dielectric and polymer as interlayer dielectrics |
US6413852B1 (en) | 2000-08-31 | 2002-07-02 | International Business Machines Corporation | Method of forming multilevel interconnect structure containing air gaps including utilizing both sacrificial and placeholder material |
KR100745986B1 (en) | 2004-12-08 | 2007-08-06 | 삼성전자주식회사 | Method for manufacturing dual damascene wiring of microelectronic device using filler containing porous generating material |
US8987808B2 (en) | 2006-03-29 | 2015-03-24 | Cambridge Enterprise Limited | Thin film transistor with accurately aligned electrode patterns and electronic device(s) that include same |
US8357609B2 (en) | 2010-05-04 | 2013-01-22 | Globalfoundries Inc. | Dual damascene-like subtractive metal etch scheme |
US8735279B2 (en) | 2011-01-25 | 2014-05-27 | International Business Machines Corporation | Air-dielectric for subtractive etch line and via metallization |
US9601367B2 (en) * | 2013-03-25 | 2017-03-21 | International Business Machines Corporation | Interconnect level structures for confining stitch-induced via structures |
US9761489B2 (en) | 2013-08-20 | 2017-09-12 | Applied Materials, Inc. | Self-aligned interconnects formed using substractive techniques |
EP3050087B1 (en) | 2013-09-27 | 2020-04-29 | Intel Corporation | Subtractive self-aligned via and plug patterning for back end of line (beol) interconnects |
US10177031B2 (en) | 2014-12-23 | 2019-01-08 | International Business Machines Corporation | Subtractive etch interconnects |
US20170040257A1 (en) | 2015-08-04 | 2017-02-09 | International Business Machines Corporation | Hybrid subtractive etch/metal fill process for fabricating interconnects |
US9613861B2 (en) | 2015-08-05 | 2017-04-04 | Globalfoundries Inc. | Damascene wires with top via structures |
WO2017171760A1 (en) | 2016-03-30 | 2017-10-05 | Intel Corporation | Self-aligned via below subtractively patterned interconnect |
US9859215B1 (en) | 2016-08-17 | 2018-01-02 | International Business Machines Corporation | Formation of advanced interconnects |
-
2020
- 2020-04-28 US US16/860,124 patent/US11270913B2/en active Active
-
2022
- 2022-03-07 US US17/687,806 patent/US20220189826A1/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170062313A1 (en) * | 2015-08-28 | 2017-03-02 | Renesas Electronics Corporation | Semiconductor device and method for manufacturing the same |
US20200027782A1 (en) * | 2018-07-17 | 2020-01-23 | Applied Materials, Inc. | Methods for manufacturing an interconnect structure for semiconductor devices |
US20210296231A1 (en) * | 2020-03-19 | 2021-09-23 | Intel Corporation | Planar slab vias for integrated circuit interconnects |
Also Published As
Publication number | Publication date |
---|---|
US20210335666A1 (en) | 2021-10-28 |
US11270913B2 (en) | 2022-03-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN110556335B (en) | Fully aligned vias employing selective metal deposition | |
US11676854B2 (en) | Selective ILD deposition for fully aligned via with airgap | |
US11037822B2 (en) | Svia using a single damascene interconnect | |
US11282768B2 (en) | Fully-aligned top-via structures with top-via trim | |
US20090194825A1 (en) | Self-aligned contact structure in a semiconductor device | |
US11600519B2 (en) | Skip-via proximity interconnect | |
CN113517258B (en) | Hybrid conductive structure and method of forming the same | |
US11164777B2 (en) | Top via with damascene line and via | |
US10832947B2 (en) | Fully aligned via formation without metal recessing | |
WO2021033063A1 (en) | Interconnect structure having fully aligned vias | |
US20220189826A1 (en) | Beol metallization formation | |
US11244860B2 (en) | Double patterning interconnect integration scheme with SAV | |
US10741497B2 (en) | Contact and interconnect structures | |
US11189528B2 (en) | Subtractive RIE interconnect | |
US11270935B2 (en) | Metallization layer formation process | |
US11264276B2 (en) | Interconnect integration scheme with fully self-aligned vias | |
CN114402428A (en) | Top via placement at wire ends by selective growth of via mask from wire cut dielectric | |
US11107727B2 (en) | Double metal double patterning with vias extending into dielectric | |
US12094774B2 (en) | Back-end-of-line single damascene top via spacer defined by pillar mandrels | |
US20240153865A1 (en) | Metal via multi-levels | |
US11972977B2 (en) | Fabrication of rigid close-pitch interconnects | |
WO2023109316A1 (en) | Dual-metal ultra thick metal (utm) structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PARK, CHANRO;CHENG, KENNETH CHUN KUEN;MOTOYAMA, KOICHI;AND OTHERS;SIGNING DATES FROM 20200424 TO 20200428;REEL/FRAME:059181/0561 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |