US20210193671A1 - Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices - Google Patents
Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices Download PDFInfo
- Publication number
- US20210193671A1 US20210193671A1 US16/724,010 US201916724010A US2021193671A1 US 20210193671 A1 US20210193671 A1 US 20210193671A1 US 201916724010 A US201916724010 A US 201916724010A US 2021193671 A1 US2021193671 A1 US 2021193671A1
- Authority
- US
- United States
- Prior art keywords
- insulated
- channel region
- substrate
- gate
- area
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L27/11517—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0193—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
-
- H01L29/42328—
-
- H01L29/66825—
-
- H01L29/785—
-
- H01L29/788—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
- H10B41/49—Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0411—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6215—Fin field-effect transistors [FinFET] having multiple independently-addressable gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/6891—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
- H10D30/6892—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode having at least one additional gate other than the floating gate and the control gate, e.g. program gate, erase gate or select gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the present invention relates to a non-volatile flash memory cell which has a select gate, a floating gate, a control gate, and an erase gate.
- Split gate non-volatile flash memory cells having a select gate, a floating gate, a control gate and an erase gate are well known in the art. See for example U.S. Pat. Nos. 6,747,310 and 7,868,375. It is also known to form logic devices (i.e., low voltage and/or high voltage logic devices) on the same silicon chip, and in doing so sharing some of the processing steps for forming portions of both the memory and logic devices (e.g. forming gates for both memory cells and logic devices using the same polysilicon deposition process). However, other processing steps in forming the memory cells can adversely affect the previously fabricated logic devices, and vice versa, so it often can be difficult and complex to form both types of devices on the same wafer.
- logic devices i.e., low voltage and/or high voltage logic devices
- FinFET types of structures have been proposed for memory cell structures.
- a fin shaped member of semiconductor material connects the source to the drain regions.
- the fin shaped member has a top surface and two side surfaces. Current from the source to the drain regions can then flow along the top surface as well as the two side surfaces of the fin shaped member.
- the effective width of the channel region is increased, thereby increasing the current flow.
- the effective width of the channel region is increased without sacrificing more semiconductor real estate by “folding” the channel region into two side surfaces, thereby reducing the “footprint” of the channel region.
- Non-volatile memory cells using such FinFETs have been disclosed.
- control gate disposed over and insulated from the floating gate using a second polysilicon deposition
- a word line gate disposed over and insulated from a second portion of the first channel region and a logic gate disposed over and insulated from the third channel region using a first metal deposition.
- a device includes a silicon substrate having an upper surface, wherein the upper surface is planar in a first area and a third area of the substrate, the upper surface includes an upwardly extending silicon fin in a second area of the substrate, the silicon fin includes a pair of side surfaces extending up and terminating at a top surface, and the upper surface of the first and third areas is recessed below the top surface of the fin.
- a memory cell is disposed in the first area, a high voltage device is disposed in the third area, and a logic device is disposed in the second area.
- the memory cell includes spaced apart first source and first drain regions formed in the first area of substrate with a first channel region of the substrate extending there between, a floating gate of polysilicon disposed over and insulated from a first portion of the first channel region, a word line gate of metal disposed over and insulated from a second portion of the first channel region, a control gate of polysilicon disposed over and insulated from the floating gate, and an erase gate of polysilicon disposed over and insulated from the first source region.
- the high voltage device includes spaced apart second source and second drain regions formed in the third area of the substrate with a second channel region of the substrate extending there between, and a polysilicon gate disposed over and insulated from the second channel region.
- the logic device includes spaced apart third source and third drain regions formed in the silicon fin with a third channel region of the substrate extending there between along the top surface and the pair of side surfaces of the silicon fin, and a logic gate of metal disposed over and insulated from the third channel region.
- FIGS. 1A-1P are perspective cross sectional views showing steps in forming non-volatile memory cells, HV devices, and logic devices on a semiconductor substrate in accordance with the present embodiments.
- FIG. 2 is a side cross sectional view of memory cells in the memory cell area, logic devices in the logic device area and an HV device in the HV device area of the semiconductor substrate.
- FIG. 3 is a side cross sectional view of the memory cells in the memory cell area of the semiconductor substrate.
- FIG. 4 is a side cross sectional view of the logic devices in the logic device area of the semiconductor substrate.
- FIGS. 1A-1P there are shown perspective cross-sectional views of the steps in the process of making pairs of memory cells in a memory cell area 2 of a semiconductor wafer substrate (also referred to as substrate) 10 , logic devices in a logic device area 4 of the substrate 10 , and high voltage transistor devices in a HV device area 6 of the substrate 10 .
- the process begins by forming a layer of silicon dioxide (also referred to as oxide) 12 on the substrate 10 , which substrate 10 may be formed of P type single crystalline silicon.
- Oxide layer 12 can be formed by deposition or by thermal oxidation.
- a layer of silicon nitride 14 (also referred to as nitride) is formed on oxide layer 12 .
- a photolithography masking process is then used to pattern the nitride layer 14 and oxide layer 12 (i.e. selectively remove some portions of the layers but not others).
- the photolithography masking process includes coating photoresist material on the nitride layer 14 , which is followed by exposing and developing the photoresist to remove the photoresist material from the memory cell and HV device areas 2 / 6 while maintaining the photoresist in the logic device area 4 .
- Nitride and oxide etches are then used to remove the exposed nitride and oxide layers 14 / 12 from the memory cell and HV device areas 2 / 6 leaving the substrate 10 exposed (the photoresist protects these layers from the etches in the logic device area 4 ).
- a silicon oxidation alone, or a silicon oxidation in combination with a silicon etch is used to recess the exposed upper surface of the substrate 10 in the memory cell and HV device areas 2 / 6 .
- Oxide and nitride layers 12 / 14 protect the logic device area 4 from this oxidation/etch.
- the resulting structure after silicon oxide removal in HV/memory cell areas 2 / 6 is shown in FIG. 1A , where the upper surface of the substrate 10 in the HV/memory cell areas 2 / 6 is recessed below the surface of the substrate in the logic device area 4 by a recess amount R.
- a non-limiting example of the amount of recess R can include approximately 50 nm.
- Nitride and oxide layers 14 / 12 are removed from the logic device area 4 (e.g. by one or more etches), leaving the surface of the substrate 10 exposed.
- the upper surface of the substrate 10 at this stage is stepped, where the portions of the upper surface of the substrate 10 in the memory cell and HV device areas 2 / 6 are recessed (i.e., lower) relative to the portion of the upper surface of the substrate 10 in the logic device area 4 .
- An oxide layer 16 is then formed on the surface of the substrate 10 in all three areas 2 / 4 / 6 , followed by the formation of a polysilicon (also referred to as poly) layer 18 by poly deposition on oxide layer 16 .
- a polysilicon also referred to as poly
- a chemical mechanical polish is then performed to remove the poly layer 18 from the logic device area 4 , while maintaining the poly layer 18 in the memory cell and HV device areas 2 / 6 , as illustrated in FIG. 1B .
- This poly layer 18 will eventually be used to form the floating gates of the memory cells.
- An oxide layer 20 is formed on the poly layer 18 , and a nitride layer 22 is formed on the oxide layer 20 .
- An insulation layer (e.g., amorphous carbon) 24 is formed on nitride layer 22 .
- the carbon layer 24 is patterned by forming photoresist, selectively removing strips of the photoresist in the logic device area 4 , and removing the underlying exposed portions of the carbon layer 24 to form trenches 26 in the carbon layer 24 in the logic device area 4 that extend down to and expose the underlying nitride layer 22 .
- Oxide spacers 28 are then formed in the trenches 26 .
- spacers Formation of spacers is well known in the art, and involves the deposition of a material over the contour of a structure, followed by an anisotropic etch process, whereby the material is removed from horizontal surfaces of the structure, while the material remains largely intact on vertically oriented surfaces of the structure (often with a rounded upper surface).
- oxide spacers 28 are formed along the sidewalls of trenches 26 , as shown in FIG. 1C .
- Portions of the oxide spacers 28 in trenches 26 are removed by covering the structure with photoresist followed by partial photoresist removal so that portions of the oxide spacers are 28 are exposed.
- the exposed portions of the spacers 28 are then removed by oxide etch, leaving segments of the spacers 28 in trenches 26 .
- the remaining portions of carbon layer 24 are removed by an etch.
- the structure is covered with photoresist, which is exposed and developed to remove the photoresist from the logic device area 4 , and leave parallel trench openings 23 in the memory cell area 2 and select areas in HV device area 6 that expose portions of the underlying nitride layer 22 .
- a nitride etch is then used to remove the exposed portions of nitride layer 22 , followed by an oxide etch to remove exposed portions of oxide layer 16 in the logic device area 4 and exposed portions of oxide layer 20 in memory/HV areas 2 and 6 .
- the resulting structure is shown in FIG. 1D (after photoresist removal).
- a silicon etch is then used to recess the exposed surface of the substrate 10 in the logic device area 4 , forming fins 10 a of the silicon substrate.
- Photoresist is formed and partially removed except for the logic device area 4 .
- a poly etch removes exposed portions of poly layer 18
- an oxide etch removes exposed portions of oxide layer 16
- a silicon etch removes exposed portions of the substrate 10 , in the memory cell and HV device areas 2 / 6 .
- the resulting structure is shown in FIG. 1E .
- the structure is covered in a thick layer of oxide (i.e., STI oxide) 30 , which is then planarized (e.g., by chemical mechanical polish—CMP) to expose the top surface of nitride layer 22 .
- oxide i.e., STI oxide
- Etches are used to remove the exposed nitride layer 22 and oxide layer 20 , exposing poly layer 18 underneath in memory cell and HV device areas 2 / 6 , and top of the silicon fins 10 un logic area 4
- a layer of insulation 32 preferably containing three sublayers of oxide, nitride and oxide (e.g., an ONO layer) is formed over the structure.
- a poly layer 34 is formed on the ONO layer 32 by a second polysilicon deposition.
- a hard mask layer (e.g., nitride) 36 is formed on poly layer 34 . The resulting structure is shown in FIG. 1F .
- Photoresist is formed over the structure, and partially removed to expose the HV device area 6 and portions of the memory cell area 2 , leaving portions of the nitride layer 36 exposed.
- a nitride etch is used to remove the exposed portions of nitride layer 36 , exposing portions of poly layer 34 .
- a poly etch is used to remove the exposed portions of poly layer 34 , exposing portions of the ONO layer 32 .
- An etch is used to remove the exposed portions of ONO layer 32 , exposing portions of the poly layer 18 .
- Oxide spacers 38 are then formed by oxide deposition and anisotropic etch.
- a poly etch is then used to remove the exposed portions of poly layer 18 .
- the resulting structure is shown in FIG. 1G , where strips of poly layer 18 remain in the memory cell area 2 .
- Photoresist is formed over the structure, and partially removed to expose portions of the memory cell area 2 (adjacent the ends of the poly layer strips 18 ). An implantation is then performed to form source regions 40 in the memory cell area 2 of the substrate underneath where the photoresist was removed. After photoresist removal, a layer of oxide (tunnel oxide) 42 is formed on the exposed ends of the poly layer strips 18 (e.g., by high temperature oxidation—HTO). A poly layer 44 is then formed over the structure by a third poly deposition.
- oxide tunnel oxide
- the poly layer 44 is planarized by CMP, and further etched with a poly etch back, leaving blocks of the poly layer 44 extending over the source regions 40 and along oxide layer 42 in the memory cell region 2 , and leaving blocks of the poly layer 44 in the HV device area 6 .
- the structure is covered with a layer of oxide 46 .
- the resulting structure is shown in FIG. 1H .
- Photoresist is formed over the structure, and partially removed to expose portions of the oxide layer 46 in memory cell area 2 (i.e. portions over center portions of the poly strips 18 ).
- An oxide etch is used remove the exposed portions of oxide layer 46 , exposing portions of poly layer 34 .
- a poly etch is used to remove the exposed portions of poly layer 34 , exposing portions of ONO layer 32 .
- An ONO etch i.e., oxide, nitride, oxide etches
- a poly etch is used to remove the center portions of poly strips 18 .
- the resulting structure is shown in FIG. 1I (after photoresist removal).
- Photoresist 48 is formed over the structure, and partially removed to expose portions of the oxide layer 46 in logic device area 4 .
- An oxide etch is used to remove the exposed portions of oxide layer 46 , exposing portions of poly layer 34 .
- a poly etch is used to remove poly layer 34 from the logic device area 4 , exposing portions of ONO layer 32 .
- An ONO etch is used to remove the exposed portions of ONO layer 32 , exposing oxide 30 .
- An oxide etch is used to recess oxide 30 below the tops of silicon fins 10 a (i.e., so that silicon fins 10 a protrude out from the recessed top surface of oxide layer 30 ), as shown in FIG. 1J .
- an oxide layer 49 is formed on the structure including on fins 10 a .
- a dummy poly layer 50 is formed on the oxide layer 46 by a fourth poly deposition.
- the dummy poly layer 50 is then planarized using CMP to remove the portions of dummy poly layer 50 over oxide 46 , where portions of dummy poly layer 50 remain in the memory cell and logic device areas 2 / 4 as shown in FIG. 1K .
- One or more hard mask layers are then formed on the structure.
- an amorphous carbon layer 52 is formed on the structure, and an oxide layer 54 is formed on amorphous carbon layer 52 .
- Photoresist is formed on oxide layer 54 , and partially removed to expose portions of the oxide layer 54 in the memory cell and logic device areas 2 / 4 .
- An oxide etch is used remove the exposed portions of oxide layer 54 , exposing portions of amorphous carbon layer 52 .
- a carbon etch is used remove the exposed portions of amorphous carbon layer 52 , exposing portions of dummy poly layer 50 .
- a poly etch is used to remove exposed portions of dummy poly layer 50 .
- This series of etches results in a trench 56 extending through dummy poly layer 50 in the memory cell area 2 , and leaving a strip of dummy poly layer 50 extending over and between silicon fins 10 a in the logic device area 4 .
- photoresist is again formed on the structure, and partially removed to expose portions of the oxide layer 54 in the HV device area 6 .
- An oxide etch is used remove the exposed portions of oxide layer 54 , exposing portions of amorphous carbon layer 52 .
- a carbon etch is used remove the exposed portions of amorphous carbon layer 52 , exposing portions of oxide layer 46 .
- An oxide etch is used to remove the exposed portions of oxide layer 46 , exposing portions of poly layer 44 .
- a poly etch is used to remove exposed portions of poly layer 44 .
- This series of etches results in a block of the poly layer 44 remaining in the HV device area 6 .
- the resulting structure is shown in FIG. 1L (after photoresist removal).
- Nitride spacers 58 are formed on the exposed sidewalls of dummy poly layer 50 and poly layer 44 by nitride deposition and anisotropic etch.
- Photoresist 59 is formed on the structure, and partially removed to expose the oxide on the substrate surface adjacent blocks of dummy poly layer 50 (at the bottom of trench 56 of FIG. 1M ) in the memory cell area 2 , and adjacent the block of poly layer 44 in the HV device area 6 .
- n-type implantation is then used to form a n-type source-drain region 60 in the substrate at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy poly layer 50 ), and n-type source-drain regions 62 / 64 in the substrate on opposite sides of blocks of poly layer 44 in the HV device area 6 , as shown in FIGS. 1M and 1N .
- n-type source-drain region 60 is then used to form a n-type source-drain region 60 in the substrate at the bottom of trench 56 in the memory cell area 2 (i.e., between blocks of dummy poly layer 50 ), and n-type source-drain regions 62 / 64 in the substrate on opposite sides of blocks of poly layer 44 in the HV device area 6 , as shown in FIGS. 1M and 1N .
- Similar photoresist patterning/p-type implantation/photoresist strip sequence is performed to form p-type source-drain regions 65 in the HV
- a hard mask layer is formed over the structure, and patterned by a masking process to remove the hard mask layer from n-type logic devices in the logic device area 4 .
- the oxide on the fins 10 a is removed, and an epitaxial growth followed by n-type implant are performed to form n-type epitaxial source/drain regions 66 / 68 in the fins 10 a on either side of the remaining strip of dummy poly layer 50 for n-type logic devices in the logic device area 4 , as shown in FIG. 1N (after hard mask removal).
- Similar photoresist patterning/hardmask etch/photoresist strip/epitaxial growth/p-type implant sequence is used to form p-type epitaxial source-drain regions 66 / 68 for p-type devices in logic device area 4 .
- Oxide layer 54 and amorphous carbon layer 52 are next removed by etch.
- a nitride layer 70 is formed on the structure, and a thick oxide layer 72 is formed on nitride layer 70 .
- a CMP used to planarize oxide layer 72 , using nitride layer 70 as a stop layer.
- Photoresist is formed over the structure, with those portions over strips of dummy poly layer 50 in the memory area 2 and logic device area 4 being selectively removed, exposing nitride layer 70 .
- Etches are used to remove exposed portions of nitride layer 70 , oxide layer 46 , strips of dummy poly layer 50 and oxide layer 16 , exposing the substrate 10 in the memory cell and logic device areas 2 / 4 .
- an oxide layer 74 is formed on the structure, including on the exposed substrate 10 .
- a layer of high K material 76 i.e. having a dielectric constant K greater than that of oxide, such as HfO2, ZrO2, TiO2, Ta2O5, or other adequate materials
- oxide layer 74 is formed on oxide layer 74 .
- One or more metal layers are then formed on the structure. For example, a TiN layer 77 is formed on the structure, followed by a thick layer of tungsten 78 , followed by CMP, leaving strips of metal 77 / 78 in the memory cell and logic device area 2 / 4 (effectively replacing dummy poly strips 50 previously removed), as shown in FIG. 1O .
- a nitride layer 80 is formed over the structure, and an oxide layer 82 is formed on nitride layer 80 .
- Photoresist is formed over the structure, with portions over the source region 60 in the memory cell area 2 , over source/drain regions 66 / 68 in the logic device area 4 , and over source/drain regions 62 / 64 in the HV device area 6 , leaving portions of oxide layer 72 exposed.
- One or more etches are used to form contact holes that extend down to and expose source region 60 , source/drain regions 66 / 68 , and source/drain regions 62 / 64 .
- the contact holes are filled with conductive material (e.g. TiN/Tungsten) to form conductive contacts 84 .
- the resulting structure is shown in FIG. 1P (after photoresist removal).
- FIGS. 2 and 3 are cross sectional views showing the memory cells 100 formed in the memory cell area 2 .
- Each memory cell 100 includes source and drain regions 40 and 60 that define a planar channel region 86 in the substrate there between.
- the floating gate 18 a is disposed over and controls a first portion of the channel region 86
- the word line (select) gate 78 a is disposed over and controls a second portion of the channel region 86 .
- the control gate 34 a is disposed over the floating gate 18 a
- the erase gate 44 a is disposed over the source region 40 .
- the erase gate 44 a preferably has a notch or concavity that faces an edge of the floating gate 18 a for enhanced tunneling performance through the intervening tunnel oxide layer 42 .
- the memory cells 100 are formed in pairs end to end, which each memory cell pair sharing a common drain region 60 , and adjacent pairs of memory cells sharing a common erase gate 44 a and source region 40 .
- FIGS. 2 and 4 are cross sectional views of the logic devices 102 formed in the logic device area 4 .
- Each logic device 102 includes source and drain regions 66 and 68 that define a channel region 88 in the substrate fin 10 a there between.
- channel region 88 includes a top surface portion 88 a extending along the top of the fin structure 10 a , and side surface portions 88 b extending along the sides of the fin structure 10 a .
- the logic gate 78 b is disposed over the top surface portion of the channel region 88 a , and laterally adjacent to the side surface portions of the channel region 88 b , for controlling the conductivity of the channel region 88 .
- FIG. 2 includes a cross sectional view of the HV device 104 formed in the HV device area 6 .
- Each HV device includes source and drain regions 62 and 64 that define a planar channel region 90 in the substrate there between.
- the HV gate 44 b is disposed over and controls the conductivity of channel region 90 .
- FIG. 2 While only two memory cells 100 , four logic devices 102 and one HV device 104 are shown in FIG. 2 , one skilled in the art would appreciate that many devices of each type are simultaneously formed in their respective areas.
- planar memory cells 100 i.e. memory cells that are formed on a planar region of the substrate
- planar HV devices 104 i.e., devices that are formed on a planar region of the substrate
- the FinFET transistor architecture of the logic devices 102 provides enhanced channel control with a tri-gate configuration and enables further scaling of the transistor dimensions.
- the upper surface of substrate 10 is recessed in the memory cell and HV device areas 2 / 6 relative to the logic device area.
- the planar surfaces of the substrate 10 which constitute the channel regions in the memory cell and HV device areas 2 / 6 have a height that is recessed below the tops of the fins 10 a in the logic device area 4 by a recess amount R as shown in FIG. 2 , which accommodates the higher gate stack thickness and topology of the memory cell and HV devices 100 / 104 relative to the logic devices 102 .
- common processing in the logic device area 4 and the memory cell and HV device areas 2 / 6 is facilitated.
- having fins 10 a in the logic device area 4 rising above the height of the substrate surface in the memory cell area simplifies the common formation steps of blocks of dummy poly layer 50 , oxide layer 74 , high K layer 76 , TiN layer 77 and blocks of tungsten 78 in both regions, where the resulting metal gates 78 a having a planar bottom surface are formed for the memory cells using the same formation steps that are used to form metal gates 78 b having a bottom surface wrapping around the fins 10 a for the logic devices 102 .
- a common implantation step forms the memory cell drain regions 60 and HV device source/drain regions 62 / 64 .
- the erase gates 44 a and HV gates 44 b are formed using the same polysilicon deposition processing.
- Still another advantage is the combination of polysilicon material for the HV gate 44 b , floating gate 18 a , control gate 34 a and erase gate 44 a (i.e., ease of manufacture, better control of tunneling between the floating and erase gates 18 a / 44 a ) and metal material insulated by a high K material for the word line gates 78 a and logic gates 78 b for enhanced conductivity and performance.
- Dummy poly layer 50 is used to form dummy gates in the memory cell and logic areas 2 / 4 , which are removed and replaced with metal word line gates 78 a for the memory cells and logic gates 78 b for the logic devices.
- a majority of the process fabrication for the memory cells and HV devices (including the formation of all the poly gates for the memory cells and HV devices) is performed before the formation of the logic gates, which reduces processing impacts on the CMOS baseline.
- adjacent includes “directly adjacent” (no intermediate materials, elements or space disposed there between) and “indirectly adjacent” (intermediate materials, elements or space disposed there between)
- mounted to includes “directly mounted to” (no intermediate materials, elements or space disposed there between) and “indirectly mounted to” (intermediate materials, elements or spaced disposed there between)
- electrically coupled includes “directly electrically coupled to” (no intermediate materials or elements there between that electrically connect the elements together) and “indirectly electrically coupled to” (intermediate materials or elements there between that electrically connect the elements together).
- forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present invention relates to a non-volatile flash memory cell which has a select gate, a floating gate, a control gate, and an erase gate.
- Split gate non-volatile flash memory cells having a select gate, a floating gate, a control gate and an erase gate are well known in the art. See for example U.S. Pat. Nos. 6,747,310 and 7,868,375. It is also known to form logic devices (i.e., low voltage and/or high voltage logic devices) on the same silicon chip, and in doing so sharing some of the processing steps for forming portions of both the memory and logic devices (e.g. forming gates for both memory cells and logic devices using the same polysilicon deposition process). However, other processing steps in forming the memory cells can adversely affect the previously fabricated logic devices, and vice versa, so it often can be difficult and complex to form both types of devices on the same wafer.
- To solve problems with reduced channel widths by shrinking lithography size, FinFET types of structures have been proposed for memory cell structures. In a FinFET type of structure, a fin shaped member of semiconductor material connects the source to the drain regions. The fin shaped member has a top surface and two side surfaces. Current from the source to the drain regions can then flow along the top surface as well as the two side surfaces of the fin shaped member. Thus, the effective width of the channel region is increased, thereby increasing the current flow. However, the effective width of the channel region is increased without sacrificing more semiconductor real estate by “folding” the channel region into two side surfaces, thereby reducing the “footprint” of the channel region. Non-volatile memory cells using such FinFETs have been disclosed. Some examples of prior art FinFET non-volatile memory structures include U.S. Pat. Nos. 7,423,310, 7,410,913 and 8,461,640, the entire contents of each of which is incorporated herein by reference. What these prior art references do not contemplate is a FinFET type configuration for logic devices formed on the same wafer substrate as both non-volatile memory cells and high voltage transistor devices, both of a non-FinFET type configuration.
- U.S. Pat. Nos. 9,972,630 and 10,249,631, the entire contents of each of which is incorporated herein by reference, disclose a memory device with FinFET type logic devices and non-FinFET memory cells. However, these patents fail to contemplate the contemporaneous formation of high voltage transistor devices of a non-FinFET type configuration.
- The aforementioned problems and needs are addressed by a method of forming a device that comprises:
- providing a silicon substrate with an upper surface and having first, second and third areas;
- recessing the upper surface in the first and third areas of the substrate, but not in the second area of the substrate;
- removing portions of the silicon substrate in the third area of the substrate to form an upwardly extending silicon fin having a pair of side surfaces extending up and terminating at a top surface;
- performing a first implantation to form a first source region in the first area of the substrate;
- performing a second implantation to form a first drain region in the first area of the substrate and to form a second source region and a second drain region in the third area of the substrate, wherein the first source region and the first drain region define a first channel region of the substrate extending there between, and wherein the second source region and the second drain region define a second channel region of the substrate extending there between;
- performing a third implantation to form a third source region and a third drain region in the silicon fin to define a third channel region of the substrate extending there between along the top surface and the pair of side surfaces;
- forming a floating gate disposed over and insulated from a first portion of the first channel region using a first polysilicon deposition;
- forming a control gate disposed over and insulated from the floating gate using a second polysilicon deposition;
- forming an erase gate disposed over and insulated from the first source region and a device gate disposed over and insulated from the second channel region using a third polysilicon deposition;
- forming a word line gate disposed over and insulated from a second portion of the first channel region and a logic gate disposed over and insulated from the third channel region using a first metal deposition.
- A device includes a silicon substrate having an upper surface, wherein the upper surface is planar in a first area and a third area of the substrate, the upper surface includes an upwardly extending silicon fin in a second area of the substrate, the silicon fin includes a pair of side surfaces extending up and terminating at a top surface, and the upper surface of the first and third areas is recessed below the top surface of the fin. A memory cell is disposed in the first area, a high voltage device is disposed in the third area, and a logic device is disposed in the second area. The memory cell includes spaced apart first source and first drain regions formed in the first area of substrate with a first channel region of the substrate extending there between, a floating gate of polysilicon disposed over and insulated from a first portion of the first channel region, a word line gate of metal disposed over and insulated from a second portion of the first channel region, a control gate of polysilicon disposed over and insulated from the floating gate, and an erase gate of polysilicon disposed over and insulated from the first source region. The high voltage device includes spaced apart second source and second drain regions formed in the third area of the substrate with a second channel region of the substrate extending there between, and a polysilicon gate disposed over and insulated from the second channel region. The logic device includes spaced apart third source and third drain regions formed in the silicon fin with a third channel region of the substrate extending there between along the top surface and the pair of side surfaces of the silicon fin, and a logic gate of metal disposed over and insulated from the third channel region.
- Other objects and features of the present invention will become apparent by a review of the specification, claims and appended figures.
-
FIGS. 1A-1P are perspective cross sectional views showing steps in forming non-volatile memory cells, HV devices, and logic devices on a semiconductor substrate in accordance with the present embodiments. -
FIG. 2 is a side cross sectional view of memory cells in the memory cell area, logic devices in the logic device area and an HV device in the HV device area of the semiconductor substrate. -
FIG. 3 is a side cross sectional view of the memory cells in the memory cell area of the semiconductor substrate. -
FIG. 4 is a side cross sectional view of the logic devices in the logic device area of the semiconductor substrate. - Referring to
FIGS. 1A-1P there are shown perspective cross-sectional views of the steps in the process of making pairs of memory cells in amemory cell area 2 of a semiconductor wafer substrate (also referred to as substrate) 10, logic devices in alogic device area 4 of thesubstrate 10, and high voltage transistor devices in aHV device area 6 of thesubstrate 10. The process begins by forming a layer of silicon dioxide (also referred to as oxide) 12 on thesubstrate 10, whichsubstrate 10 may be formed of P type single crystalline silicon.Oxide layer 12 can be formed by deposition or by thermal oxidation. A layer of silicon nitride 14 (also referred to as nitride) is formed onoxide layer 12. A photolithography masking process is then used to pattern thenitride layer 14 and oxide layer 12 (i.e. selectively remove some portions of the layers but not others). The photolithography masking process includes coating photoresist material on thenitride layer 14, which is followed by exposing and developing the photoresist to remove the photoresist material from the memory cell andHV device areas 2/6 while maintaining the photoresist in thelogic device area 4. Nitride and oxide etches are then used to remove the exposed nitride andoxide layers 14/12 from the memory cell andHV device areas 2/6 leaving thesubstrate 10 exposed (the photoresist protects these layers from the etches in the logic device area 4). After the remaining photoresist is removed from thelogic device area 4, a silicon oxidation alone, or a silicon oxidation in combination with a silicon etch, is used to recess the exposed upper surface of thesubstrate 10 in the memory cell andHV device areas 2/6. Oxide andnitride layers 12/14 protect thelogic device area 4 from this oxidation/etch. The resulting structure after silicon oxide removal in HV/memory cell areas 2/6 is shown inFIG. 1A , where the upper surface of thesubstrate 10 in the HV/memory cell areas 2/6 is recessed below the surface of the substrate in thelogic device area 4 by a recess amount R. A non-limiting example of the amount of recess R can include approximately 50 nm. - Nitride and
oxide layers 14/12 are removed from the logic device area 4 (e.g. by one or more etches), leaving the surface of thesubstrate 10 exposed. The upper surface of thesubstrate 10 at this stage is stepped, where the portions of the upper surface of thesubstrate 10 in the memory cell andHV device areas 2/6 are recessed (i.e., lower) relative to the portion of the upper surface of thesubstrate 10 in thelogic device area 4. Anoxide layer 16 is then formed on the surface of thesubstrate 10 in all threeareas 2/4/6, followed by the formation of a polysilicon (also referred to as poly)layer 18 by poly deposition onoxide layer 16. A chemical mechanical polish is then performed to remove thepoly layer 18 from thelogic device area 4, while maintaining thepoly layer 18 in the memory cell andHV device areas 2/6, as illustrated inFIG. 1B . Thispoly layer 18 will eventually be used to form the floating gates of the memory cells. - An
oxide layer 20 is formed on thepoly layer 18, and anitride layer 22 is formed on theoxide layer 20. An insulation layer (e.g., amorphous carbon) 24 is formed onnitride layer 22. Thecarbon layer 24 is patterned by forming photoresist, selectively removing strips of the photoresist in thelogic device area 4, and removing the underlying exposed portions of thecarbon layer 24 to formtrenches 26 in thecarbon layer 24 in thelogic device area 4 that extend down to and expose theunderlying nitride layer 22.Oxide spacers 28 are then formed in thetrenches 26. Formation of spacers is well known in the art, and involves the deposition of a material over the contour of a structure, followed by an anisotropic etch process, whereby the material is removed from horizontal surfaces of the structure, while the material remains largely intact on vertically oriented surfaces of the structure (often with a rounded upper surface). In the present case,oxide spacers 28 are formed along the sidewalls oftrenches 26, as shown inFIG. 1C . - Portions of the
oxide spacers 28 intrenches 26 are removed by covering the structure with photoresist followed by partial photoresist removal so that portions of the oxide spacers are 28 are exposed. The exposed portions of thespacers 28 are then removed by oxide etch, leaving segments of thespacers 28 intrenches 26. After photoresist removal, the remaining portions ofcarbon layer 24 are removed by an etch. Next, the structure is covered with photoresist, which is exposed and developed to remove the photoresist from thelogic device area 4, and leaveparallel trench openings 23 in thememory cell area 2 and select areas inHV device area 6 that expose portions of theunderlying nitride layer 22. A nitride etch is then used to remove the exposed portions ofnitride layer 22, followed by an oxide etch to remove exposed portions ofoxide layer 16 in thelogic device area 4 and exposed portions ofoxide layer 20 in memory/HV areas FIG. 1D (after photoresist removal). - A silicon etch is then used to recess the exposed surface of the
substrate 10 in thelogic device area 4, formingfins 10 a of the silicon substrate. Photoresist is formed and partially removed except for thelogic device area 4. A poly etch removes exposed portions ofpoly layer 18, an oxide etch removes exposed portions ofoxide layer 16, and a silicon etch removes exposed portions of thesubstrate 10, in the memory cell andHV device areas 2/6. The resulting structure is shown inFIG. 1E . The structure is covered in a thick layer of oxide (i.e., STI oxide) 30, which is then planarized (e.g., by chemical mechanical polish—CMP) to expose the top surface ofnitride layer 22. Etches are used to remove the exposednitride layer 22 andoxide layer 20, exposingpoly layer 18 underneath in memory cell andHV device areas 2/6, and top of thesilicon fins 10 un logic area 4 A layer ofinsulation 32, preferably containing three sublayers of oxide, nitride and oxide (e.g., an ONO layer) is formed over the structure. Apoly layer 34 is formed on theONO layer 32 by a second polysilicon deposition. A hard mask layer (e.g., nitride) 36 is formed onpoly layer 34. The resulting structure is shown inFIG. 1F . - Photoresist is formed over the structure, and partially removed to expose the
HV device area 6 and portions of thememory cell area 2, leaving portions of thenitride layer 36 exposed. A nitride etch is used to remove the exposed portions ofnitride layer 36, exposing portions ofpoly layer 34. A poly etch is used to remove the exposed portions ofpoly layer 34, exposing portions of theONO layer 32. An etch is used to remove the exposed portions ofONO layer 32, exposing portions of thepoly layer 18.Oxide spacers 38 are then formed by oxide deposition and anisotropic etch. A poly etch is then used to remove the exposed portions ofpoly layer 18. The resulting structure is shown inFIG. 1G , where strips ofpoly layer 18 remain in thememory cell area 2. - Photoresist is formed over the structure, and partially removed to expose portions of the memory cell area 2 (adjacent the ends of the poly layer strips 18). An implantation is then performed to form
source regions 40 in thememory cell area 2 of the substrate underneath where the photoresist was removed. After photoresist removal, a layer of oxide (tunnel oxide) 42 is formed on the exposed ends of the poly layer strips 18 (e.g., by high temperature oxidation—HTO). Apoly layer 44 is then formed over the structure by a third poly deposition. Thepoly layer 44 is planarized by CMP, and further etched with a poly etch back, leaving blocks of thepoly layer 44 extending over thesource regions 40 and alongoxide layer 42 in thememory cell region 2, and leaving blocks of thepoly layer 44 in theHV device area 6. Afternitride hardmask 36 removal by a specific etch step, the structure is covered with a layer ofoxide 46. The resulting structure is shown inFIG. 1H . - Photoresist is formed over the structure, and partially removed to expose portions of the
oxide layer 46 in memory cell area 2 (i.e. portions over center portions of the poly strips 18). An oxide etch is used remove the exposed portions ofoxide layer 46, exposing portions ofpoly layer 34. A poly etch is used to remove the exposed portions ofpoly layer 34, exposing portions ofONO layer 32. An ONO etch (i.e., oxide, nitride, oxide etches) is used to remove the exposed portions ofONO layer 32, exposing center portions of poly strips 18. A poly etch is used to remove the center portions of poly strips 18. The resulting structure is shown inFIG. 1I (after photoresist removal). -
Photoresist 48 is formed over the structure, and partially removed to expose portions of theoxide layer 46 inlogic device area 4. An oxide etch is used to remove the exposed portions ofoxide layer 46, exposing portions ofpoly layer 34. A poly etch is used to removepoly layer 34 from thelogic device area 4, exposing portions ofONO layer 32. An ONO etch is used to remove the exposed portions ofONO layer 32, exposingoxide 30. An oxide etch is used to recessoxide 30 below the tops ofsilicon fins 10 a (i.e., so thatsilicon fins 10 a protrude out from the recessed top surface of oxide layer 30), as shown inFIG. 1J . After removal ofphotoresist 48, anoxide layer 49 is formed on the structure including onfins 10 a. Adummy poly layer 50 is formed on theoxide layer 46 by a fourth poly deposition. Thedummy poly layer 50 is then planarized using CMP to remove the portions ofdummy poly layer 50 overoxide 46, where portions ofdummy poly layer 50 remain in the memory cell andlogic device areas 2/4 as shown inFIG. 1K . - One or more hard mask layers are then formed on the structure. For example, an
amorphous carbon layer 52 is formed on the structure, and anoxide layer 54 is formed onamorphous carbon layer 52. Photoresist is formed onoxide layer 54, and partially removed to expose portions of theoxide layer 54 in the memory cell andlogic device areas 2/4. An oxide etch is used remove the exposed portions ofoxide layer 54, exposing portions ofamorphous carbon layer 52. A carbon etch is used remove the exposed portions ofamorphous carbon layer 52, exposing portions ofdummy poly layer 50. A poly etch is used to remove exposed portions ofdummy poly layer 50. This series of etches results in atrench 56 extending throughdummy poly layer 50 in thememory cell area 2, and leaving a strip ofdummy poly layer 50 extending over and betweensilicon fins 10 a in thelogic device area 4. After photoresist removal, photoresist is again formed on the structure, and partially removed to expose portions of theoxide layer 54 in theHV device area 6. An oxide etch is used remove the exposed portions ofoxide layer 54, exposing portions ofamorphous carbon layer 52. A carbon etch is used remove the exposed portions ofamorphous carbon layer 52, exposing portions ofoxide layer 46. An oxide etch is used to remove the exposed portions ofoxide layer 46, exposing portions ofpoly layer 44. A poly etch is used to remove exposed portions ofpoly layer 44. This series of etches results in a block of thepoly layer 44 remaining in theHV device area 6. The resulting structure is shown inFIG. 1L (after photoresist removal). -
Nitride spacers 58 are formed on the exposed sidewalls ofdummy poly layer 50 andpoly layer 44 by nitride deposition and anisotropic etch.Photoresist 59 is formed on the structure, and partially removed to expose the oxide on the substrate surface adjacent blocks of dummy poly layer 50 (at the bottom oftrench 56 ofFIG. 1M ) in thememory cell area 2, and adjacent the block ofpoly layer 44 in theHV device area 6. An n-type implantation is then used to form a n-type source-drain region 60 in the substrate at the bottom oftrench 56 in the memory cell area 2 (i.e., between blocks of dummy poly layer 50), and n-type source-drain regions 62/64 in the substrate on opposite sides of blocks ofpoly layer 44 in theHV device area 6, as shown inFIGS. 1M and 1N . After removal ofphotoresist 59, similar photoresist patterning/p-type implantation/photoresist strip sequence is performed to form p-type source-drain regions 65 in theHV device areas 6, as shown inFIG. 1N . A hard mask layer is formed over the structure, and patterned by a masking process to remove the hard mask layer from n-type logic devices in thelogic device area 4. The oxide on thefins 10 a is removed, and an epitaxial growth followed by n-type implant are performed to form n-type epitaxial source/drain regions 66/68 in thefins 10 a on either side of the remaining strip ofdummy poly layer 50 for n-type logic devices in thelogic device area 4, as shown inFIG. 1N (after hard mask removal). Similar photoresist patterning/hardmask etch/photoresist strip/epitaxial growth/p-type implant sequence is used to form p-type epitaxial source-drain regions 66/68 for p-type devices inlogic device area 4. -
Oxide layer 54 andamorphous carbon layer 52 are next removed by etch. Anitride layer 70 is formed on the structure, and athick oxide layer 72 is formed onnitride layer 70. A CMP used to planarizeoxide layer 72, usingnitride layer 70 as a stop layer. Photoresist is formed over the structure, with those portions over strips ofdummy poly layer 50 in thememory area 2 andlogic device area 4 being selectively removed, exposingnitride layer 70. Etches are used to remove exposed portions ofnitride layer 70,oxide layer 46, strips ofdummy poly layer 50 andoxide layer 16, exposing thesubstrate 10 in the memory cell andlogic device areas 2/4. After photoresist removal, anoxide layer 74 is formed on the structure, including on the exposedsubstrate 10. A layer of high K material 76 (i.e. having a dielectric constant K greater than that of oxide, such as HfO2, ZrO2, TiO2, Ta2O5, or other adequate materials) is formed onoxide layer 74. One or more metal layers are then formed on the structure. For example, aTiN layer 77 is formed on the structure, followed by a thick layer oftungsten 78, followed by CMP, leaving strips ofmetal 77/78 in the memory cell andlogic device area 2/4 (effectively replacing dummy poly strips 50 previously removed), as shown inFIG. 1O . Anitride layer 80 is formed over the structure, and anoxide layer 82 is formed onnitride layer 80. Photoresist is formed over the structure, with portions over thesource region 60 in thememory cell area 2, over source/drain regions 66/68 in thelogic device area 4, and over source/drain regions 62/64 in theHV device area 6, leaving portions ofoxide layer 72 exposed. One or more etches are used to form contact holes that extend down to and exposesource region 60, source/drain regions 66/68, and source/drain regions 62/64. The contact holes are filled with conductive material (e.g. TiN/Tungsten) to formconductive contacts 84. The resulting structure is shown inFIG. 1P (after photoresist removal). -
FIGS. 2 and 3 are cross sectional views showing thememory cells 100 formed in thememory cell area 2. Eachmemory cell 100 includes source and drainregions planar channel region 86 in the substrate there between. The floatinggate 18 a is disposed over and controls a first portion of thechannel region 86, and the word line (select)gate 78 a is disposed over and controls a second portion of thechannel region 86. Thecontrol gate 34 a is disposed over the floatinggate 18 a, and the erasegate 44 a is disposed over thesource region 40. The erasegate 44 a preferably has a notch or concavity that faces an edge of the floatinggate 18 a for enhanced tunneling performance through the interveningtunnel oxide layer 42. Thememory cells 100 are formed in pairs end to end, which each memory cell pair sharing acommon drain region 60, and adjacent pairs of memory cells sharing a common erasegate 44 a andsource region 40. -
FIGS. 2 and 4 are cross sectional views of thelogic devices 102 formed in thelogic device area 4. Eachlogic device 102 includes source and drainregions channel region 88 in thesubstrate fin 10 a there between. As best shown inFIG. 2 ,channel region 88 includes atop surface portion 88 a extending along the top of thefin structure 10 a, andside surface portions 88 b extending along the sides of thefin structure 10 a. Thelogic gate 78 b is disposed over the top surface portion of thechannel region 88 a, and laterally adjacent to the side surface portions of thechannel region 88 b, for controlling the conductivity of thechannel region 88. -
FIG. 2 includes a cross sectional view of theHV device 104 formed in theHV device area 6. Each HV device includes source and drainregions planar channel region 90 in the substrate there between. The HV gate 44 b is disposed over and controls the conductivity ofchannel region 90. - While only two
memory cells 100, fourlogic devices 102 and oneHV device 104 are shown inFIG. 2 , one skilled in the art would appreciate that many devices of each type are simultaneously formed in their respective areas. - The above described memory device method and resulting structure provide many advantages, including the advantages of high operational performance and ease of manufacturing of planar memory cells 100 (i.e. memory cells that are formed on a planar region of the substrate) and planar HV devices 104 (i.e., devices that are formed on a planar region of the substrate) with the advantages of advanced combinations of embedded logic and memory devices where the
logic devices 102 are condensed, non-planar logic devices (i.e., logic devices that are formed on and surrounding silicon fin structures). The FinFET transistor architecture of thelogic devices 102 provides enhanced channel control with a tri-gate configuration and enables further scaling of the transistor dimensions. - Another advantage is that the upper surface of
substrate 10 is recessed in the memory cell andHV device areas 2/6 relative to the logic device area. Specifically, the planar surfaces of thesubstrate 10 which constitute the channel regions in the memory cell andHV device areas 2/6 have a height that is recessed below the tops of thefins 10 a in thelogic device area 4 by a recess amount R as shown inFIG. 2 , which accommodates the higher gate stack thickness and topology of the memory cell andHV devices 100/104 relative to thelogic devices 102. Additionally, common processing in thelogic device area 4 and the memory cell andHV device areas 2/6 is facilitated. For example, havingfins 10 a in thelogic device area 4 rising above the height of the substrate surface in the memory cell area simplifies the common formation steps of blocks ofdummy poly layer 50,oxide layer 74,high K layer 76,TiN layer 77 and blocks oftungsten 78 in both regions, where the resultingmetal gates 78 a having a planar bottom surface are formed for the memory cells using the same formation steps that are used to formmetal gates 78 b having a bottom surface wrapping around thefins 10 a for thelogic devices 102. Similarly, a common implantation step forms the memorycell drain regions 60 and HV device source/drain regions 62/64. Further, the erasegates 44 a and HV gates 44 b are formed using the same polysilicon deposition processing. - Still another advantage is the combination of polysilicon material for the HV gate 44 b, floating
gate 18 a,control gate 34 a and erasegate 44 a (i.e., ease of manufacture, better control of tunneling between the floating and erasegates 18 a/44 a) and metal material insulated by a high K material for theword line gates 78 a andlogic gates 78 b for enhanced conductivity and performance.Dummy poly layer 50 is used to form dummy gates in the memory cell andlogic areas 2/4, which are removed and replaced with metalword line gates 78 a for the memory cells andlogic gates 78 b for the logic devices. - A majority of the process fabrication for the memory cells and HV devices (including the formation of all the poly gates for the memory cells and HV devices) is performed before the formation of the logic gates, which reduces processing impacts on the CMOS baseline.
- It is to be understood that the present invention is not limited to the embodiment(s) described above and illustrated herein. For example, references to the present invention herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims. Further, as is apparent from the claims and specification, not all method steps need be performed in the exact order illustrated or claimed, but rather in any order (unless there is an explicitly recited limitation on any order) that allows the proper formation of the memory cells and logic devices of the present invention. Lastly, single layers of material could be formed as multiple layers of such or similar materials, and vice versa.
- It should be noted that, as used herein, the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed there between) and “indirectly on” (intermediate materials, elements or space disposed there between). Likewise, the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed there between) and “indirectly adjacent” (intermediate materials, elements or space disposed there between), “mounted to” includes “directly mounted to” (no intermediate materials, elements or space disposed there between) and “indirectly mounted to” (intermediate materials, elements or spaced disposed there between), and “electrically coupled” includes “directly electrically coupled to” (no intermediate materials or elements there between that electrically connect the elements together) and “indirectly electrically coupled to” (intermediate materials or elements there between that electrically connect the elements together). For example, forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements there between, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements there between.
Claims (13)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/724,010 US20210193671A1 (en) | 2019-12-20 | 2019-12-20 | Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices |
PCT/US2020/038975 WO2021126310A1 (en) | 2019-12-20 | 2020-06-22 | Method of forming a device with split gate non-volatile memory cells, hv devices having planar channel regions and finfet logic devices |
TW109139860A TWI752727B (en) | 2019-12-20 | 2020-11-16 | Method of forming a device with split gate non-volatile memory cells, hv devices having planar channel regions and finfet logic devices |
US17/716,950 US11594453B2 (en) | 2019-12-20 | 2022-04-08 | Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/724,010 US20210193671A1 (en) | 2019-12-20 | 2019-12-20 | Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/716,950 Division US11594453B2 (en) | 2019-12-20 | 2022-04-08 | Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US20210193671A1 true US20210193671A1 (en) | 2021-06-24 |
Family
ID=71528094
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/724,010 Abandoned US20210193671A1 (en) | 2019-12-20 | 2019-12-20 | Method Of Forming A Device With Split Gate Non-volatile Memory Cells, HV Devices Having Planar Channel Regions And FINFET Logic Devices |
US17/716,950 Active US11594453B2 (en) | 2019-12-20 | 2022-04-08 | Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/716,950 Active US11594453B2 (en) | 2019-12-20 | 2022-04-08 | Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices |
Country Status (3)
Country | Link |
---|---|
US (2) | US20210193671A1 (en) |
TW (1) | TWI752727B (en) |
WO (1) | WO2021126310A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11362100B2 (en) * | 2020-03-24 | 2022-06-14 | Silicon Storage Technology, Inc. | FinFET split gate non-volatile memory cells with enhanced floating gate to floating gate capacitive coupling |
WO2023172279A1 (en) * | 2022-03-08 | 2023-09-14 | Silicon Storage Technology, Inc. | Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11532354B2 (en) * | 2020-03-22 | 2022-12-20 | Silicon Storage Technology, Inc. | Precision tuning of a page or word of non-volatile memory cells and associated high voltage circuits for an analog neural memory array in an artificial neural network |
CN115084155A (en) * | 2021-03-11 | 2022-09-20 | 联华电子股份有限公司 | Silicon-oxygen-nitrogen-oxygen-silicon memory cell for fin field effect transistor and forming method |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6747310B2 (en) | 2002-10-07 | 2004-06-08 | Actrans System Inc. | Flash memory cells with separated self-aligned select and erase gates, and process of fabrication |
US7315056B2 (en) | 2004-06-07 | 2008-01-01 | Silicon Storage Technology, Inc. | Semiconductor memory array of floating gate memory cells with program/erase and select gates |
US7423310B2 (en) | 2004-09-29 | 2008-09-09 | Infineon Technologies Ag | Charge-trapping memory cell and charge-trapping memory device |
KR101100428B1 (en) | 2005-09-23 | 2011-12-30 | 삼성전자주식회사 | SRC (Silicon iihhOxide) and method of manufacturing a semiconductor device using the same |
US20090039410A1 (en) | 2007-08-06 | 2009-02-12 | Xian Liu | Split Gate Non-Volatile Flash Memory Cell Having A Floating Gate, Control Gate, Select Gate And An Erase Gate With An Overhang Over The Floating Gate, Array And Method Of Manufacturing |
US7888729B2 (en) * | 2008-08-26 | 2011-02-15 | International Business Machines Corporation | Flash memory gate structure for widened lithography window |
US8461640B2 (en) | 2009-09-08 | 2013-06-11 | Silicon Storage Technology, Inc. | FIN-FET non-volatile memory cell, and an array and method of manufacturing |
US9543153B2 (en) * | 2014-07-16 | 2017-01-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Recess technique to embed flash memory in SOI technology |
US9793280B2 (en) * | 2015-03-04 | 2017-10-17 | Silicon Storage Technology, Inc. | Integration of split gate flash memory array and logic devices |
US9634018B2 (en) | 2015-03-17 | 2017-04-25 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cell with 3D finFET structure, and method of making same |
KR102056995B1 (en) | 2015-11-03 | 2019-12-17 | 실리콘 스토리지 테크놀로지 인크 | Isolated gate nonvolatile flash memory cell with metal gates and method of manufacturing same |
US9985042B2 (en) * | 2016-05-24 | 2018-05-29 | Silicon Storage Technology, Inc. | Method of integrating FinFET CMOS devices with embedded nonvolatile memory cells |
US9911867B2 (en) * | 2016-07-01 | 2018-03-06 | Globalfoundries Singapore Pte. Ltd. | Fin-based nonvolatile memory structures, integrated circuits with such structures, and methods for fabricating same |
US10714634B2 (en) * | 2017-12-05 | 2020-07-14 | Silicon Storage Technology, Inc. | Non-volatile split gate memory cells with integrated high K metal control gates and method of making same |
US10312247B1 (en) | 2018-03-22 | 2019-06-04 | Silicon Storage Technology, Inc. | Two transistor FinFET-based split gate non-volatile floating gate flash memory and method of fabrication |
US10468428B1 (en) * | 2018-04-19 | 2019-11-05 | Silicon Storage Technology, Inc. | Split gate non-volatile memory cells and logic devices with FinFET structure, and method of making same |
-
2019
- 2019-12-20 US US16/724,010 patent/US20210193671A1/en not_active Abandoned
-
2020
- 2020-06-22 WO PCT/US2020/038975 patent/WO2021126310A1/en active Application Filing
- 2020-11-16 TW TW109139860A patent/TWI752727B/en active
-
2022
- 2022-04-08 US US17/716,950 patent/US11594453B2/en active Active
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11362100B2 (en) * | 2020-03-24 | 2022-06-14 | Silicon Storage Technology, Inc. | FinFET split gate non-volatile memory cells with enhanced floating gate to floating gate capacitive coupling |
WO2023172279A1 (en) * | 2022-03-08 | 2023-09-14 | Silicon Storage Technology, Inc. | Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate |
Also Published As
Publication number | Publication date |
---|---|
WO2021126310A1 (en) | 2021-06-24 |
TWI752727B (en) | 2022-01-11 |
US20220231037A1 (en) | 2022-07-21 |
US11594453B2 (en) | 2023-02-28 |
TW202139433A (en) | 2021-10-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9887206B2 (en) | Method of making split gate non-volatile memory cell with 3D FinFET structure | |
US11594453B2 (en) | Method of forming a device with split gate non-volatile memory cells, HV devices having planar channel regions and FINFET logic devices | |
TWI525840B (en) | Split gate memory cell with base stress source region and manufacturing method thereof | |
TWI714011B (en) | Split gate non-volatile memory cells and logic devices with finfet structure, and method of making same | |
TWI709247B (en) | Split gate non-volatile memory cells with three-dimensional finfet structure, and method of making same | |
CN115152020B (en) | Method of forming an apparatus having a FINFET split gate non-volatile memory cell and a FINFET logic device | |
US11315940B2 (en) | Method of forming a device with planar split gate non-volatile memory cells, high voltage devices and FinFET logic devices | |
US20230290864A1 (en) | Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate | |
EP4214756B1 (en) | Method of forming a device with planar split gate non-volatile memory cells, high voltage devices and finfet logic devices | |
US20230189520A1 (en) | Split gate non-volatile memory cells, hv and logic devices with finfet structures, and method of making same | |
WO2023172279A1 (en) | Method of forming a device with planar split gate non-volatile memory cells, planar hv devices, and finfet logic devices on a substrate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JOURBA, SERGUEI;DECOBERT, CATHERINE;ZHOU, FENG;AND OTHERS;REEL/FRAME:052248/0893 Effective date: 20200102 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305 Effective date: 20200327 |
|
AS | Assignment |
Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:052856/0909 Effective date: 20200529 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612 Effective date: 20201217 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474 Effective date: 20210528 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: GRANT OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:058214/0625 Effective date: 20211117 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059263/0001 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059263/0001 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059263/0001 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059263/0001 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059263/0001 Effective date: 20220218 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0335 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0335 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0335 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0335 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0335 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |