US20190355396A1 - Control method for memory device - Google Patents
Control method for memory device Download PDFInfo
- Publication number
- US20190355396A1 US20190355396A1 US16/526,589 US201916526589A US2019355396A1 US 20190355396 A1 US20190355396 A1 US 20190355396A1 US 201916526589 A US201916526589 A US 201916526589A US 2019355396 A1 US2019355396 A1 US 2019355396A1
- Authority
- US
- United States
- Prior art keywords
- potential
- selection gates
- electrode
- supplying
- word line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 29
- 239000010410 layer Substances 0.000 description 94
- 239000004065 semiconductor Substances 0.000 description 40
- 239000011229 interlayer Substances 0.000 description 9
- 230000006870 function Effects 0.000 description 8
- 230000004048 modification Effects 0.000 description 8
- 238000012986 modification Methods 0.000 description 8
- 230000003071 parasitic effect Effects 0.000 description 8
- 230000008859 change Effects 0.000 description 5
- 230000000052 comparative effect Effects 0.000 description 5
- 238000010586 diagram Methods 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 230000000149 penetrating effect Effects 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 230000014759 maintenance of location Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/147—Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/08—Address circuits; Decoders; Word-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5628—Programming or writing circuits; Data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5642—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/12—Programming voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/22—Safety or protection circuits preventing unauthorised or accidental access to memory cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/30—Power supply circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3418—Disturbance prevention or evaluation; Refreshing of disturbed memory data
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/32—Timing circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
- G11C2029/5004—Voltage
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/08—Word line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, for word lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
Definitions
- Embodiments described herein relate generally to a control method for a memory device.
- a NAND memory device has a memory cell array with a three-dimensional structure including a plurality of stacked electrode layers and channel layers penetrating the electrode layers in a stacking direction. Different potentials are applied to the plurality of electrode layers, respectively, and the memory cell array is driven by potential differences between the electrode layers and the channel layers.
- it is typically effective to make the electrode layers thinner so as to increase the number of stacked electrode layers and to make the interlayer insulating layers electrically isolating the electrode layers from one another thinner.
- FIG. 1 is a perspective view showing a memory device according to an embodiment.
- FIGS. 2A and 2B are schematic diagrams showing the memory device according to an embodiment.
- FIG. 3 is a timing chart showing an operation performed by the memory device according to an embodiment.
- FIG. 4 is a timing chart showing an operation performed by a memory device according to a first comparative example.
- FIG. 5 is a timing chart showing an operation performed by a memory device according to a first modification of an embodiment.
- FIG. 6 is a schematic cross-sectional view showing an operation performed by a memory device according to a second modification of an embodiment.
- FIG. 7 is a timing chart showing an operation performed by the memory device according to a second modification of the embodiment.
- FIG. 8A is a cross-sectional view showing a configuration of a memory device according to a second comparative example.
- FIG. 8B is a timing chart showing an operation performed by this memory device.
- FIG. 9 is a timing chart showing an operation performed by a memory device according to a third modification of an embodiment.
- a method of controlling a memory device includes supplying a second potential having a first value to a second electrode and simultaneously, or thereafter, supplying a third potential to a third electrode, and thereafter stopping supply of the third potential such that the potential of the third electrode decays while reducing the potential of the second electrode, and thereafter supplying a first potential to a first electrode.
- each section will be described using an X-axis, a Y-axis, and a Z-axis shown in the drawings.
- the X-axis, the Y-axis, and the Z-axis are orthogonal to one another and represent an X direction, a Y direction, and a Z direction, respectively.
- the description will be often given while assuming that the positive Z direction is an upward direction and an opposite direction thereto is a lower direction.
- FIG. 1 is a perspective view showing a memory cell array MCA of a memory device 1 according to an embodiment.
- the memory device 1 is, for example, a NAND nonvolatile memory device and includes memory cells disposed three-dimensionally therein.
- the memory device 1 includes a conductive layer (hereinafter, “source layer 10 ”), selection gates SGS, word lines WL, and selection gates SGD.
- the selection gates SGS are stacked on the source layer 10 with interlayer insulating films 20 therebetween.
- the word lines WL are stacked on the selection gates SGS with interlayer insulating films 20 therebetween.
- the selection gates SGD are stacked on the word lines WL with interlayer insulating films 20 therebetween.
- the selection gates SGS, the word lines WL, and the selection gates SGD have a two dimensional layout in the X and Y directions.
- the selection gates SGD are divided into two groups spaced from each other in the X direction by, for example, an insulating layer 30 .
- the insulating layer 30 is provided above the word lines WL and extends in the Y direction. Owing to this, selection gates SGDA and SGDB are disposed side by side over the word lines WL.
- the selection gates SGDA and SGDB include, for example, a plurality of selection gates SGD.
- the source layer 10 is, for example, a P-well provided on a silicon substrate (not shown). Alternatively, the source layer 10 maybe a polysilicon layer or a metal layer provided on a silicon substrate (not shown) with an interlayer insulating film (not shown) therebetween.
- the selection gates SGS, the word lines WL, and the selection gates SGD are metal layers containing, for example, tungsten (W).
- the interlayer insulating films 20 and the insulating layer 30 are electric insulators containing, for example, silicon oxide.
- the memory device 1 also includes a plurality of columnar bodies CL.
- the columnar bodies CL penetrate through the selection gates SGS, the word lines WL, and the selection gates SGD, and extend in the Z direction that is a stacking direction of the columnar bodies CL.
- the memory device 1 further includes a plurality of bit lines BL and a source line SL provided above the selection gates SGD.
- the columnar bodies CL are each electrically connected to one bit line BL through a contact plug V 1 .
- one of the columnar bodies CL that share the selection gate SGDA and one of the columnar bodies CL that share the selection gate SGDB are electrically connected to one bit line BL.
- the source line SL is electrically connected to the source layer 10 by a source contact LI.
- the source contact L 1 is a flat conductive body that extends in the Y direction and the Z direction alongside surfaces of the stacked selection gates SGS, word lines WL and selection gates SGD.
- FIG. 1 does not show an insulating layer 23 that is provided between the source contact L 1 and the word lines WL and selection gates SGS, and SGD, and an interlayer insulating film 25 provided between the selection gate SGD and the bit lines BL (see FIG. 2B ).
- FIGS. 2A and 2B are schematic diagrams showing the memory device 1 according to the embodiment.
- FIG. 2A is a block diagram showing a configuration of the memory device 1 .
- FIG. 2B is a schematic sectional diagram showing part of the memory device 1 sectioned along an X-Z plane.
- the memory device 1 includes the memory cell array MCA, a sense amplifier SA, a row decoder RD, and a control unit CU.
- the sense amplifier SA is electrically connected to the memory cell array MCA through the bit lines BL.
- the row decoder RD is electrically connected to the memory cell array through the gate interconnections GL.
- the control unit CU controls operation of the memory cell array MCA through the sense amplifier SA and the row decoder RD.
- the sense amplifier SA, the row decoder RD, and the control unit CU are provided in a circuit disposed, for example, around the periphery of the memory cell array MCA. Furthermore, the sense amplifier SA, the row decoder RD, and the control unit CU are not necessarily disposed in the circuit as regions separated from one another, but the circuit may include functions of the sense amplifier SA, the row decoder RD, and the control unit CU as a whole.
- a plurality of electrode layers are stacked on the source layer 10 with the interlayer insulating films 20 located between adjacent electrode layers in the Z direction.
- the plurality of electrode layers is electrically connected to the row decoder RD through the gate interconnections GL ( FIG. 2A ).
- the plurality of electrode layers function as the selection gates SGS, the word lines WL, and the selection gates SGD, having potentials supplied thereto from, for example, the row decoder RD.
- the electrode layers include, in order from the source layer 10 , selection gates SGSB and SGS, word lines WLS 0 , WLS 1 , WL, WLD 1 , and WLD 0 , and the selection gates SGD.
- the word lines WLS 0 , WLS 1 , WLD 1 , and WLD 0 are so-called dummy word lines.
- the columnar bodies CL penetrate the electrode layers in the Z direction and each includes, for example, a semiconductor layer 40 , an insulating layer 50 , and an insulating core 60 .
- the insulating core 60 extends in the Z direction within each columnar body CL.
- the semiconductor layer 40 surrounds the side surfaces of the insulating core 60 and extends in the Z direction along the insulating core 60 .
- the insulating layer 50 extends in the Z direction between the electrode layers and the semiconductor layer 40 .
- the insulating layer 50 surrounds the side surfaces of the semiconductor layer 40 .
- the memory device 1 includes semiconductor channels 70 provided between, for example, the source layer 10 and the columnar bodies CL.
- the semiconductor channels 70 each penetrate the selection gate SGSB in the Z direction and electrically connects the source layer 10 to the semiconductor layer 40 .
- the source contact L 1 penetrates and divides the electrode layers in the X direction and is connected to the source layer 10 .
- An insulating layer 23 is provided between the source contact L 1 and the electrode layers to electrically isolate the source contact L 1 from the electrode layers.
- the memory cells MC are formed where a semiconductor layer 40 penetrates a word line WL.
- that portion located between the semiconductor layer 40 and a word line WL functions as a charge retention layer of a corresponding memory cell MC.
- the semiconductor layer 40 functions as a channel shared among a plurality of memory cells MC, while each word line WL functions as a control gate of a memory cell MC along the semiconductor layer 40 .
- the insulating layer 50 has, for example, an ONO structure in which a first silicon oxide film, a silicon nitride film, and a second silicon oxide film are stacked in sequence from the word lines WL to the semiconductor layer 40 , and the insulating layer retains electric charges injected from the semiconductor layer 40 by a potential difference between the word line WL and the semiconductor layer 40 , and it also releases the electric charges to the semiconductor layer 40 .
- selection transistors STS are provided in portions where the semiconductor layer 40 and the semiconductor channel 70 penetrate a plurality of selection gates SGS.
- selection transistors STD are provided in portions where the semiconductor layer 40 penetrates a plurality of selection gates SGD.
- the semiconductor layer 40 also functions as the channel of the selection transistors STD and STS, and the selection gates SGS and SGD function as gate electrodes of the selection transistors STD and STS, respectively.
- the part of the insulating film 50 located between the semiconductor layer 40 and the selection gates SGS and between the semiconductor layer 40 and the selection gates SGD functions as a gate insulating film.
- a gate insulating film which is not specifically depicted, is provided between the selection gate SGSB and the semiconductor channel 70 .
- FIG. 3 is a timing chart showing an operation performed by the memory device 1 according to an embodiment.
- predetermined potentials are supplied from the row decoder RD to the word lines WL, WLD 0 , and WLD 1 and the selection gates SGDA and SGDB.
- the operation performed by the memory device 1 will now be described while assuming that a first potential V 1 is supplied to the word line WL and the word line WLD 1 , a second potential V 2 is supplied to the word line WLD 0 , a third potential V 3 is supplied to the selection gate SGDA, and a fourth potential V 4 is supplied to the selection gate SGDB.
- data is written to the memory cells MC during a period from time T 0 to T 6 .
- Procedures for writing data to the memory cells MC will now be described with reference to FIG. 3 .
- the memory cells MC to which data is written are disposed in, for example, the semiconductor layers penetrating the selection gate SGDA.
- the selection gate SGDA is SGD SEL and the other drain-side selection gate, for example, the selection gate SGDB, is SGD USEL .
- the selection transistor including the selection gate SGD SEL is STD SEL
- the selection transistor including the selection gate SGD USEL is STD USEL .
- the word line WL connected to the memory cells MC selected to write data thereto is WL SEL and other word lines WL are WL USEL .
- the second potential V 2 is supplied to the word line WLD 0 .
- the second potential V 2 is continuously applied to the word line WLD 0 until time T 6 .
- the third potential V 3 is supplied to the selection gate SGD SEL and the fourth potential V 4 is supplied to the selection gate SGD USEL .
- both the selection transistors STD SEL and STD USEL are turned on.
- a potential of the bit lines (Prog) connected to the channel layers (semiconductor layers 40 ) of the memory cells MC selected to write data thereto is zero V, and a potential of 0.2 V is supplied to the bit lines (Inhibit) connected to the channel layers (semiconductor layers 40 ) shared only among the unselected memory cells MC.
- the first potential V 1 is supplied to the word lines WL penetrated by the semiconductor layers 40 including the selected memory cells MC and to the word line WLD 1 .
- the first potential V 1 is, for example, a potential V pass for turning on memory cell transistors.
- a potential V 3 ′ is supplied to the selection gate SGD SEL to turn on the selection transistor STD SEL .
- the potential V 3 ′ is lower than the potential V 3 and is, for example, 0.2 V.
- the potential of the word line WL SEL connected to the selected memory cells MC is increased to the potential V 1 ′.
- the potential V 1 ′ is, for example, a program voltage V PG .
- data can be written to the selected memory cells MC by injecting carriers to the charge retention layers of the selected memory cells MC.
- the potential V 1 ′ is applied until, for example, time T 6 .
- a potential of, for example, 0.2 V is supplied to the selection gates SGS. Owing to this, the selection transistors STS are turned off. From the time T 4 to T 6 , the selection transistor STD USEL is turned off. Therefore, the potential of the semiconductor layers 40 penetrating the selection gate SGD USEL becomes a floating potential. Furthermore, the potential of the semiconductor layers 40 connected to the bit lines BL (Inhibit) is 0.2 V even where the semiconductor layers 40 penetrate the selection gate SGD SEL .
- FIG. 4 is a timing chart showing an operation performed by a memory device according to a first comparative example.
- the second potential V 2 is supplied to the word line WLD 0 . That is, the second voltage V 2 is supplied to the word line WLD 0 synchronously with the first potential V 1 supplied to the other word lines WL.
- the word line WLD 0 is the word line WL closest to the selection gate SGD, and a parasitic capacitance C DS (see FIG. 2B ) is present between the word line WLD 0 and the selection gate SGD. Owing to this, an induced potential V F accompanying a potential change of the word line WLD 0 is induced in the selection gate SGD.
- the third potential V 3 and the fourth potential V 4 supplied from the row decoder RD to the selection gates SGD are supplied from lead portions on ends of the selection gates SGD. Therefore, responses of the selection transistors STD located a distance from the end portions are delayed by the parasitic resistance of the selection gate SGD and delay waveforms as indicated by, for example, a potential V E shown in FIG. 4 are generated. In such a case, the potential of the selection gate SGD USEL at the time T 4 does not fall sufficiently. When the induced potential V F is further superimposed on the potential, the selection transistor STD USEL which is supposed to be turned off is turned on.
- the potential of the semiconductor layer 40 that functions as the channel layer of the selection transistor STD USEL does not become the floating potential, which often causes data to be written to the unselected memory cells MC.
- the selection transistors STD SEL penetrated by the channel layers (semiconductor layers 40 ) connected to the bit lines (Inhibit) are turned on, which often causes data to be written to the unselected memory cells MC.
- the second potential V 2 is supplied to the word line WLD 0 at the time T 1 and is kept until the time T 6 as is illustrated in FIG. 3 .
- a potential fluctuation of the word lines WL is thereby shielded and the induced potential V F is not induced to the selection gate SGD. It is, therefore, possible to prevent the selection transistors STD from malfunctioning and prevent data from being erroneously written to the memory cells MC.
- the timing chart shown in FIG. 3 is given as an example and the timing chart is not always limited to that shown in FIG. 3 .
- the second potential V 2 supplied to the word line WLD 0 may be supplied simultaneously with the third potential V 3 and the fourth potential V 4 supplied to the selection gates SGD.
- the second potential V 2 is supplied to the word line WLD 0 preferably before the time T 3 at which the third voltage V 3 and the fourth voltage V 4 are made to fall.
- the second potential V 2 may be also supplied to the word line WLD 1 to intensify shielding of the selection gates SGD against the potential fluctuation of the word lines WL.
- FIG. 5 is a timing chart showing an operation performed by the memory device 1 according to a first modification of the embodiment.
- the second potential V 2 is supplied to the word line WLD 0 synchronously with the supply of the third potential V 3 and the fourth potential V 4 to the selection gates SGD. That is, the second potential V 2 is supplied to the word line WLD 0 at the time T 2 , allowed to fall off at the time, and thereafter maintained at the potential V 2 ′ lower than the second potential V 2 .
- the third potential V 3 and the fourth potential V 4 are supplied to the selection gates SGD at the time T 2 , and supply thereof is stopped at the time T 3 .
- An inductive effect via the parasitic capacitance C DS between the word line WLD 0 and the selection gate SGD causes, for example, the third potential V 3 and the fourth potential V 4 to change with a change in the second potential V 2 . It is thereby possible to increase a response speed of the selection transistors STD. This can, in turn, reduce an influence of the parasitic resistances of the selection gates SGD on the selection transistors STD located spaced from the potential supply ends of the selection gates SGD.
- FIG. 6 is a schematic cross-sectional view showing a second modification of the embodiment.
- a selection gate SGDT is provided on an uppermost layer of the selection gates SGD.
- a common potential is supplied from the row decoder RD to a plurality of selection gates SGD stacked on the word lines WL.
- a fifth potential V 5 different from the potential supplied to the selection gates SGD is supplied to the selection gate SGDT.
- FIG. 7 is a timing chart showing an operation performed by the memory device 2 .
- the fifth potential V 5 is supplied to the selection gate SGDT at, for example, the time T 1 and maintained until the time T 6 . That is, the fifth potential V 5 is supplied synchronously with, for example, the second potential V 2 supplied to the word line WLD 0 .
- FIG. 8A is a cross-sectional view showing a configuration of a memory device according to a second comparative example. As shown in FIG. 8A , in this example, the selection gate SGDT is not provided and a parasitic capacitance C BS is present between the uppermost layer of the selection gates SGD and the bit lines BL.
- FIG. 8B is a timing chart showing an operation performed by the memory device according to the second comparative example. It is assumed, for example, that the selection gate SGD is SGD SEL and the bit lines BL are the bit lines (Inhibit) connected to the channel layers (semiconductor layers 40 ) shared only among the unselected memory cells MC.
- the third potential V 3 is supplied to the selection gate SGD SEL at the time T 2 , and allowed to fall at the time T 3 . Furthermore, the third potential V 3 ′ is supplied to the selection gate SGD SEL at the time T 4 .
- a potential V BL (for example, 0.2 V) is supplied to the bit lines BL (Inhibit). It is often preferable, for example, that supply of the potential V BL to the bit lines (Inhibit) is stopped to make the potential of the bit lines BL (Inhibit) become a floating potential. However, if the supply of the potential V BL is stopped at time T 3 ′ just after the third potential V 3 is allowed to fall, the potential of the bit lines BL (Inhibit) falls with a fall in the potential of the selection gate SGD SEL because of the parasitic capacitance C BS .
- V BL for example, 0.2 V
- the potential of the bit lines BL (Inhibit) falls from the potential V BL , resulting in an increase in a potential difference between the semiconductor layers 40 connected to the bit lines BL (Inhibit) and the selection gate SGD SEL .
- the memory device 2 can shield the bit lines BL from the selection gate SGD and prevent data from being erroneously written to the memory cells MC by providing the selection gate SGDT.
- Timing of supplying the fifth potential V 5 to the selection gate SGDT is not limited to the example shown in FIG. 7 .
- the fifth potential V 5 may be supplied at, for example, the time T 2 synchronously with the supply of the third potential V 3 .
- the fifth potential V 5 is supplied to the selection gate SGDT preferably before the time T 3 at which the third potential V 3 is allowed to fall.
- FIG. 9 is a timing chart showing an operation performed by the memory device 1 according to a third modification of the embodiment.
- a seventh potential V 7 is supplied from the row decoder RD to the word line WLS 0 (see FIG. 2B ) located between the selection gate SGS and the word line WL.
- a sixth potential V 6 is supplied to the selection gates SGS.
- the sixth potential V 6 is, for example, zero V and the selection transistors STS are turned off.
- a parasitic capacitance C SS (see FIG. 2B ) is present between the word line WLS 0 and the selection gate SGS.
- the seventh potential V 7 is supplied at the time T 1 and maintained on until the time T 6 . It is thereby possible to shield the selection gates SGS against a potential change of the word lines WL and prevent the selection transistors STS from malfunctioning. That is, it is possible to prevent a potential fluctuation of the selection gates SGS induced by the potential change of the word lines WL and prevent the selection transistors STS from being turned on.
- Timing of supplying the seventh potential V 7 to the word line WLS 0 is not limited to the example shown in FIG. 9 .
- the seventh potential V 7 may be supplied at, for example, the time T 2 .
- the seventh potential V 7 is preferably supplied before the time T 4 at which the first potential V 1 is supplied to the word lines WL.
- the seventh potential V 7 may also be supplied to the word line WLS 1 located between the word lines WLS 0 and WL to intensify shielding of the selection gates SGS.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Computer Security & Cryptography (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Read Only Memory (AREA)
- Microelectronics & Electronic Packaging (AREA)
Abstract
According to one embodiment, a method of controlling a memory device includes supplying a second potential having a first value to a second electrode and simultaneously, or thereafter, supplying a third potential to a third electrode, and thereafter stopping supply of the third potential such that the potential of the third electrode decays while reducing the potential of the second electrode, and thereafter supplying a first potential to the first electrode.
Description
- This application is a continuation of U.S. patent application Ser. No. 15/910,410, filed on Mar. 2, 2018, which is based upon and claims the benefit of priority from Japanese Patent Application No. 2017-173233, filed Sep. 8, 2017, the entire contents of each of which are incorporated herein by reference.
- Embodiments described herein relate generally to a control method for a memory device.
- The development of a memory device that includes memory cells disposed three-dimensionally is ongoing. For example, a NAND memory device has a memory cell array with a three-dimensional structure including a plurality of stacked electrode layers and channel layers penetrating the electrode layers in a stacking direction. Different potentials are applied to the plurality of electrode layers, respectively, and the memory cell array is driven by potential differences between the electrode layers and the channel layers. To increase a degree of integration of the memory cell array having such a configuration, it is typically effective to make the electrode layers thinner so as to increase the number of stacked electrode layers and to make the interlayer insulating layers electrically isolating the electrode layers from one another thinner. However, making the electrode layers thinner increases the electrical resistance of the electrode layers, which is disadvantageous, and making the interlayer insulating films thinner disadvantageously increases the parasitic capacitances between the electrode layers. This will cause a delay in operating speed within the memory cell array and possible cause memory cells to malfunction.
-
FIG. 1 is a perspective view showing a memory device according to an embodiment. -
FIGS. 2A and 2B are schematic diagrams showing the memory device according to an embodiment. -
FIG. 3 is a timing chart showing an operation performed by the memory device according to an embodiment. -
FIG. 4 is a timing chart showing an operation performed by a memory device according to a first comparative example. -
FIG. 5 is a timing chart showing an operation performed by a memory device according to a first modification of an embodiment. -
FIG. 6 is a schematic cross-sectional view showing an operation performed by a memory device according to a second modification of an embodiment. -
FIG. 7 is a timing chart showing an operation performed by the memory device according to a second modification of the embodiment. -
FIG. 8A is a cross-sectional view showing a configuration of a memory device according to a second comparative example. -
FIG. 8B is a timing chart showing an operation performed by this memory device. -
FIG. 9 is a timing chart showing an operation performed by a memory device according to a third modification of an embodiment. - In general, according to one embodiment, a method of controlling a memory device includes supplying a second potential having a first value to a second electrode and simultaneously, or thereafter, supplying a third potential to a third electrode, and thereafter stopping supply of the third potential such that the potential of the third electrode decays while reducing the potential of the second electrode, and thereafter supplying a first potential to a first electrode.
- Embodiments will be described hereinafter with reference to the drawings. In the drawings, the same aspects are denoted by the same reference signs and the detailed description of the repeated aspects may be omitted as appropriate, and different aspects will be described. It is noted that the drawings are either schematic or conceptual and the relationship between a thickness and a width of each section, a proportion of magnitudes of sections, and the like are not necessarily identical to actual devices. Furthermore, the same aspects may be illustrated with different sizes or different proportions depending on the drawing.
- Moreover, a disposition and a configuration of each section will be described using an X-axis, a Y-axis, and a Z-axis shown in the drawings. The X-axis, the Y-axis, and the Z-axis are orthogonal to one another and represent an X direction, a Y direction, and a Z direction, respectively. The description will be often given while assuming that the positive Z direction is an upward direction and an opposite direction thereto is a lower direction.
-
FIG. 1 is a perspective view showing a memory cell array MCA of amemory device 1 according to an embodiment. Thememory device 1 is, for example, a NAND nonvolatile memory device and includes memory cells disposed three-dimensionally therein. - As shown in
FIG. 1 , thememory device 1 includes a conductive layer (hereinafter, “source layer 10”), selection gates SGS, word lines WL, and selection gates SGD. The selection gates SGS are stacked on thesource layer 10 withinterlayer insulating films 20 therebetween. The word lines WL are stacked on the selection gates SGS withinterlayer insulating films 20 therebetween. The selection gates SGD are stacked on the word lines WL withinterlayer insulating films 20 therebetween. The selection gates SGS, the word lines WL, and the selection gates SGD have a two dimensional layout in the X and Y directions. - The selection gates SGD are divided into two groups spaced from each other in the X direction by, for example, an
insulating layer 30. Theinsulating layer 30 is provided above the word lines WL and extends in the Y direction. Owing to this, selection gates SGDA and SGDB are disposed side by side over the word lines WL. The selection gates SGDA and SGDB include, for example, a plurality of selection gates SGD. - The
source layer 10 is, for example, a P-well provided on a silicon substrate (not shown). Alternatively, thesource layer 10 maybe a polysilicon layer or a metal layer provided on a silicon substrate (not shown) with an interlayer insulating film (not shown) therebetween. The selection gates SGS, the word lines WL, and the selection gates SGD are metal layers containing, for example, tungsten (W). Theinterlayer insulating films 20 and theinsulating layer 30 are electric insulators containing, for example, silicon oxide. - The
memory device 1 also includes a plurality of columnar bodies CL. The columnar bodies CL penetrate through the selection gates SGS, the word lines WL, and the selection gates SGD, and extend in the Z direction that is a stacking direction of the columnar bodies CL. Thememory device 1 further includes a plurality of bit lines BL and a source line SL provided above the selection gates SGD. - The columnar bodies CL are each electrically connected to one bit line BL through a contact plug V1. For example, one of the columnar bodies CL that share the selection gate SGDA and one of the columnar bodies CL that share the selection gate SGDB are electrically connected to one bit line BL. The source line SL is electrically connected to the
source layer 10 by a source contact LI. The source contact L1 is a flat conductive body that extends in the Y direction and the Z direction alongside surfaces of the stacked selection gates SGS, word lines WL and selection gates SGD. - For ease of illustrating a structure of the
memory device 1,FIG. 1 does not show aninsulating layer 23 that is provided between the source contact L1 and the word lines WL and selection gates SGS, and SGD, and aninterlayer insulating film 25 provided between the selection gate SGD and the bit lines BL (seeFIG. 2B ). -
FIGS. 2A and 2B are schematic diagrams showing thememory device 1 according to the embodiment.FIG. 2A is a block diagram showing a configuration of thememory device 1.FIG. 2B is a schematic sectional diagram showing part of thememory device 1 sectioned along an X-Z plane. - As shown in
FIG. 2A , thememory device 1 includes the memory cell array MCA, a sense amplifier SA, a row decoder RD, and a control unit CU. The sense amplifier SA is electrically connected to the memory cell array MCA through the bit lines BL. The row decoder RD is electrically connected to the memory cell array through the gate interconnections GL. The control unit CU controls operation of the memory cell array MCA through the sense amplifier SA and the row decoder RD. - The sense amplifier SA, the row decoder RD, and the control unit CU are provided in a circuit disposed, for example, around the periphery of the memory cell array MCA. Furthermore, the sense amplifier SA, the row decoder RD, and the control unit CU are not necessarily disposed in the circuit as regions separated from one another, but the circuit may include functions of the sense amplifier SA, the row decoder RD, and the control unit CU as a whole.
- As shown in
FIG. 2B , a plurality of electrode layers are stacked on thesource layer 10 with the interlayer insulatingfilms 20 located between adjacent electrode layers in the Z direction. The plurality of electrode layers is electrically connected to the row decoder RD through the gate interconnections GL (FIG. 2A ). The plurality of electrode layers function as the selection gates SGS, the word lines WL, and the selection gates SGD, having potentials supplied thereto from, for example, the row decoder RD. In this example, the electrode layers include, in order from thesource layer 10, selection gates SGSB and SGS, word lines WLS0, WLS1, WL, WLD1, and WLD0, and the selection gates SGD. The word lines WLS0, WLS1, WLD1, and WLD0 are so-called dummy word lines. - The columnar bodies CL penetrate the electrode layers in the Z direction and each includes, for example, a
semiconductor layer 40, an insulatinglayer 50, and an insulatingcore 60. The insulatingcore 60 extends in the Z direction within each columnar body CL. Thesemiconductor layer 40 surrounds the side surfaces of the insulatingcore 60 and extends in the Z direction along the insulatingcore 60. The insulatinglayer 50 extends in the Z direction between the electrode layers and thesemiconductor layer 40. The insulatinglayer 50 surrounds the side surfaces of thesemiconductor layer 40. - The
memory device 1 includessemiconductor channels 70 provided between, for example, thesource layer 10 and the columnar bodies CL. Thesemiconductor channels 70 each penetrate the selection gate SGSB in the Z direction and electrically connects thesource layer 10 to thesemiconductor layer 40. Furthermore, the source contact L1 penetrates and divides the electrode layers in the X direction and is connected to thesource layer 10. An insulatinglayer 23 is provided between the source contact L1 and the electrode layers to electrically isolate the source contact L1 from the electrode layers. - In the
memory device 1, the memory cells MC are formed where asemiconductor layer 40 penetrates a word line WL. In each insulatinglayer 50, that portion located between thesemiconductor layer 40 and a word line WL functions as a charge retention layer of a corresponding memory cell MC. Thesemiconductor layer 40 functions as a channel shared among a plurality of memory cells MC, while each word line WL functions as a control gate of a memory cell MC along thesemiconductor layer 40. - The insulating
layer 50 has, for example, an ONO structure in which a first silicon oxide film, a silicon nitride film, and a second silicon oxide film are stacked in sequence from the word lines WL to thesemiconductor layer 40, and the insulating layer retains electric charges injected from thesemiconductor layer 40 by a potential difference between the word line WL and thesemiconductor layer 40, and it also releases the electric charges to thesemiconductor layer 40. - Further, selection transistors STS are provided in portions where the
semiconductor layer 40 and thesemiconductor channel 70 penetrate a plurality of selection gates SGS. In addition, selection transistors STD are provided in portions where thesemiconductor layer 40 penetrates a plurality of selection gates SGD. Thesemiconductor layer 40 also functions as the channel of the selection transistors STD and STS, and the selection gates SGS and SGD function as gate electrodes of the selection transistors STD and STS, respectively. The part of the insulatingfilm 50 located between thesemiconductor layer 40 and the selection gates SGS and between thesemiconductor layer 40 and the selection gates SGD functions as a gate insulating film. Moreover, a gate insulating film, which is not specifically depicted, is provided between the selection gate SGSB and thesemiconductor channel 70. -
FIG. 3 is a timing chart showing an operation performed by thememory device 1 according to an embodiment. For example, predetermined potentials are supplied from the row decoder RD to the word lines WL, WLD0, and WLD1 and the selection gates SGDA and SGDB. The operation performed by thememory device 1 will now be described while assuming that a first potential V1 is supplied to the word line WL and the word line WLD1, a second potential V2 is supplied to the word line WLD0, a third potential V3 is supplied to the selection gate SGDA, and a fourth potential V4 is supplied to the selection gate SGDB. - In an example shown in
FIG. 3 , data is written to the memory cells MC during a period from time T0 to T6. Procedures for writing data to the memory cells MC will now be described with reference toFIG. 3 . - It is assumed that the memory cells MC to which data is written are disposed in, for example, the semiconductor layers penetrating the selection gate SGDA. In the following description, it is assumed, for example, that the selection gate SGDA is SGDSEL and the other drain-side selection gate, for example, the selection gate SGDB, is SGDUSEL. It is also assumed that the selection transistor including the selection gate SGDSEL is STDSEL, and the selection transistor including the selection gate SGDUSEL is STDUSEL. Furthermore, it is assumed that the word line WL connected to the memory cells MC selected to write data thereto is WLSEL and other word lines WL are WLUSEL.
- First, at time T1, the second potential V2 is supplied to the word line WLD0. The second potential V2 is continuously applied to the word line WLD0 until time T6.
- Next, at time T2, the third potential V3 is supplied to the selection gate SGDSEL and the fourth potential V4 is supplied to the selection gate SGDUSEL. As a result, both the selection transistors STDSEL and STDUSEL are turned on. Here, a potential of the bit lines (Prog) connected to the channel layers (semiconductor layers 40) of the memory cells MC selected to write data thereto is zero V, and a potential of 0.2 V is supplied to the bit lines (Inhibit) connected to the channel layers (semiconductor layers 40) shared only among the unselected memory cells MC.
- Next, at time T3, supply of the third potential V3 and the fourth potential V4 to the selection gates SGDSEL and SGDUSEL is stopped. The third potential V3 and the fourth potential V4 thereby fall off, and the voltage value decays from the applied potential to a lower potential to turn off the selection transistors STDSEL and STDUSEL. Voltage decay results in a gradual reduction of the voltage value over a period of time, and may occur as a result of stopping the application of a voltage to a conductor, such as a selection gate or word line. In this way, in a period from the time T2 to T3, the selection gates SGDSEL and SGDUSEL are turned on, so that carriers are discharged from the semiconductor layers 40. This can facilitate boosting potentials of the semiconductor layers 40 in a state in which the selection transistors STDUSEL and STS are turned off.
- Subsequently, at time T4, the first potential V1 is supplied to the word lines WL penetrated by the semiconductor layers 40 including the selected memory cells MC and to the word line WLD1. At this time, the first potential V1 is, for example, a potential Vpass for turning on memory cell transistors. At the same time, a potential V3′ is supplied to the selection gate SGDSEL to turn on the selection transistor STDSEL. The potential V3′ is lower than the potential V3 and is, for example, 0.2 V.
- Next, at time T5, the potential of the word line WLSEL connected to the selected memory cells MC is increased to the potential V1′. The potential V1′ is, for example, a program voltage VPG. For example, data can be written to the selected memory cells MC by injecting carriers to the charge retention layers of the selected memory cells MC. The potential V1′ is applied until, for example, time T6.
- From the time T1 to T6, a potential of, for example, 0.2 V is supplied to the selection gates SGS. Owing to this, the selection transistors STS are turned off. From the time T4 to T6, the selection transistor STDUSEL is turned off. Therefore, the potential of the semiconductor layers 40 penetrating the selection gate SGDUSEL becomes a floating potential. Furthermore, the potential of the semiconductor layers 40 connected to the bit lines BL (Inhibit) is 0.2 V even where the semiconductor layers 40 penetrate the selection gate SGDSEL. Owing to this, a potential difference between the potential V3′ of the selection gate SGDSEL and the potential of the semiconductor layers 40 is narrowed and the selection transistor STDSEL connected to the bit lines BL (Inhibit) is turned off. As a result, the potential of the semiconductor layers 40 connected to the bit lines BL (Inhibit) become the floating potential. Owing to this, the potential of the semiconductor layers 40 other than those that function as the channel layers of the selected memory cells MC becomes the floating potential, and the potential is boosted to follow, for example, the potential supplied to the word lines WL. Therefore, even if the program voltage VPG is supplied to the word lines WL, then the potential difference between the word lines WL and the semiconductor layers 40 is narrowed, and data is not written to unselected memory cells MC.
-
FIG. 4 is a timing chart showing an operation performed by a memory device according to a first comparative example. In this example, at the time T4, the second potential V2 is supplied to the word line WLD0. That is, the second voltage V2 is supplied to the word line WLD0 synchronously with the first potential V1 supplied to the other word lines WL. The word line WLD0 is the word line WL closest to the selection gate SGD, and a parasitic capacitance CDS (seeFIG. 2B ) is present between the word line WLD0 and the selection gate SGD. Owing to this, an induced potential VF accompanying a potential change of the word line WLD0 is induced in the selection gate SGD. - For example, the third potential V3 and the fourth potential V4 supplied from the row decoder RD to the selection gates SGD are supplied from lead portions on ends of the selection gates SGD. Therefore, responses of the selection transistors STD located a distance from the end portions are delayed by the parasitic resistance of the selection gate SGD and delay waveforms as indicated by, for example, a potential VE shown in
FIG. 4 are generated. In such a case, the potential of the selection gate SGDUSEL at the time T4 does not fall sufficiently. When the induced potential VF is further superimposed on the potential, the selection transistor STDUSEL which is supposed to be turned off is turned on. Owing to this, the potential of thesemiconductor layer 40 that functions as the channel layer of the selection transistor STDUSEL does not become the floating potential, which often causes data to be written to the unselected memory cells MC. Furthermore, the selection transistors STDSEL penetrated by the channel layers (semiconductor layers 40) connected to the bit lines (Inhibit) are turned on, which often causes data to be written to the unselected memory cells MC. - According to the present embodiment, by contrast, the second potential V2 is supplied to the word line WLD0 at the time T1 and is kept until the time T6 as is illustrated in
FIG. 3 . A potential fluctuation of the word lines WL is thereby shielded and the induced potential VF is not induced to the selection gate SGD. It is, therefore, possible to prevent the selection transistors STD from malfunctioning and prevent data from being erroneously written to the memory cells MC. - It is noted that the timing chart shown in
FIG. 3 is given as an example and the timing chart is not always limited to that shown inFIG. 3 . For example, the second potential V2 supplied to the word line WLD0 may be supplied simultaneously with the third potential V3 and the fourth potential V4 supplied to the selection gates SGD. Furthermore, the second potential V2 is supplied to the word line WLD0 preferably before the time T3 at which the third voltage V3 and the fourth voltage V4 are made to fall. Moreover, the second potential V2 may be also supplied to the word line WLD1 to intensify shielding of the selection gates SGD against the potential fluctuation of the word lines WL. -
FIG. 5 is a timing chart showing an operation performed by thememory device 1 according to a first modification of the embodiment. In this example, the second potential V2 is supplied to the word line WLD0 synchronously with the supply of the third potential V3 and the fourth potential V4 to the selection gates SGD. That is, the second potential V2 is supplied to the word line WLD0 at the time T2, allowed to fall off at the time, and thereafter maintained at the potential V2′ lower than the second potential V2. - The third potential V3 and the fourth potential V4 are supplied to the selection gates SGD at the time T2, and supply thereof is stopped at the time T3. An inductive effect via the parasitic capacitance CDS between the word line WLD0 and the selection gate SGD causes, for example, the third potential V3 and the fourth potential V4 to change with a change in the second potential V2. It is thereby possible to increase a response speed of the selection transistors STD. This can, in turn, reduce an influence of the parasitic resistances of the selection gates SGD on the selection transistors STD located spaced from the potential supply ends of the selection gates SGD.
-
FIG. 6 is a schematic cross-sectional view showing a second modification of the embodiment. In thememory device 2 shown inFIG. 6 , a selection gate SGDT is provided on an uppermost layer of the selection gates SGD. For example, a common potential is supplied from the row decoder RD to a plurality of selection gates SGD stacked on the word lines WL. On the other hand, a fifth potential V5 different from the potential supplied to the selection gates SGD is supplied to the selection gate SGDT. -
FIG. 7 is a timing chart showing an operation performed by thememory device 2. The fifth potential V5 is supplied to the selection gate SGDT at, for example, the time T1 and maintained until the time T6. That is, the fifth potential V5 is supplied synchronously with, for example, the second potential V2 supplied to the word line WLD0. -
FIG. 8A is a cross-sectional view showing a configuration of a memory device according to a second comparative example. As shown inFIG. 8A , in this example, the selection gate SGDT is not provided and a parasitic capacitance CBS is present between the uppermost layer of the selection gates SGD and the bit lines BL. -
FIG. 8B is a timing chart showing an operation performed by the memory device according to the second comparative example. It is assumed, for example, that the selection gate SGD is SGDSEL and the bit lines BL are the bit lines (Inhibit) connected to the channel layers (semiconductor layers 40) shared only among the unselected memory cells MC. - The third potential V3 is supplied to the selection gate SGDSEL at the time T2, and allowed to fall at the time T3. Furthermore, the third potential V3′ is supplied to the selection gate SGDSEL at the time T4.
- On the other hand, a potential VBL (for example, 0.2 V) is supplied to the bit lines BL (Inhibit). It is often preferable, for example, that supply of the potential VBL to the bit lines (Inhibit) is stopped to make the potential of the bit lines BL (Inhibit) become a floating potential. However, if the supply of the potential VBL is stopped at time T3′ just after the third potential V3 is allowed to fall, the potential of the bit lines BL (Inhibit) falls with a fall in the potential of the selection gate SGDSEL because of the parasitic capacitance CBS. Owing to this, the potential of the bit lines BL (Inhibit) falls from the potential VBL, resulting in an increase in a potential difference between the semiconductor layers 40 connected to the bit lines BL (Inhibit) and the selection gate SGDSEL. This often causes the selection transistors STD to be turned on and data to be erroneously written to the memory cells MC sharing the semiconductor layers 40 connected to the bit lines BL (Inhibit).
- The
memory device 2, by contrast, can shield the bit lines BL from the selection gate SGD and prevent data from being erroneously written to the memory cells MC by providing the selection gate SGDT. Timing of supplying the fifth potential V5 to the selection gate SGDT is not limited to the example shown inFIG. 7 . The fifth potential V5 may be supplied at, for example, the time T2 synchronously with the supply of the third potential V3. Furthermore, the fifth potential V5 is supplied to the selection gate SGDT preferably before the time T3 at which the third potential V3 is allowed to fall. -
FIG. 9 is a timing chart showing an operation performed by thememory device 1 according to a third modification of the embodiment. In this example, a seventh potential V7 is supplied from the row decoder RD to the word line WLS0 (seeFIG. 2B ) located between the selection gate SGS and the word line WL. At this time, a sixth potential V6 is supplied to the selection gates SGS. The sixth potential V6 is, for example, zero V and the selection transistors STS are turned off. Moreover, a parasitic capacitance CSS (seeFIG. 2B ) is present between the word line WLS0 and the selection gate SGS. - As shown in
FIG. 9 , the seventh potential V7 is supplied at the time T1 and maintained on until the time T6. It is thereby possible to shield the selection gates SGS against a potential change of the word lines WL and prevent the selection transistors STS from malfunctioning. That is, it is possible to prevent a potential fluctuation of the selection gates SGS induced by the potential change of the word lines WL and prevent the selection transistors STS from being turned on. - Timing of supplying the seventh potential V7 to the word line WLS0 is not limited to the example shown in
FIG. 9 . The seventh potential V7 may be supplied at, for example, the time T2. The seventh potential V7 is preferably supplied before the time T4 at which the first potential V1 is supplied to the word lines WL. Moreover, the seventh potential V7 may also be supplied to the word line WLS1 located between the word lines WLS0 and WL to intensify shielding of the selection gates SGS. - While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the present disclosure. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the present disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the present disclosure.
Claims (20)
1. A method of operating a memory device that comprises a plurality of electrodes, the method comprising:
supplying a second potential having a first value to a second electrode and simultaneously, or thereafter, supplying a third potential to a third electrode;
stopping supply of the third potential such that the potential of the third electrode decays while reducing the potential of the second electrode; and
supplying a first potential to the first electrode after stopping supply of the third potential.
2. The method of operating a memory device according to claim 1 , further comprising:
reducing the potential of the second electrode by allowing the second potential to decay to a value less than the first value; and
supplying the second potential to the second electrode at a second level less than the first value but greater than the value to which the second electrode decayed.
3. The method of operating a memory device according to claim 2 , further comprising supplying the second potential to the second electrode at the second level simultaneously with the supplying of the first potential to the first electrode.
4. The method of operating a memory device according to claim 2 , further comprising:
supplying the second potential to the second electrode at the second level before supplying of the first potential to the first electrode.
5. The method of operating a memory device according to claim 1 , further comprising:
supplying a fourth potential to a fourth electrode before supplying any of the first, second, and third potentials to the first, second, and third electrodes, respectively.
6. The method of operating a memory device according to claim 5 , further comprising:
supplying a fifth potential at a first level to a fifth electrode while applying the first potential to the first electrode; and
increasing the fifth potential from the first level thereof to a second level that is greater than the first level.
7. The method of operating a memory device of claim 6 , wherein
the memory device includes a three-dimensional memory array,
the first electrode is a first word line of the memory array other than a word line connected to a memory cell to be written to, and
the fifth electrode is a second word line of the memory array connected to a memory cell to be written to.
8. The method of operating a memory device of claim 7 , wherein
the memory array further includes a seventh electrode,
the first electrode is located between the seventh electrode and the second electrode, and
the method further comprises:
supplying a seventh potential to the seventh electrode before supplying the second and third potentials to the second and third electrodes, respectively.
9. The method of operating a memory device according to claim 1 , further comprising:
supplying a fourth potential to a fourth electrode simultaneously with the supplying of the second and third potentials to the second and third electrodes, respectively.
10. The method of operating a memory device according to claim 9 , wherein
the second and third electrodes are selection gates, and
a sixth electrode is located over the second and third electrodes, and
the method further comprises:
supplying a sixth potential to the sixth electrode before supplying the second and third potentials to the second and third electrodes, respectively.
11. A method of writing data into memory cells of a three-dimensional memory array having a plurality of first selection gates located one upon another, a plurality of word lines, located over the first selection gates and stacked one upon another, a plurality of second selection gates located over the word lines and located one upon another, and a plurality of columnar bodies, having a conductive core, extending through the first and second selection gates and the word lines, wherein memory cells are formed between conductive core of the columnar bodies and the words lines penetrated by the columns, the method comprising:
applying a second potential of a first value to a first one of the second selection gates;
applying a third potential to a second one of the second selection gates while the second potential of the first value is applied to the first one of the second selection gates;
stopping application of the third potential to the second one of the second selection gates whereby the potential of the second one of the second selection gates decays;
reducing the second potential applied to the first one of the second selection gates while the potential of the second one of the second selection gates decays; and
applying a first potential to a first word line which is connected to a memory cell to be written to when the potential of the first one of the selection gates is less than the first level.
12. The method according to claim 11 , further comprising:
reducing the second potential applied to the first one of the second selection gates while the potential of the second one of the second selection gates decays by stopping the application of the second potential at the first level to the first one of the second selection gates.
13. The method according to claim 11 , further comprising:
applying the second potential to the first one of the second selection gates at a second value less than the first value after stopping application of the third potential to the second one of the second selection gates to allow the potential of the second one of the second selection gates decay.
14. The method according to claim 12 , further comprising:
applying the second potential to the first one of the second selection gates at a second value less than the first value after stopping the application of the second potential at the first level to the first one of the second selection gates.
15. The method according to claim 14 , further comprising:
applying the first potential to the first word line simultaneously with the applying of the second potential to the first one of the second selection gates at a second value less than the first value.
16. The method according to claim 11 , further comprising:
applying a fourth potential to a second word line, not connected to the memory cell to be written to, before applying the second and third potentials to the first and second ones of the second selection gates, respectively, wherein
the second word line is located between the first word line and the second plurality of selection gates.
17. The method according to claim. 11, further comprising:
applying a fourth potential to a second word line, not connected to the memory cell to be written to, simultaneously with the application of the second and third potentials to the first and second ones of the second selection gates, respectively, wherein
the second word line is located between the first word line and the second plurality of selection gates.
18. The method according to claim 11 , further comprising:
applying the first potential to the first word line at a first value initially, and thereafter applying the first potential to the first word line at a second value greater than the first value.
19. The method according to claim 11 , further comprising:
applying a fifth potential to a third one of the second selection gates before applying the second and third potentials to the first and second ones of the second selection gates; wherein
the first and second ones of the second selection gates are located between the third one of the selection gates and the word lines.
20. The method according to claim 11 , wherein at least one of the first plurality of selection gates is maintained at a voltage of 0.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/526,589 US20190355396A1 (en) | 2017-09-08 | 2019-07-30 | Control method for memory device |
US17/197,632 US11264061B2 (en) | 2017-09-08 | 2021-03-10 | Control method for memory device |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2017173233A JP2019050069A (en) | 2017-09-08 | 2017-09-08 | Control method of storage device |
JP2017-173233 | 2017-09-08 | ||
US15/910,410 US10424348B2 (en) | 2017-09-08 | 2018-03-02 | Control method for memory device |
US16/526,589 US20190355396A1 (en) | 2017-09-08 | 2019-07-30 | Control method for memory device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/910,410 Continuation US10424348B2 (en) | 2017-09-08 | 2018-03-02 | Control method for memory device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/197,632 Continuation US11264061B2 (en) | 2017-09-08 | 2021-03-10 | Control method for memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190355396A1 true US20190355396A1 (en) | 2019-11-21 |
Family
ID=65631440
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/910,410 Active US10424348B2 (en) | 2017-09-08 | 2018-03-02 | Control method for memory device |
US16/526,589 Abandoned US20190355396A1 (en) | 2017-09-08 | 2019-07-30 | Control method for memory device |
US17/197,632 Active US11264061B2 (en) | 2017-09-08 | 2021-03-10 | Control method for memory device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/910,410 Active US10424348B2 (en) | 2017-09-08 | 2018-03-02 | Control method for memory device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/197,632 Active US11264061B2 (en) | 2017-09-08 | 2021-03-10 | Control method for memory device |
Country Status (4)
Country | Link |
---|---|
US (3) | US10424348B2 (en) |
JP (1) | JP2019050069A (en) |
CN (1) | CN109473137B (en) |
TW (1) | TWI657460B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11264061B2 (en) | 2017-09-08 | 2022-03-01 | Kioxia Corporation | Control method for memory device |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11631465B2 (en) | 2018-07-03 | 2023-04-18 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
US11164638B2 (en) * | 2018-07-03 | 2021-11-02 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
JP2021019083A (en) | 2019-07-19 | 2021-02-15 | キオクシア株式会社 | Semiconductor storage device |
US11200952B2 (en) * | 2019-07-22 | 2021-12-14 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
JP7279259B2 (en) | 2020-04-28 | 2023-05-22 | 長江存儲科技有限責任公司 | Memory device and method of erasing and verifying same |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140293702A1 (en) * | 2013-04-02 | 2014-10-02 | Sandisk Technologies Inc. | Select Gate Materials Having Different Work Functions In Non-Volatile Memory |
US20160099066A1 (en) * | 2014-10-01 | 2016-04-07 | Sandisk Technologies Inc. | Bit Line Pre-Charge With Current Reduction |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57141969A (en) * | 1981-02-27 | 1982-09-02 | Toshiba Corp | Nonvolatile semiconductor memory |
JPH1187658A (en) * | 1997-09-05 | 1999-03-30 | Mitsubishi Electric Corp | Memory cell and nonvolatile semiconductor storage device provided with the same |
US7433231B2 (en) | 2006-04-26 | 2008-10-07 | Micron Technology, Inc. | Multiple select gates with non-volatile memory cells |
JP2008140488A (en) * | 2006-12-04 | 2008-06-19 | Toshiba Corp | Semiconductor storage device |
JP2011170956A (en) | 2010-02-18 | 2011-09-01 | Samsung Electronics Co Ltd | Nonvolatile memory device, programming method thereof and memory system including the same |
WO2011114502A1 (en) * | 2010-03-19 | 2011-09-22 | 株式会社 東芝 | Nonvolatile semiconductor storage device and method for producing same |
CN103119716B (en) * | 2010-09-27 | 2016-03-02 | 松下电器产业株式会社 | The manufacture method of memory cell array, semiconductor storage, memory cell array and the reading method of semiconductor storage |
KR20120133845A (en) * | 2011-06-01 | 2012-12-11 | 에스케이하이닉스 주식회사 | Non-volatile memory device and operation method thereof |
US9361986B2 (en) * | 2011-09-19 | 2016-06-07 | Sandisk Technologies Inc. | High endurance non-volatile storage |
US9171626B2 (en) * | 2012-07-30 | 2015-10-27 | Micron Technology, Inc.. | Memory devices and programming memory arrays thereof |
KR20150091893A (en) | 2014-02-04 | 2015-08-12 | 에스케이하이닉스 주식회사 | Semiconductor memory device and system including the same |
JP2015176923A (en) * | 2014-03-13 | 2015-10-05 | 株式会社東芝 | Nonvolatile semiconductor memory device |
JP2015176626A (en) | 2014-03-17 | 2015-10-05 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US9437318B2 (en) * | 2014-10-24 | 2016-09-06 | Sandisk Technologies Llc | Adaptive program pulse duration based on temperature |
US9779817B2 (en) * | 2015-06-16 | 2017-10-03 | Micron Technology, Inc. | Boosting channels of memory cells to reduce program disturb |
US9536616B1 (en) * | 2015-06-16 | 2017-01-03 | Kabushiki Kaisha Toshiba | Non-volatile memory device and method for reading out data |
US10263008B2 (en) * | 2015-07-14 | 2019-04-16 | Toshiba Memory Corporation | Semiconductor memory device and method of manufacturing the same |
JP2019050069A (en) | 2017-09-08 | 2019-03-28 | 東芝メモリ株式会社 | Control method of storage device |
-
2017
- 2017-09-08 JP JP2017173233A patent/JP2019050069A/en active Pending
-
2018
- 2018-01-19 TW TW107101975A patent/TWI657460B/en active
- 2018-02-13 CN CN201810149148.XA patent/CN109473137B/en active Active
- 2018-03-02 US US15/910,410 patent/US10424348B2/en active Active
-
2019
- 2019-07-30 US US16/526,589 patent/US20190355396A1/en not_active Abandoned
-
2021
- 2021-03-10 US US17/197,632 patent/US11264061B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140293702A1 (en) * | 2013-04-02 | 2014-10-02 | Sandisk Technologies Inc. | Select Gate Materials Having Different Work Functions In Non-Volatile Memory |
US20160099066A1 (en) * | 2014-10-01 | 2016-04-07 | Sandisk Technologies Inc. | Bit Line Pre-Charge With Current Reduction |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11264061B2 (en) | 2017-09-08 | 2022-03-01 | Kioxia Corporation | Control method for memory device |
Also Published As
Publication number | Publication date |
---|---|
US20210193194A1 (en) | 2021-06-24 |
CN109473137B (en) | 2022-11-15 |
US10424348B2 (en) | 2019-09-24 |
JP2019050069A (en) | 2019-03-28 |
US11264061B2 (en) | 2022-03-01 |
TW201913688A (en) | 2019-04-01 |
TWI657460B (en) | 2019-04-21 |
CN109473137A (en) | 2019-03-15 |
US20190080727A1 (en) | 2019-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11264061B2 (en) | Control method for memory device | |
USRE46957E1 (en) | Nonvolatile semiconductor memory device | |
US9934868B2 (en) | Methods and apparatuses having strings of memory cells and select gates with double gates | |
TW201606777A (en) | Memory device and method for operating the same | |
JP2016162475A (en) | Semiconductor storage unit | |
TWI733137B (en) | Semiconductor memory device | |
US20210296340A1 (en) | Semiconductor memory device including an asymmetrical memory core region | |
US10971238B2 (en) | Three-dimensional semiconductor memory devices and methods of operating the same | |
US20230005957A1 (en) | Semiconductor memory device | |
US20230326536A1 (en) | Three-dimensional memory device programming with reduced disturbance | |
JP5853853B2 (en) | Semiconductor memory device and driving method thereof | |
US20190287988A1 (en) | Memory device | |
US11647630B2 (en) | Semiconductor memory device | |
US11386959B2 (en) | Semiconductor storage device | |
CN111725223B (en) | Semiconductor memory device with a memory cell having a memory cell with a memory cell having a memory cell | |
US20120147675A1 (en) | Nonvolatile Stacked Nand Memory | |
US20080079055A1 (en) | Non-volatile memory device | |
US20150263022A1 (en) | Semiconductor memory device and manufacturing method thereof | |
CN111725228A (en) | Semiconductor memory device with a plurality of memory cells | |
JP2021136374A (en) | Semiconductor storage device | |
US11967380B2 (en) | Semiconductor memory device | |
US20240221826A1 (en) | Flash memory and read recovery method thereof | |
US10872900B2 (en) | System and method for controlling semiconductor memory device including multiple charge storage regions | |
KR20250054465A (en) | Semiconductor memory device and manufacturing method of semiconductor memory device | |
CN119342824A (en) | 3D semiconductor memory devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |