US20190319455A1 - Device and method for generating duty cycle - Google Patents
Device and method for generating duty cycle Download PDFInfo
- Publication number
- US20190319455A1 US20190319455A1 US16/453,989 US201916453989A US2019319455A1 US 20190319455 A1 US20190319455 A1 US 20190319455A1 US 201916453989 A US201916453989 A US 201916453989A US 2019319455 A1 US2019319455 A1 US 2019319455A1
- Authority
- US
- United States
- Prior art keywords
- current
- signal
- output terminal
- generate
- duty cycle
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J1/00—Circuit arrangements for DC mains or DC distribution networks
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/156—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
- H03K5/1565—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
Definitions
- the present application relates to an integrated circuit. More particularly, the present application relates to a device and a method for generating a duty cycle.
- a clock scheme that employs a half-rate can be operated without reducing the system operating speed.
- the half-rate clock scheme usually requires a clock signal having a duty cycle of 50%, so as to perform operations according to a rising edge and a falling edge of this clock signal.
- the duty cycle of the clock signal cannot be kept accurately due to process variations and higher operating speed, etc.
- the device includes a converter, a corrector, and a control circuit.
- the converter is configured to generate a first output signal having a duty cycle to an output terminal according to an input signal.
- the corrector is coupled to the output terminal, and is configured to adjust the duty cycle of the first output signal according to a control signal.
- the converter is coupled in parallel with the corrector and between a first power source and a second power source.
- the control circuit is coupled to the output terminal, and is configured to generate the control signal according to the first output signal and a reference signal.
- the device includes a first transistor, a second transistor, and a corrector.
- the second transistor is configured to cooperate with the first transistor to generate an output signal having a duty cycle to an output terminal according to an input signal.
- the corrector is configured to generate at least one current to the output terminal in response to the output signal, to adjust the duty cycle of the output signal.
- the at least one current is configured to be not flow through the first transistor and the second transistor.
- Some aspects of the present disclosure provide a method for generating a duty cycle.
- the method includes the following operations: generating, by a converter, an output signal to an output terminal according to an input signal; generating a control signal based on the output signal and a reference signal; and generating at least one current according to the control signal, and transmitting the at least one current to the output terminal without transmitting through the converter to correct a duty cycle of the output signal.
- the devices and the method provided in the present disclosure are able to correct the duty cycle of the output signal, by an arrangement of generating parallel current signals and a feedback mechanism, to improve the accuracy of the duty cycle of the output signal.
- FIG. 1 is a schematic diagram of a device for generating a duty cycle, according to some embodiments of the present disclosure.
- FIG. 2 is a schematic diagram of transient waveforms of the input signal and the output signal in FIG. 1 , according to some embodiments of the present disclosure.
- FIG. 3 is a schematic diagram of a device for generating a duty cycle, according to some other embodiments of the present disclosure.
- FIG. 4 is a flow chart of a method for generating a duty cycle, according to some embodiments of the present disclosure.
- Coupled may also be termed as “electrically coupled,” and the term “connected” may be termed as “electrically connected.” “Coupled” and “connected” may also be used to indicate that two or more elements cooperate or interact with each other.
- FIG. 1 is a schematic diagram of a device 100 for generating a duty cycle (hereinafter referred to as the device 100 ), according to some embodiments of the present disclosure.
- the device 100 includes a converter 110 , a corrector 120 , and a control circuit 130 .
- the converter 110 is configured to generate an output signal VA to an output terminal 101 according to an input signal VIN, in which the output signal VA has a duty cycle. In some embodiments, the converter 110 is configured to convert a voltage signal to a pulse signal. In some embodiments, the duty cycle of the output signal VA is configured to be about 50%.
- the converter 110 includes a transistor T 1 and a transistor T 2 .
- a first terminal of the transistor T 1 is coupled to a power source 102 to receive a voltage VDD.
- a second terminal of the transistor T 1 is coupled to an output terminal 101 , and a control terminal of the transistor T 1 is configured to receive the input signal VIN.
- a first terminal of the transistor T 2 is coupled to the output terminal 101 , a second terminal of the transistor T 2 is coupled to a power source 103 , and a control terminal of the transistor T 2 is configured to receive the input signal VIN.
- the power source 103 is a reference ground terminal.
- the power source 103 is able to provide a system voltage that is lower than the voltage VDD.
- the transistor T 1 is configured to cooperate with the transistor T 2 , according to the input signal VIN, to generate the output signal VA.
- the transistor T 1 and the transistor T 2 are arranged as an inverter.
- the arraignments of the converter 110 are given for illustrative purposes only. Various types of the converter 110 are within the contemplated scope of the present disclosure.
- the corrector 120 is coupled to the output terminal 101 , and is configured to adjust the duty cycle of the output signal VA based on the output signal VA.
- the corrector 120 generates an current IU and an current ID to the output terminal 101 according to a control signal VC, to adjust the duty cycle of the output signal VA, in which the control signal VC is generated, by the control circuit 130 , based on the output signal VA.
- the corrector 120 and the converter 110 are configured to be coupled in parallel with each other and between the power sources 102 and 103 .
- the corrector 120 is able to transmit the current IU and the current ID to the output terminal 101 without flowing through the converter 110 , which includes, for example, the transistors T 1 and T 2 .
- the corrector 120 includes a current source circuit 121 and a current source circuit 122 .
- the current source circuit 121 is coupled between the power source 102 and the output terminal 101 , and is configured to generate the current IU to the output terminal 101 according to the control signal VC.
- the current source circuit 122 is coupled between the power source 103 and the output terminal 101 , and is configured to generate the current ID according to the control signal VC, in which the current ID flows from the output terminal 101 to the power source 103 .
- the current source circuits 121 and 122 are able to be implemented with voltage-controlled current source circuits, in order to generate the current IU and the current ID that have different values according to the control signal VC.
- variable current source circuits which are discussed above, are able to be implemented with various types of current mirror circuits.
- the circuit implementations of the corrector 120 are given for illustrative purposes only. Various types of the corrector 120 are within the contemplated scope of the present disclosure.
- the device 100 further includes a buffer 140 and a buffer 150 .
- the buffer 140 is coupled to the output terminal 101 to generate an output signal VB, which has a higher driving capability, to the control circuit 130 according to the output signal VA.
- the buffer 150 is coupled to the output terminal 101 to generate an output signal VOUT, which has a higher driving capability, to an external electronic device (not shown) according to the output signal VA. It is understood that the buffer 140 and the buffer 150 are able to be selectively applied. Person skilled in the art would appreciate that the buffer 140 and the buffer 150 are able to be selectively arranged according to practical applications.
- the control circuit 130 is coupled to the output terminal 101 to generate the control signal VC based on the output signal VA.
- the control circuit 130 includes a comparator 131 and an output capacitor CO that is coupled to an output node 104 .
- the comparator 131 is configured to compare the output signal VB with a reference signal VREF, to generate the control signal VC to the output node 104 .
- the comparator 131 is also able to be configured to directly receive the output signal VA on a condition that the buffer 140 is not employed, and to compare the output signal VA with the reference signal VREF to generate the control signal VC.
- FIG. 2 is a schematic diagram of transient waveforms of the input signal VIN and the output signal VA in FIG. 1 , according to some embodiments of the present disclosure.
- FIGS. 1-2 For illustrating related operations of the corrector 120 , reference is now made to both of FIGS. 1-2 .
- an enabling period TDN i.e., the time interval of being at a high voltage level
- an disabling period TUP i.e., the time interval of being at a low voltage level
- the transistor T 1 is turned off, and the transistor T 2 is turned on. Under this condition, a parasitic capacitance CP of the output terminal 101 is discharged through the current IN of the transistor T 2 , and thus the voltage level of the output signal VA is decreased.
- the transistor T 1 is turned on, and the transistor T 2 is turned off. Under this condition, the parasitic capacitance CP of the output terminal 101 is charged by the current IP of the transistor T 1 , and thus the voltage level of the output signal VA is increased.
- the different current IU and the current ID are generated from the current source circuits 121 and 122 to the output terminal 101 for compensating, in order to make the voltage difference ⁇ VA be zero. Effectively, the current mismatch is corrected. As a result, the duty cycle of the input signal VA is able to be kept at 50%.
- Such operations are able to be described as the following equation (2):
- TUP ⁇ ( IP+IU ) TDN ⁇ ( IN+ID ) (2)
- the corrector which is configured for correcting the duty cycle, is connected to the converter in cascode.
- the current which is outputted from the corrector, flows to the output terminal through the converter for compensating. Accordingly, a mismatch is still present in the current, which is outputted from the corrector, due to a parasitic resistance of an internal transistor in the converter.
- the duty cycle of the output signal cannot be kept at 50% accurately.
- the corrector that employs the cascode circuit architecture as the transmission path for transmitting the current is much longer, and the control mechanism for such longer transmission path is generally more complex, the duty cycle of the output signal requires a longer stabling time. As a result, such corrector in the approaches above is not able to be applied in a higher speed application.
- the corrector 120 in the present disclosure is configured to be coupled in parallel with the converter 110 .
- the current IU and the current ID which are generated from the corrector 120 , are transmitted to the output terminal 101 without passing through the converter 110 .
- the duty cycle of the output signal VA can be kept at 50% more accurately.
- the duty cycle of the output signal VA can be corrected back to 50% in a relatively faster speed.
- the device 100 for generating the duty cycle is able to be applied in a higher speed application.
- FIG. 3 is a schematic diagram of a device 300 for generating a duty cycle (hereinafter the device 300 ), according to some other embodiments of the present disclosure.
- the device 300 for generating a duty cycle
- FIG. 1 like elements in FIG. 3 are designated with the same reference numbers for ease of understanding.
- the corrector 120 and the control circuit 130 of the device 300 can be implemented with digital circuits.
- the corrector 120 includes current source circuits 321 , current source circuits 322 , switches SW 1 , and switches SW 2 .
- each of the switches SW 1 is coupled between the power source 102 and a corresponding one of the current source circuits 321 .
- Each of the switches SW 1 is configured to be selectively turned on according to a corresponding one of switching signals VS 1 .
- Each of the current source circuit 321 is configured to generate the current IU to the output terminal 101 on a condition that the corresponding switch SW 1 is turned on.
- Each of the switches SW 2 is coupled between the power source 103 and a corresponding one of the current source circuit 322 .
- Each of the switches SW 2 is configured to be selectively turned on according to a corresponding one of switching signals VS 2 .
- Each of the current source circuit 322 is configured to generate the current ID, which flows from the output terminal 101 to the power source 103 , on a condition that the corresponding switch SW 2 is turned on.
- the control circuit 130 includes a comparator 131 , an encoder 332 , and a demultiplexer 333 .
- the comparator 131 is configured to compare the output signal VB with the reference signal VREF, in order to generate a control signal VC.
- the encoder 332 is coupled to an output terminal of the comparator 131 to receive the control signal VC.
- the encoder 332 is configured to generate an encoded signal VE according to the control signal VC. For example, in some embodiments, the encoder 332 encodes the control signal VC to generate the encoded signal VE.
- the encoder 332 is implemented with a counter, and is configured to count according to the status of the control signal VC, in order to generate a different encoded signal VE.
- the demultiplexer 333 is coupled to an output terminal of the encoder 332 to receive the encoded signal VE.
- the encoded signal VE is configured to have n+1 bits, where n is a positive integer, a number of the switches SW 1 is n, and a number of the switches SW 2 is n.
- the demultiplexer 333 is configured to, according to one bit of the encoded signal VE, select outputs for remaining n bits of the encode signal VE, to generate the switching signals VS 1 and VS 2 .
- the comparator 131 when an offset is present in the output signal VA, the comparator 131 outputs the control signal VC having different statuses.
- the encoder 332 thus outputs the different encoded signal VE.
- the demultiplexer 333 generates the corresponding switching signals VS 1 and VS 2 based on the encoded signal VE, in order to turn on a corresponding number of the switches SW 1 and SW 2 to generate the corresponding current IU and the current ID to the output terminal 101 .
- the duty cycle of the output signal VA is corrected to a predetermined duty cycle (e.g., 50%), by the current IU and the current ID.
- the comparator 131 in FIG. 3 is also able to directly receive the output signal VA on a condition that the buffer 140 is not employed, and is able to compare the output signal VA with the reference signal VREF to generate the control signal VC.
- the arrangements of the corrector 120 and the control circuit 130 are given for illustrative purposes only. Various types of digital circuits, which are able to implement the corrector 120 and the control circuit 130 , are also within the contemplated scope of the present disclosure.
- FIG. 4 is a flow chart of a method 400 for generating a duty cycle (hereinafter the method 400 ), according to some embodiments of the present disclosure. For ease of understanding, reference is now made to both of FIG. 1 and FIG. 4 .
- the method 400 includes operations S 410 , S 420 , and S 430 .
- operation S 410 the converter 110 generates the output signal VA according to the input signal VIN.
- the converter 110 is arranged as an inverter circuit to generate a different output signal VA according to the input signal VIN.
- the control circuit 130 In operation S 420 , the control circuit 130 generates the control signal VC based on the output signal VA and the reference signal VREF.
- the comparator 131 can compare the output signal VB and the reference signal VREF to generate the control signal VC, in which the output signal VB is generated, according to the output signal VA, by the buffer 140 .
- the corrector 120 In operation S 430 , the corrector 120 generates the current IU and the current ID according to the control signal VC, and transmits the current IU and the current ID to the output terminal 101 without transmitting through the converter 110 , in order to correct the duty cycle of the output signal VA.
- the current source circuits 121 and 122 selectively provide the current IU and the current ID, according to the control signal VC, to the output terminal 101 . Both of the current source circuits 121 and 122 are coupled in parallel with the converter 110 and between the current sources 102 and 103 . As a result, the current IU and the current ID can be transmitted to the output terminal 101 without passing through the converter 110 .
- the device 100 and the method 400 provided in the present disclosure are able to correct the duty cycle of the output signal, by an arrangement of generating parallel current signals and a feedback mechanism, to improve the accuracy of the duty cycle of the output signal.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Analogue/Digital Conversion (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
- This is a divisional application of the U.S. application Ser. No. 15/255,148, filed Sep. 2, 2016, which claims priority to China Application Serial Number 201610351867.0, filed May 25, 2016, all of which are herein incorporated by reference.
- The present application relates to an integrated circuit. More particularly, the present application relates to a device and a method for generating a duty cycle.
- In high-speed applications, which include, for example, memory devices, data transmission and/or communication, etc, as a tradeoff between a timing accuracy and a power consumption is concerned, the design for a clock generation circuit has become more and more difficult.
- In some approaches, a clock scheme that employs a half-rate can be operated without reducing the system operating speed. The half-rate clock scheme usually requires a clock signal having a duty cycle of 50%, so as to perform operations according to a rising edge and a falling edge of this clock signal. However, in practical applications, the duty cycle of the clock signal cannot be kept accurately due to process variations and higher operating speed, etc.
- Some aspects of the present disclosure provide a device for generating a duty cycle. The device includes a converter, a corrector, and a control circuit. The converter is configured to generate a first output signal having a duty cycle to an output terminal according to an input signal. The corrector is coupled to the output terminal, and is configured to adjust the duty cycle of the first output signal according to a control signal. The converter is coupled in parallel with the corrector and between a first power source and a second power source. The control circuit is coupled to the output terminal, and is configured to generate the control signal according to the first output signal and a reference signal.
- Some aspects of the present disclosure provide a device for generating a duty cycle. The device includes a first transistor, a second transistor, and a corrector. The second transistor is configured to cooperate with the first transistor to generate an output signal having a duty cycle to an output terminal according to an input signal. The corrector is configured to generate at least one current to the output terminal in response to the output signal, to adjust the duty cycle of the output signal. The at least one current is configured to be not flow through the first transistor and the second transistor.
- Some aspects of the present disclosure provide a method for generating a duty cycle. The method includes the following operations: generating, by a converter, an output signal to an output terminal according to an input signal; generating a control signal based on the output signal and a reference signal; and generating at least one current according to the control signal, and transmitting the at least one current to the output terminal without transmitting through the converter to correct a duty cycle of the output signal.
- As described above, the devices and the method provided in the present disclosure are able to correct the duty cycle of the output signal, by an arrangement of generating parallel current signals and a feedback mechanism, to improve the accuracy of the duty cycle of the output signal.
- This disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
-
FIG. 1 is a schematic diagram of a device for generating a duty cycle, according to some embodiments of the present disclosure. -
FIG. 2 is a schematic diagram of transient waveforms of the input signal and the output signal inFIG. 1 , according to some embodiments of the present disclosure. -
FIG. 3 is a schematic diagram of a device for generating a duty cycle, according to some other embodiments of the present disclosure. -
FIG. 4 is a flow chart of a method for generating a duty cycle, according to some embodiments of the present disclosure. - Reference will now be made in detail to the present embodiments of the disclosure, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- Although the terms “first,” “second,” etc., may be used herein to describe various elements, these elements should not be limited by these terms. These terms are used to distinguish one element from another.
- In this document, the term “coupled” may also be termed as “electrically coupled,” and the term “connected” may be termed as “electrically connected.” “Coupled” and “connected” may also be used to indicate that two or more elements cooperate or interact with each other.
- Reference is now made to
FIG. 1 .FIG. 1 is a schematic diagram of adevice 100 for generating a duty cycle (hereinafter referred to as the device 100), according to some embodiments of the present disclosure. For illustration, thedevice 100 includes aconverter 110, acorrector 120, and acontrol circuit 130. - The
converter 110 is configured to generate an output signal VA to anoutput terminal 101 according to an input signal VIN, in which the output signal VA has a duty cycle. In some embodiments, theconverter 110 is configured to convert a voltage signal to a pulse signal. In some embodiments, the duty cycle of the output signal VA is configured to be about 50%. - In some embodiments, the
converter 110 includes a transistor T1 and a transistor T2. A first terminal of the transistor T1 is coupled to apower source 102 to receive a voltage VDD. A second terminal of the transistor T1 is coupled to anoutput terminal 101, and a control terminal of the transistor T1 is configured to receive the input signal VIN. A first terminal of the transistor T2 is coupled to theoutput terminal 101, a second terminal of the transistor T2 is coupled to apower source 103, and a control terminal of the transistor T2 is configured to receive the input signal VIN. In some embodiments, as shown inFIG. 1 , thepower source 103 is a reference ground terminal. Alternatively, in some other embodiments, thepower source 103 is able to provide a system voltage that is lower than the voltage VDD. - In some embodiments, the transistor T1 is configured to cooperate with the transistor T2, according to the input signal VIN, to generate the output signal VA. In some embodiments, the transistor T1 and the transistor T2 are arranged as an inverter. The arraignments of the
converter 110 are given for illustrative purposes only. Various types of theconverter 110 are within the contemplated scope of the present disclosure. - The
corrector 120 is coupled to theoutput terminal 101, and is configured to adjust the duty cycle of the output signal VA based on the output signal VA. For illustration, thecorrector 120 generates an current IU and an current ID to theoutput terminal 101 according to a control signal VC, to adjust the duty cycle of the output signal VA, in which the control signal VC is generated, by thecontrol circuit 130, based on the output signal VA. - In some embodiments, the
corrector 120 and theconverter 110 are configured to be coupled in parallel with each other and between thepower sources corrector 120 is able to transmit the current IU and the current ID to theoutput terminal 101 without flowing through theconverter 110, which includes, for example, the transistors T1 and T2. - For illustration, as shown in
FIG. 1 , thecorrector 120 includes acurrent source circuit 121 and acurrent source circuit 122. Thecurrent source circuit 121 is coupled between thepower source 102 and theoutput terminal 101, and is configured to generate the current IU to theoutput terminal 101 according to the control signal VC. Thecurrent source circuit 122 is coupled between thepower source 103 and theoutput terminal 101, and is configured to generate the current ID according to the control signal VC, in which the current ID flows from theoutput terminal 101 to thepower source 103. - In some embodiments, the
current source circuits corrector 120 are given for illustrative purposes only. Various types of thecorrector 120 are within the contemplated scope of the present disclosure. - In some embodiments, the
device 100 further includes abuffer 140 and abuffer 150. Thebuffer 140 is coupled to theoutput terminal 101 to generate an output signal VB, which has a higher driving capability, to thecontrol circuit 130 according to the output signal VA. Thebuffer 150 is coupled to theoutput terminal 101 to generate an output signal VOUT, which has a higher driving capability, to an external electronic device (not shown) according to the output signal VA. It is understood that thebuffer 140 and thebuffer 150 are able to be selectively applied. Person skilled in the art would appreciate that thebuffer 140 and thebuffer 150 are able to be selectively arranged according to practical applications. - With continued reference to
FIG. 1 , thecontrol circuit 130 is coupled to theoutput terminal 101 to generate the control signal VC based on the output signal VA. For illustration, in some embodiments, thecontrol circuit 130 includes acomparator 131 and an output capacitor CO that is coupled to anoutput node 104. Thecomparator 131 is configured to compare the output signal VB with a reference signal VREF, to generate the control signal VC to theoutput node 104. In some other embodiments, thecomparator 131 is also able to be configured to directly receive the output signal VA on a condition that thebuffer 140 is not employed, and to compare the output signal VA with the reference signal VREF to generate the control signal VC. -
FIG. 2 is a schematic diagram of transient waveforms of the input signal VIN and the output signal VA inFIG. 1 , according to some embodiments of the present disclosure. For illustrating related operations of thecorrector 120, reference is now made to both ofFIGS. 1-2 . - As shown in
FIG. 2 , an enabling period TDN (i.e., the time interval of being at a high voltage level) of the input signal VIN at each period is configured to be about the same as an disabling period TUP (i.e., the time interval of being at a low voltage level), of the input signal VIN at each period. During the enabling period TDN of the input signal VIN, the transistor T1 is turned off, and the transistor T2 is turned on. Under this condition, a parasitic capacitance CP of theoutput terminal 101 is discharged through the current IN of the transistor T2, and thus the voltage level of the output signal VA is decreased. Alternatively, during the disabling period TUP of the input signal VIN, the transistor T1 is turned on, and the transistor T2 is turned off. Under this condition, the parasitic capacitance CP of theoutput terminal 101 is charged by the current IP of the transistor T1, and thus the voltage level of the output signal VA is increased. - In an ideal condition, when the
corrector 110 is not operating, the voltage difference ΔVA, which is generated from the output signal VA during the charge-discharge progress, is expected to be zero, in order to achieve a duty cycle of 50%. Such relationship is able to be described as the following equation (1): -
- From the equation (1), in the ideal condition, if a product of the current IP and the disabling period TUP could be the same as a product of the current IN and the enabling period TDN, the voltage difference ΔVA is able to be zero. However, in practical applications, the current IP and the current IN would have a mismatch between each other due to process variations, internal parasitic resistances of the transistors T1-T2, higher operating speed, etc. Thus, the voltage difference ΔVA is unable to be zero. As a result, the duty cycle of the output signal cannot be kept at 50% accurately.
- In some embodiments, with the arrangement of the feedback control of the
control circuit 130, when a mismatch is present between the current IP and the current IN, the different current IU and the current ID are generated from thecurrent source circuits output terminal 101 for compensating, in order to make the voltage difference ΔVA be zero. Effectively, the current mismatch is corrected. As a result, the duty cycle of the input signal VA is able to be kept at 50%. Such operations are able to be described as the following equation (2): -
TUP×(IP+IU)=TDN×(IN+ID) (2) - In some approaches, the corrector, which is configured for correcting the duty cycle, is connected to the converter in cascode. In other words, the current, which is outputted from the corrector, flows to the output terminal through the converter for compensating. Accordingly, a mismatch is still present in the current, which is outputted from the corrector, due to a parasitic resistance of an internal transistor in the converter. As a result, the duty cycle of the output signal cannot be kept at 50% accurately. In addition, in the corrector that employs the cascode circuit architecture, as the transmission path for transmitting the current is much longer, and the control mechanism for such longer transmission path is generally more complex, the duty cycle of the output signal requires a longer stabling time. As a result, such corrector in the approaches above is not able to be applied in a higher speed application.
- Compared with the approaches above, the
corrector 120 in the present disclosure is configured to be coupled in parallel with theconverter 110. In other words, the current IU and the current ID, which are generated from thecorrector 120, are transmitted to theoutput terminal 101 without passing through theconverter 110. Compared with the approaches above, the duty cycle of the output signal VA can be kept at 50% more accurately. Furthermore, as the current IU and the current ID can be directly transmitted to theoutput terminal 101, the duty cycle of the output signal VA can be corrected back to 50% in a relatively faster speed. Relatively speaking, thedevice 100 for generating the duty cycle is able to be applied in a higher speed application. - Reference is now made to
FIG. 3 .FIG. 3 is a schematic diagram of adevice 300 for generating a duty cycle (hereinafter the device 300), according to some other embodiments of the present disclosure. With respect toFIG. 1 , like elements inFIG. 3 are designated with the same reference numbers for ease of understanding. - Compared with the
device 100 inFIG. 1 , thecorrector 120 and thecontrol circuit 130 of thedevice 300 can be implemented with digital circuits. For illustration, as shown inFIG. 3 , thecorrector 120 includescurrent source circuits 321,current source circuits 322, switches SW1, and switches SW2. - As shown in
FIG. 3 , each of the switches SW1 is coupled between thepower source 102 and a corresponding one of thecurrent source circuits 321. Each of the switches SW1 is configured to be selectively turned on according to a corresponding one of switching signals VS1. Each of thecurrent source circuit 321 is configured to generate the current IU to theoutput terminal 101 on a condition that the corresponding switch SW1 is turned on. - Each of the switches SW2 is coupled between the
power source 103 and a corresponding one of thecurrent source circuit 322. Each of the switches SW2 is configured to be selectively turned on according to a corresponding one of switching signals VS2. Each of thecurrent source circuit 322 is configured to generate the current ID, which flows from theoutput terminal 101 to thepower source 103, on a condition that the corresponding switch SW2 is turned on. - With continued reference to
FIG. 3 , in some embodiments, thecontrol circuit 130 includes acomparator 131, anencoder 332, and ademultiplexer 333. Thecomparator 131 is configured to compare the output signal VB with the reference signal VREF, in order to generate a control signal VC. Theencoder 332 is coupled to an output terminal of thecomparator 131 to receive the control signal VC. Theencoder 332 is configured to generate an encoded signal VE according to the control signal VC. For example, in some embodiments, theencoder 332 encodes the control signal VC to generate the encoded signal VE. Alternatively, in some other embodiments, theencoder 332 is implemented with a counter, and is configured to count according to the status of the control signal VC, in order to generate a different encoded signal VE. Thedemultiplexer 333 is coupled to an output terminal of theencoder 332 to receive the encoded signal VE. In some embodiments, the encoded signal VE is configured to have n+1 bits, where n is a positive integer, a number of the switches SW1 is n, and a number of the switches SW2 is n. In some embodiments, thedemultiplexer 333 is configured to, according to one bit of the encoded signal VE, select outputs for remaining n bits of the encode signal VE, to generate the switching signals VS1 and VS2. - With the arrangements above, when an offset is present in the output signal VA, the
comparator 131 outputs the control signal VC having different statuses. Theencoder 332 thus outputs the different encoded signal VE. As a result, thedemultiplexer 333 generates the corresponding switching signals VS1 and VS2 based on the encoded signal VE, in order to turn on a corresponding number of the switches SW1 and SW2 to generate the corresponding current IU and the current ID to theoutput terminal 101. As described above, effectively, the duty cycle of the output signal VA is corrected to a predetermined duty cycle (e.g., 50%), by the current IU and the current ID. - As described above, in some other embodiments, the
comparator 131 inFIG. 3 is also able to directly receive the output signal VA on a condition that thebuffer 140 is not employed, and is able to compare the output signal VA with the reference signal VREF to generate the control signal VC. - The arrangements of the
corrector 120 and thecontrol circuit 130 are given for illustrative purposes only. Various types of digital circuits, which are able to implement thecorrector 120 and thecontrol circuit 130, are also within the contemplated scope of the present disclosure. - The values of the duty cycle in the various embodiments above are given for illustrative purposes only. Various values of the duty cycle are also within the contemplated scope of the present disclosure.
- Reference is now made to
FIG. 4 .FIG. 4 is a flow chart of amethod 400 for generating a duty cycle (hereinafter the method 400), according to some embodiments of the present disclosure. For ease of understanding, reference is now made to both ofFIG. 1 andFIG. 4 . - As shown in
FIG. 4 , themethod 400 includes operations S410, S420, and S430. In operation S410, theconverter 110 generates the output signal VA according to the input signal VIN. For illustration, as shown inFIG. 1 , theconverter 110 is arranged as an inverter circuit to generate a different output signal VA according to the input signal VIN. - In operation S420, the
control circuit 130 generates the control signal VC based on the output signal VA and the reference signal VREF. For illustration, as shown inFIG. 1 , thecomparator 131 can compare the output signal VB and the reference signal VREF to generate the control signal VC, in which the output signal VB is generated, according to the output signal VA, by thebuffer 140. - In operation S430, the
corrector 120 generates the current IU and the current ID according to the control signal VC, and transmits the current IU and the current ID to theoutput terminal 101 without transmitting through theconverter 110, in order to correct the duty cycle of the output signal VA. For illustration, as shown inFIG. 1 , thecurrent source circuits output terminal 101. Both of thecurrent source circuits converter 110 and between thecurrent sources output terminal 101 without passing through theconverter 110. - As described above, the
device 100 and themethod 400 provided in the present disclosure are able to correct the duty cycle of the output signal, by an arrangement of generating parallel current signals and a feedback mechanism, to improve the accuracy of the duty cycle of the output signal. - Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein. It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.
Claims (7)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/453,989 US20190319455A1 (en) | 2016-05-25 | 2019-06-26 | Device and method for generating duty cycle |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201610351867.0 | 2016-05-25 | ||
CN201610351867.0A CN107437937B (en) | 2016-05-25 | 2016-05-25 | Working cycle generating device and working cycle generating method |
US15/255,148 US10389112B2 (en) | 2016-05-25 | 2016-09-02 | Device and method for generating duty cycle |
US16/453,989 US20190319455A1 (en) | 2016-05-25 | 2019-06-26 | Device and method for generating duty cycle |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/255,148 Division US10389112B2 (en) | 2016-05-25 | 2016-09-02 | Device and method for generating duty cycle |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190319455A1 true US20190319455A1 (en) | 2019-10-17 |
Family
ID=60418363
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/255,148 Active 2037-07-06 US10389112B2 (en) | 2016-05-25 | 2016-09-02 | Device and method for generating duty cycle |
US16/453,989 Abandoned US20190319455A1 (en) | 2016-05-25 | 2019-06-26 | Device and method for generating duty cycle |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/255,148 Active 2037-07-06 US10389112B2 (en) | 2016-05-25 | 2016-09-02 | Device and method for generating duty cycle |
Country Status (2)
Country | Link |
---|---|
US (2) | US10389112B2 (en) |
CN (1) | CN107437937B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US12253563B2 (en) * | 2022-05-31 | 2025-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device and method for measuring a duty cycle of a clock signal |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5907254A (en) * | 1996-02-05 | 1999-05-25 | Chang; Theodore H. | Reshaping periodic waveforms to a selected duty cycle |
JP3745123B2 (en) * | 1998-08-24 | 2006-02-15 | 三菱電機株式会社 | Duty ratio correction circuit and clock generation circuit |
US6578154B1 (en) * | 2000-01-10 | 2003-06-10 | Research In Motion Limited | Clock duty cycle correction circuit which corrects an input clock by directly comparing the input clock with a reference clock generated by the output clock |
US6384652B1 (en) * | 2000-08-17 | 2002-05-07 | Vanguard International Semiconductor Corporation | Clock duty cycle correction circuit |
US6424178B1 (en) * | 2000-08-30 | 2002-07-23 | Micron Technology, Inc. | Method and system for controlling the duty cycle of a clock signal |
US6664834B2 (en) * | 2000-12-22 | 2003-12-16 | Intel Corporation | Method for automatic duty cycle control using adaptive body bias control |
US6967514B2 (en) | 2002-10-21 | 2005-11-22 | Rambus, Inc. | Method and apparatus for digital duty cycle adjustment |
KR100560660B1 (en) * | 2003-03-28 | 2006-03-16 | 삼성전자주식회사 | Apparatus and Method for Duty Cycle Correction |
US6819155B1 (en) * | 2003-06-23 | 2004-11-16 | Teradyne, Inc. | High-speed duty cycle control circuit |
JP4556648B2 (en) * | 2004-12-03 | 2010-10-06 | ヤマハ株式会社 | Duty ratio correction circuit |
KR100715158B1 (en) * | 2005-12-13 | 2007-05-10 | 삼성전자주식회사 | Duty-Compensated Amplifier for Improving Operating Characteristics and Operating Voltage |
US7330061B2 (en) | 2006-05-01 | 2008-02-12 | International Business Machines Corporation | Method and apparatus for correcting the duty cycle of a digital signal |
KR100784907B1 (en) * | 2006-06-30 | 2007-12-11 | 주식회사 하이닉스반도체 | DLL circuit and its control method |
KR100871695B1 (en) * | 2007-01-05 | 2008-12-05 | 삼성전자주식회사 | Duty Cycle Compensation Circuit Using Sample and Hold Charge Pumping Method |
US7667512B2 (en) * | 2007-03-29 | 2010-02-23 | Standard Microsystems Corporation | Duty cycle comparator |
KR100915813B1 (en) * | 2007-09-04 | 2009-09-07 | 주식회사 하이닉스반도체 | Duty cycle compensation circuit |
EP2481151A1 (en) * | 2009-09-24 | 2012-08-01 | Freescale Semiconductor, Inc. | Duty cycle corrector and duty cycle correction method |
US8248130B2 (en) * | 2010-05-25 | 2012-08-21 | Freescale Semiconductor, Inc. | Duty cycle correction circuit |
KR101818505B1 (en) * | 2011-07-11 | 2018-01-15 | 삼성전자 주식회사 | Duty ratio recover circuit |
KR20130047428A (en) * | 2011-10-31 | 2013-05-08 | 페어차일드코리아반도체 주식회사 | Voltage controlled delay device, digital power converter using the same, and driving method thereof |
US9059691B2 (en) * | 2012-12-31 | 2015-06-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Duty cycle detection and correction circuit in an integrated circuit |
CN103973245B (en) * | 2013-01-24 | 2017-01-18 | 联发科技股份有限公司 | Amplifier circuit and method applied to amplifier circuit |
US9705519B1 (en) * | 2016-06-29 | 2017-07-11 | Hrl Laboratories, Llc | Correction technique for analog pulse processing time encoder |
-
2016
- 2016-05-25 CN CN201610351867.0A patent/CN107437937B/en active Active
- 2016-09-02 US US15/255,148 patent/US10389112B2/en active Active
-
2019
- 2019-06-26 US US16/453,989 patent/US20190319455A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
CN107437937B (en) | 2020-08-21 |
US20170346282A1 (en) | 2017-11-30 |
US10389112B2 (en) | 2019-08-20 |
CN107437937A (en) | 2017-12-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9781368B2 (en) | Ramp voltage generator, image sensing device including the same and method for driving the image sensing device | |
US8089388B2 (en) | Folding analog-to-digital converter | |
US6525587B2 (en) | Semiconductor integrated circuit device including a clock synchronous type logical processing circuit | |
US9160403B2 (en) | Signal transmission circuit, signal transmission system, and signal transmission method | |
US8493251B2 (en) | Self-calibrated DAC with reduced glitch mapping | |
US9762243B2 (en) | Apparatus for reference voltage generation for I/O interface circuit | |
US7750703B2 (en) | Duty cycle correcting circuit | |
US7795935B2 (en) | Bias signal delivery | |
US20200044639A1 (en) | Latch circuit | |
US10147678B2 (en) | Trimming device | |
US20190319455A1 (en) | Device and method for generating duty cycle | |
US20100149016A1 (en) | Pulse delay circuit and A/D converter including same | |
US7847591B2 (en) | Low jitter CMOS to CML converter | |
US20130342259A1 (en) | Semiconductor integrated circuit and switching device | |
US7834794B2 (en) | A/D converter | |
US8264287B2 (en) | Method, apparatus, and system for measuring analog voltages on die | |
KR100845780B1 (en) | Clock Generation Circuit of Semiconductor Memory Device | |
CN108880510B (en) | Clock duty ratio adjusting circuit | |
TWI573398B (en) | Device and method for generating duty cycle | |
US7952384B2 (en) | Data transmitter and related semiconductor device | |
US20250047272A1 (en) | Clock doubler and a semiconductor apparatus using the same | |
KR20190065109A (en) | System and method of compensating duty cycles of clock and clock bar using control code | |
JP4533113B2 (en) | Data communication apparatus and data communication method | |
CN101212215A (en) | Switching system capable of reducing noise of output signal | |
US20190260360A1 (en) | Level shift circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIEN, TING-HSU;CHENG, CHIH-WEN;TSAI, JENG-HUNG;REEL/FRAME:049617/0555 Effective date: 20160725 Owner name: GLOBAL UNICHIP CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIEN, TING-HSU;CHENG, CHIH-WEN;TSAI, JENG-HUNG;REEL/FRAME:049617/0555 Effective date: 20160725 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |