US20180130656A1 - FORMING DEFECT-FREE RELAXED SiGe FINS - Google Patents
FORMING DEFECT-FREE RELAXED SiGe FINS Download PDFInfo
- Publication number
- US20180130656A1 US20180130656A1 US15/843,649 US201715843649A US2018130656A1 US 20180130656 A1 US20180130656 A1 US 20180130656A1 US 201715843649 A US201715843649 A US 201715843649A US 2018130656 A1 US2018130656 A1 US 2018130656A1
- Authority
- US
- United States
- Prior art keywords
- fins
- sige
- substrate
- over
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
- H01L21/02694—Controlling the interface between substrate and epitaxial layer, e.g. by ion implantation followed by annealing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/0223—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
- H01L21/02233—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
- H01L21/02236—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H01L29/0649—
-
- H01L29/1054—
-
- H01L29/165—
-
- H01L29/66795—
-
- H01L29/785—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/798—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being provided in or under the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
Definitions
- the present disclosure relates to the manufacture of semiconductor devices, such as integrated circuits (ICs).
- ICs integrated circuits
- the present disclosure is particularly applicable to forming defect-free relaxed silicon germanium (SiGe) fins for field effect transistors (FETs), particularly for the 7 nanometer (nm) technology node and beyond.
- SiGe defect-free relaxed silicon germanium
- Standard techniques to either deliver a fully relaxed or a defect free fin-type FET (FinFET) device include a strain relaxed buffer (SRB) or a fin condensation (e.g., oxide snowplow).
- SRB strain relaxed buffer
- fin condensation e.g., oxide snowplow
- these standard techniques cannot both yield a fully relaxed film and a defect free substrate.
- a fully strained epitaxial SiGe growth can be made completely defect-free as deposited.
- epitaxial (epi) growth parameters or post-deposition processing is introduced to relax the film, defects are incorporated that can result in performance degradation.
- An aspect of the present disclosure is a method for forming defect-free relaxed SiGe fins by breaking the crystal lattice by a tilted implant and anneal.
- Another aspect of the present disclosure is a method for forming defect-free relaxed SiGe fins by breaking the crystal lattice by selective oxidation.
- Another aspect of the present disclosure is a device including defect-free relaxed SiGe fins formed by breaking the crystal lattice by a tilted implant and anneal.
- Another aspect of the present disclosure is a device including defect-free relaxed SiGe fins formed by breaking the crystal lattice by selective oxidation.
- some technical effects may be achieved in part by a method including: forming fully strained defect-free SiGe fins on a first portion of a Si substrate; forming Si fins on a second portion of the Si substrate; forming shallow trench isolation (STI) regions between adjacent SiGe fins and Si fins; forming a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; recessing the STI regions on the first portion of the Si substrate, revealing a bottom portion of the SiGe fins; implanting a dopant into the Si substrate below the SiGe fins; and annealing.
- STI shallow trench isolation
- aspects of the present disclosure include methods for forming the SiGe fins by recessing the Si substrate; epitaxially growing a SiGe layer in the recess; and etching the SiGe layer.
- Another aspect includes a method for forming the SiGe and Si fins by blanket depositing a SiGe layer over the first and second portions of the Si substrate; recessing the SiGe layer over the second portion of the Si substrate; epitaxially growing Si in the recess; implanting germanium (Ge) in the SiGe layer in the first portion of the Si substrate; and etching the Si and SiGe layers.
- Further aspects include recessing the STI regions below a bottom surface of the SiGe layer in both the first and second portions of the Si substrate; and implanting the dopant in the Si substrate below the SiGe fins and the Si fins. Other aspects include recessing the STI regions 30 to 100 nanometers (nm). Additional aspects include forming the cladding layer of nitride, oxynitride, low-k dielectric material, or silicon oxycarbide (SiOC). Another aspect includes implanting the dopant into the substrate below the SiGe fins by a tilted implantation at an angle of 1 to 25°. Other aspects include annealing by rapid thermal anneal (RTA).
- RTA rapid thermal anneal
- a further aspect includes a method including forming fully strained defect-free SiGe fins on a first portion of a Si substrate; forming Si fins on a second portion of the Si substrate; forming STI regions between adjacent SiGe fins and Si fins; forming a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; and oxidizing a bottom portion of the SiGe fins through the STI regions until the STI regions at opposite sides of each SiGe fin are joined beneath the SiGe fin.
- aspects of the present disclosure include forming the SiGe fins by recessing the Si substrate; epitaxially growing a SiGe layer in the recess; and etching the SiGe layer.
- Another aspect includes forming the SiGe and Si fins by: blanket depositing a SiGe layer over the first and second portions of the Si substrate; recessing the SiGe layer over the second portion of the Si substrate; epitaxially growing Si in the recess; implanting Ge in the SiGe layer in the first portion of the Si substrate; and etching the Si and SiGe layers. Further aspects include oxidizing the SiGe layer under the Si fins.
- aspects include forming the cladding layer of nitride, oxynitride, low-k dielectric material, or SiOC. Additional aspects include oxidizing by RTA. Other aspects include oxidizing at a temperature of 1050° C. to 1150° C. for 10 seconds to 100 seconds.
- Another aspect of the present disclosure is a device including: fully strained defect-free SiGe fins, each having a top portion and a bottom portion, on a first portion of a Si substrate; Si fins, each having a top portion and a bottom portion, on a second portion of the Si substrate; STI regions between adjacent SiGe fins and Si fins, the STI regions being below a bottom surface of the SiGe fins and below the top portion of the Si fins; a cladding layer over top and side surfaces of the top portions of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; and a dopant implanted into the Si substrate below the SiGe fins.
- aspects of the device include the SiGe fins including a first SiGe material over a second SiGe material, the first SiGe material having a higher concentration of Ge than the second SiGe material; the Si fins including a Si material over the second SiGe material; and the dopant being implanted in the Si substrate under the second SiGe material of the Si fins and under the SiGe fins.
- Other aspects include the cladding layer including nitride, oxynitride, low-k dielectric material, or SiOC.
- a further aspect of the present disclosure is a device including: fully strained defect-free SiGe fins on a first portion of a Si substrate; Si fins on a second portion of the Si substrate; STI regions between adjacent SiGe fins and Si fins; and a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate, wherein a bottom portion of the SiGe fins is oxidized.
- aspects of the device include the SiGe fins including a first SiGe material over a second SiGe material, the first SiGe material having a higher concentration of Ge than the second SiGe material; the Si fins including a Si material over the second SiGe material; and a bottom portion of the second SiGe material of both the SiGe fins and the Si fins is oxidized.
- FIGS. 1A through 1E schematically illustrate formation of defect-free relaxed SiGe fins by a tilted implant and anneal, in accordance with an exemplary embodiment
- FIG. 2 schematically illustrates the method for forming defect-free relaxed SiGe fins by selective oxidation, in accordance with another exemplary embodiment
- FIGS. 3A through 3E illustrate an alternative to the process of FIGS. 1A through 1E for forming of defect-free relaxed SiGe fins and Si fins by a tilted implant and anneal, in accordance with another exemplary embodiment
- FIG. 4 illustrates an alternative to the process of FIG. 2 for forming defect-free relaxed SiGe fins and Si fins by selective oxidation, in accordance with another exemplary embodiment.
- the present disclosure addresses and solves the current problem of strain or defects attendant upon forming FinFET device with SRBs or fin condensation.
- a fully strained, defect-free SiGe is grown patterned. Then, using a protective cladding on the SiGe fins a tilted implant and anneal or a selective oxidation through the STI is performed to break the crystal lattice. In the case of a tilted implant and anneal the connection to the substrate is retained, whereas in case of selective oxidation the SiGe fins effectively become silicon-on-insulator (SOI).
- SOI silicon-on-insulator
- Methodology in accordance with embodiments of the present disclosure includes forming fully strained defect-free SiGe fins on a first portion of a Si substrate. Then, Si fins are formed on a second portion of the Si substrate. Next, STI regions are formed between adjacent SiGe fins and Si fins. Subsequently, a cladding layer is formed over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate. Then, the STI regions are recessed on the first portion of the Si substrate, revealing a bottom portion of the SiGe fins. Next, dopants are implanted into the Si substrate below the SiGe fins followed by an anneal.
- FIG. 1A represents a Si substrate 101 .
- the substrate may alternatively be SOI.
- a hardmask 103 is formed over part of the Si substrate 101 .
- a recess 105 is formed in the rest of the Si substrate 101 to a depth of 10 nm to 100 nm, for example by etching.
- a SiGe layer 107 is epitaxially grown in the recess 105 . If necessary, chemical mechanical polishing (CMP) is performed to planarize the SiGe.
- CMP chemical mechanical polishing
- the SiGe is fully strained and defect-free.
- the SiGe layer 107 is etched to form SiGe fins 109 , which continue to be fully strained and defect-free.
- the hardmask 102 is removed, and the underlying Si substrate 101 is etched to form Si fins 111 .
- the SiGe fins 109 and Si fins 111 may, for example, have a pitch of 10 nm to 40 nm and a width of 2 nm to 15 nm.
- STI regions 113 are formed between adjacent SiGe fins 109 and Si fins 111 .
- the STI region is formed to a width of 10 nm to 35 nm and a depth of 30 nm to 100 nm.
- a cladding layer 115 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of the SiGe fins 109 and Si fins 111 and over the STI regions around the Si fins 111 .
- the cladding layer is formed of nitride, oxynitride, low-k dielectric material, or silicon oxycarbide (SiOC). Adverting to FIG.
- the STI regions 113 around the SiGe fins 109 are recessed 10 nm to 20 nm from the top of the STI to reveal a bottom portion of the SiGe fins 109 .
- dopants 117 are implanted into the Si substrate 101 below the SiGe fins 109 (i.e., regions 119 ) by a tilted implantation at an angle of 1 to 25°.
- the dopants may be Si, C, Ge, which may be implanted at a dose of 1e14 to 1e16 and with an energy of 1 to 3 keV.
- the Si substrate is annealed by RTA at a temperature of 900° C. to 1150° C. for 5 seconds to 300 seconds.
- FIG. 2 illustrates the method for forming defect-free relaxed SiGe fins by selective oxidation, in accordance with an exemplary embodiment.
- the embodiment illustrated in FIG. 2 begins the same as the first embodiment through FIG. 1D .
- a fully strained defect-free SiGe layer 107 is epitaxially grown in a recess 105 formed in one portion of a Si substrate 101 .
- the SiGe layer 107 is etched to form SiGe fins 109 .
- the remaining part of the Si substrate 101 is etched to form Si fins 111 .
- STI regions 113 are formed between adjacent SiGe fins 109 and Si fins 111 .
- a cladding layer 115 is formed over top and side surfaces of the SiGe fins 109 and Si fins 111 and over the STI regions 113 around the Si fins 111 . Then, as illustrated in FIG. 2 , the bottom portion of each SiGe fin 109 is oxidized through the STI regions 113 until the STI regions 113 are joined beneath the SiGe fins 109 .
- FIGS. 3A through 3E illustrate an alternative to the process of FIGS. 1A through 1E for forming of defect-free relaxed SiGe fins and Si fins by a tilted implant and anneal, in accordance with another exemplary embodiment.
- a SiGe layer 303 having 20 to 30% Ge is blanket deposited over the Si substrate 301 .
- the SiGe layer 303 is recessed to a depth of 10 to 40 nm over a portion of the Si substrate 301 .
- a hardmask 305 is formed over the rest of the substrate, and Si 307 is epitaxially grown in the recess.
- the hardmask 305 is removed, and a new hardmask 311 is formed over the Si 307 .
- Ge is implanted in an upper portion of the SiGe layer 303 , forming SiGe layer 309 with a Ge concentration of 40 to 60%.
- the hardmask 311 is removed, and the Si 307 and underlying SiGe layer 303 are etched to form Si fins each having a Si top portion 313 and bottom portion 315 .
- the SiGe layer 309 and the underlying SiGe layer 303 are etched to form SiGe fins each having top portions 317 with a high Ge concentration and bottom portions 319 with a low Ge concentration.
- the Si fins and the SiGe fins may, for example, have a pitch of 10 nm to 40 nm and a width of 2 nm to 15 nm.
- STI regions 321 are formed between adjacent Si fins and SiGe fins.
- the STI regions 321 are formed to a width of 10 nm to 35 nm and a depth of 30 nm to 100 nm.
- a cladding layer 323 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of the Si fins and SiGe fins. Adverting to FIG. 3E , the STI regions 321 are recessed to below a bottom surface of the SiGe layer, e.g. 10 to 20 nm.
- Dopants 325 are then implanted in the Si substrate 301 below the SiGe fins and the Si fins (i.e., regions 327 and 329 ). As in FIG. 1E , the dopants are implanted at an angle of 1 to 25°.
- the dopants may be Si, Ge, C, which may be implanted at a dose of 1e14 to 1e16 and with an energy of 1 to 3 keV.
- the substrate is annealed by RTA at a temperature of 900° C. to 1150° C. and a pressure of 10 torr to 750 torr for 5 seconds to 300 seconds.
- FIG. 4 illustrates an alternative to the process of FIG. 2 for forming defect-free relaxed SiGe fins and Si fins by selective oxidation, in accordance with another exemplary embodiment.
- the process begins the same as the embodiment illustrated in FIGS. 3A through 3E but only through FIG. 3D .
- a SiGe layer 303 having a Ge concentration of 20 to 30% is blanket deposited over the Si substrate 301 .
- the SiGe layer 303 is recessed to a depth of 10 to 40 over a portion of the Si substrate 301 .
- Si 307 is epitaxially grown in the recess.
- SiGe layer 303 is implanted in the SiGe layer 303 on the first portion of the Si substrate 301 , forming a SiGe layer 309 with a Ge concentration of 40 to 60%. Then, the Si 307 and underlying SiGe layer 303 are etched to form Si fins each having Si top portions 313 and SiGe bottom portions 315 . Correspondingly, the SiGe layer 309 and the underlying SiGe layer 303 are etched to form SiGe fins each having high concentration Ge top portions 317 and low concentration Ge bottom portions 319 . Subsequently, STI regions 321 are formed between adjacent Si fins and SiGe fins.
- a cladding layer 323 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of the Si fins and SiGe fins.
- the bottom portion of the Si fins and SiGe fins are oxidized through the STI regions 321 adjacent to the Si fins and SiGe fins until the STI regions are joined beneath the Si fins and SiGe fins.
- the embodiments of the present disclosure can achieve several technical effects, such as a fully relaxed and defect free FinFET devices.
- Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras.
- the present disclosure therefore enjoys industrial applicability in any of various types of highly integrated finFET semiconductor devices, particularly for the 7 nm technology node and beyond.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Materials Engineering (AREA)
- Recrystallisation Techniques (AREA)
Abstract
Description
- The present application is a Divisional of application Ser. No. 15/197,892, filed on Jun. 30, 2016, which is incorporated herein by reference in its entirety.
- The present disclosure relates to the manufacture of semiconductor devices, such as integrated circuits (ICs). The present disclosure is particularly applicable to forming defect-free relaxed silicon germanium (SiGe) fins for field effect transistors (FETs), particularly for the 7 nanometer (nm) technology node and beyond.
- Standard techniques to either deliver a fully relaxed or a defect free fin-type FET (FinFET) device include a strain relaxed buffer (SRB) or a fin condensation (e.g., oxide snowplow). However, these standard techniques cannot both yield a fully relaxed film and a defect free substrate. For example, a fully strained epitaxial SiGe growth can be made completely defect-free as deposited. However, when epitaxial (epi) growth parameters or post-deposition processing is introduced to relax the film, defects are incorporated that can result in performance degradation.
- A need therefore exists for a methodology enabling preservation of the defect-free nature of the initial fully strained epitaxial growth of SiGe, while relaxing the SiGe and the resulting device.
- An aspect of the present disclosure is a method for forming defect-free relaxed SiGe fins by breaking the crystal lattice by a tilted implant and anneal.
- Another aspect of the present disclosure is a method for forming defect-free relaxed SiGe fins by breaking the crystal lattice by selective oxidation.
- Another aspect of the present disclosure is a device including defect-free relaxed SiGe fins formed by breaking the crystal lattice by a tilted implant and anneal.
- Another aspect of the present disclosure is a device including defect-free relaxed SiGe fins formed by breaking the crystal lattice by selective oxidation.
- Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
- According to the present disclosure, some technical effects may be achieved in part by a method including: forming fully strained defect-free SiGe fins on a first portion of a Si substrate; forming Si fins on a second portion of the Si substrate; forming shallow trench isolation (STI) regions between adjacent SiGe fins and Si fins; forming a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; recessing the STI regions on the first portion of the Si substrate, revealing a bottom portion of the SiGe fins; implanting a dopant into the Si substrate below the SiGe fins; and annealing.
- Aspects of the present disclosure include methods for forming the SiGe fins by recessing the Si substrate; epitaxially growing a SiGe layer in the recess; and etching the SiGe layer. Another aspect includes a method for forming the SiGe and Si fins by blanket depositing a SiGe layer over the first and second portions of the Si substrate; recessing the SiGe layer over the second portion of the Si substrate; epitaxially growing Si in the recess; implanting germanium (Ge) in the SiGe layer in the first portion of the Si substrate; and etching the Si and SiGe layers. Further aspects include recessing the STI regions below a bottom surface of the SiGe layer in both the first and second portions of the Si substrate; and implanting the dopant in the Si substrate below the SiGe fins and the Si fins. Other aspects include recessing the STI regions 30 to 100 nanometers (nm). Additional aspects include forming the cladding layer of nitride, oxynitride, low-k dielectric material, or silicon oxycarbide (SiOC). Another aspect includes implanting the dopant into the substrate below the SiGe fins by a tilted implantation at an angle of 1 to 25°. Other aspects include annealing by rapid thermal anneal (RTA).
- A further aspect includes a method including forming fully strained defect-free SiGe fins on a first portion of a Si substrate; forming Si fins on a second portion of the Si substrate; forming STI regions between adjacent SiGe fins and Si fins; forming a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; and oxidizing a bottom portion of the SiGe fins through the STI regions until the STI regions at opposite sides of each SiGe fin are joined beneath the SiGe fin.
- Aspects of the present disclosure include forming the SiGe fins by recessing the Si substrate; epitaxially growing a SiGe layer in the recess; and etching the SiGe layer. Another aspect includes forming the SiGe and Si fins by: blanket depositing a SiGe layer over the first and second portions of the Si substrate; recessing the SiGe layer over the second portion of the Si substrate; epitaxially growing Si in the recess; implanting Ge in the SiGe layer in the first portion of the Si substrate; and etching the Si and SiGe layers. Further aspects include oxidizing the SiGe layer under the Si fins. Other aspects include forming the cladding layer of nitride, oxynitride, low-k dielectric material, or SiOC. Additional aspects include oxidizing by RTA. Other aspects include oxidizing at a temperature of 1050° C. to 1150° C. for 10 seconds to 100 seconds.
- Another aspect of the present disclosure is a device including: fully strained defect-free SiGe fins, each having a top portion and a bottom portion, on a first portion of a Si substrate; Si fins, each having a top portion and a bottom portion, on a second portion of the Si substrate; STI regions between adjacent SiGe fins and Si fins, the STI regions being below a bottom surface of the SiGe fins and below the top portion of the Si fins; a cladding layer over top and side surfaces of the top portions of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate; and a dopant implanted into the Si substrate below the SiGe fins.
- Aspects of the device include the SiGe fins including a first SiGe material over a second SiGe material, the first SiGe material having a higher concentration of Ge than the second SiGe material; the Si fins including a Si material over the second SiGe material; and the dopant being implanted in the Si substrate under the second SiGe material of the Si fins and under the SiGe fins. Other aspects include the cladding layer including nitride, oxynitride, low-k dielectric material, or SiOC.
- A further aspect of the present disclosure is a device including: fully strained defect-free SiGe fins on a first portion of a Si substrate; Si fins on a second portion of the Si substrate; STI regions between adjacent SiGe fins and Si fins; and a cladding layer over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate, wherein a bottom portion of the SiGe fins is oxidized.
- Aspects of the device include the SiGe fins including a first SiGe material over a second SiGe material, the first SiGe material having a higher concentration of Ge than the second SiGe material; the Si fins including a Si material over the second SiGe material; and a bottom portion of the second SiGe material of both the SiGe fins and the Si fins is oxidized.
- Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
- The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
-
FIGS. 1A through 1E schematically illustrate formation of defect-free relaxed SiGe fins by a tilted implant and anneal, in accordance with an exemplary embodiment; -
FIG. 2 schematically illustrates the method for forming defect-free relaxed SiGe fins by selective oxidation, in accordance with another exemplary embodiment; -
FIGS. 3A through 3E illustrate an alternative to the process ofFIGS. 1A through 1E for forming of defect-free relaxed SiGe fins and Si fins by a tilted implant and anneal, in accordance with another exemplary embodiment; and -
FIG. 4 illustrates an alternative to the process ofFIG. 2 for forming defect-free relaxed SiGe fins and Si fins by selective oxidation, in accordance with another exemplary embodiment. - In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
- The present disclosure addresses and solves the current problem of strain or defects attendant upon forming FinFET device with SRBs or fin condensation. In accordance with embodiments of the present disclosure, a fully strained, defect-free SiGe is grown patterned. Then, using a protective cladding on the SiGe fins a tilted implant and anneal or a selective oxidation through the STI is performed to break the crystal lattice. In the case of a tilted implant and anneal the connection to the substrate is retained, whereas in case of selective oxidation the SiGe fins effectively become silicon-on-insulator (SOI).
- Methodology in accordance with embodiments of the present disclosure includes forming fully strained defect-free SiGe fins on a first portion of a Si substrate. Then, Si fins are formed on a second portion of the Si substrate. Next, STI regions are formed between adjacent SiGe fins and Si fins. Subsequently, a cladding layer is formed over top and side surfaces of the SiGe fins and the Si fins and over the STI regions in the second portion of the Si substrate. Then, the STI regions are recessed on the first portion of the Si substrate, revealing a bottom portion of the SiGe fins. Next, dopants are implanted into the Si substrate below the SiGe fins followed by an anneal.
- Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
- Adverting to,
FIGS. 1A through 1E formation of defect-free relaxed SiGe fins by a tilted implant and anneal is illustrated, in accordance with an exemplary embodiment.FIG. 1A represents aSi substrate 101. The substrate may alternatively be SOI. Adverting toFIG. 1B , ahardmask 103 is formed over part of theSi substrate 101. Then, arecess 105 is formed in the rest of theSi substrate 101 to a depth of 10 nm to 100 nm, for example by etching. As illustrated inFIG. 1C , aSiGe layer 107 is epitaxially grown in therecess 105. If necessary, chemical mechanical polishing (CMP) is performed to planarize the SiGe. The SiGe is fully strained and defect-free. InFIG. 1D , theSiGe layer 107 is etched to formSiGe fins 109, which continue to be fully strained and defect-free. In addition, the hardmask 102 is removed, and theunderlying Si substrate 101 is etched to formSi fins 111. TheSiGe fins 109 andSi fins 111 may, for example, have a pitch of 10 nm to 40 nm and a width of 2 nm to 15 nm. Subsequently,STI regions 113 are formed betweenadjacent SiGe fins 109 andSi fins 111. The STI region is formed to a width of 10 nm to 35 nm and a depth of 30 nm to 100 nm. Next, acladding layer 115 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of theSiGe fins 109 andSi fins 111 and over the STI regions around theSi fins 111. The cladding layer is formed of nitride, oxynitride, low-k dielectric material, or silicon oxycarbide (SiOC). Adverting toFIG. 1E , theSTI regions 113 around theSiGe fins 109 are recessed 10 nm to 20 nm from the top of the STI to reveal a bottom portion of theSiGe fins 109. Thereafter,dopants 117 are implanted into theSi substrate 101 below the SiGe fins 109 (i.e., regions 119) by a tilted implantation at an angle of 1 to 25°. The dopants may be Si, C, Ge, which may be implanted at a dose of 1e14 to 1e16 and with an energy of 1 to 3 keV. Next, the Si substrate is annealed by RTA at a temperature of 900° C. to 1150° C. for 5 seconds to 300 seconds. -
FIG. 2 illustrates the method for forming defect-free relaxed SiGe fins by selective oxidation, in accordance with an exemplary embodiment. The embodiment illustrated inFIG. 2 begins the same as the first embodiment throughFIG. 1D . Specifically, a fully strained defect-free SiGe layer 107 is epitaxially grown in arecess 105 formed in one portion of aSi substrate 101. Then, theSiGe layer 107 is etched to formSiGe fins 109. The remaining part of theSi substrate 101 is etched to formSi fins 111.STI regions 113 are formed betweenadjacent SiGe fins 109 andSi fins 111. Acladding layer 115 is formed over top and side surfaces of theSiGe fins 109 andSi fins 111 and over theSTI regions 113 around theSi fins 111. Then, as illustrated inFIG. 2 , the bottom portion of eachSiGe fin 109 is oxidized through theSTI regions 113 until theSTI regions 113 are joined beneath theSiGe fins 109. -
FIGS. 3A through 3E illustrate an alternative to the process ofFIGS. 1A through 1E for forming of defect-free relaxed SiGe fins and Si fins by a tilted implant and anneal, in accordance with another exemplary embodiment. Adverting toFIG. 3A , aSiGe layer 303 having 20 to 30% Ge is blanket deposited over theSi substrate 301. As illustrated inFIG. 3B , theSiGe layer 303 is recessed to a depth of 10 to 40 nm over a portion of theSi substrate 301. Ahardmask 305 is formed over the rest of the substrate, andSi 307 is epitaxially grown in the recess. InFIG. 3C , thehardmask 305 is removed, and anew hardmask 311 is formed over theSi 307. Then, Ge is implanted in an upper portion of theSiGe layer 303, formingSiGe layer 309 with a Ge concentration of 40 to 60%. Next, inFIG. 3D , thehardmask 311 is removed, and theSi 307 andunderlying SiGe layer 303 are etched to form Si fins each having a Sitop portion 313 andbottom portion 315. Correspondingly, theSiGe layer 309 and theunderlying SiGe layer 303 are etched to form SiGe fins each havingtop portions 317 with a high Ge concentration andbottom portions 319 with a low Ge concentration. The Si fins and the SiGe fins may, for example, have a pitch of 10 nm to 40 nm and a width of 2 nm to 15 nm. Subsequently,STI regions 321 are formed between adjacent Si fins and SiGe fins. TheSTI regions 321 are formed to a width of 10 nm to 35 nm and a depth of 30 nm to 100 nm. Acladding layer 323 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of the Si fins and SiGe fins. Adverting toFIG. 3E , theSTI regions 321 are recessed to below a bottom surface of the SiGe layer, e.g. 10 to 20 nm.Dopants 325 are then implanted in theSi substrate 301 below the SiGe fins and the Si fins (i.e.,regions 327 and 329). As inFIG. 1E , the dopants are implanted at an angle of 1 to 25°. The dopants may be Si, Ge, C, which may be implanted at a dose of 1e14 to 1e16 and with an energy of 1 to 3 keV. Then the substrate is annealed by RTA at a temperature of 900° C. to 1150° C. and a pressure of 10 torr to 750 torr for 5 seconds to 300 seconds. -
FIG. 4 illustrates an alternative to the process ofFIG. 2 for forming defect-free relaxed SiGe fins and Si fins by selective oxidation, in accordance with another exemplary embodiment. The process begins the same as the embodiment illustrated inFIGS. 3A through 3E but only throughFIG. 3D . Specifically, aSiGe layer 303 having a Ge concentration of 20 to 30% is blanket deposited over theSi substrate 301. TheSiGe layer 303 is recessed to a depth of 10 to 40 over a portion of theSi substrate 301.Si 307 is epitaxially grown in the recess. Ge is implanted in theSiGe layer 303 on the first portion of theSi substrate 301, forming aSiGe layer 309 with a Ge concentration of 40 to 60%. Then, theSi 307 andunderlying SiGe layer 303 are etched to form Si fins each having Sitop portions 313 andSiGe bottom portions 315. Correspondingly, theSiGe layer 309 and theunderlying SiGe layer 303 are etched to form SiGe fins each having high concentrationGe top portions 317 and low concentrationGe bottom portions 319. Subsequently,STI regions 321 are formed between adjacent Si fins and SiGe fins. Then, acladding layer 323 is formed to a thickness of 5 nm to 10 nm over top and side surfaces of the Si fins and SiGe fins. Next, the bottom portion of the Si fins and SiGe fins are oxidized through theSTI regions 321 adjacent to the Si fins and SiGe fins until the STI regions are joined beneath the Si fins and SiGe fins. - The embodiments of the present disclosure can achieve several technical effects, such as a fully relaxed and defect free FinFET devices. Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure therefore enjoys industrial applicability in any of various types of highly integrated finFET semiconductor devices, particularly for the 7 nm technology node and beyond.
- In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/843,649 US20180130656A1 (en) | 2016-06-30 | 2017-12-15 | FORMING DEFECT-FREE RELAXED SiGe FINS |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/197,892 US9882052B2 (en) | 2016-06-30 | 2016-06-30 | Forming defect-free relaxed SiGe fins |
US15/843,649 US20180130656A1 (en) | 2016-06-30 | 2017-12-15 | FORMING DEFECT-FREE RELAXED SiGe FINS |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/197,892 Division US9882052B2 (en) | 2016-06-30 | 2016-06-30 | Forming defect-free relaxed SiGe fins |
Publications (1)
Publication Number | Publication Date |
---|---|
US20180130656A1 true US20180130656A1 (en) | 2018-05-10 |
Family
ID=60807186
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/197,892 Active US9882052B2 (en) | 2016-06-30 | 2016-06-30 | Forming defect-free relaxed SiGe fins |
US15/843,649 Abandoned US20180130656A1 (en) | 2016-06-30 | 2017-12-15 | FORMING DEFECT-FREE RELAXED SiGe FINS |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/197,892 Active US9882052B2 (en) | 2016-06-30 | 2016-06-30 | Forming defect-free relaxed SiGe fins |
Country Status (1)
Country | Link |
---|---|
US (2) | US9882052B2 (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10707208B2 (en) * | 2017-02-27 | 2020-07-07 | International Business Machines Corporation | Fabrication of fin field effect transistors utilizing different fin channel materials while maintaining consistent fin widths |
US10720527B2 (en) * | 2018-01-03 | 2020-07-21 | International Business Machines Corporation | Transistor having an oxide-isolated strained channel fin on a bulk substrate |
EP3747051A4 (en) * | 2018-01-31 | 2021-10-27 | Hrl Laboratories, Llc | PRODUCTION OF ELECTRICALLY INSULATED DIAMOND NANOWIRE AND APPLICATION |
US10644138B2 (en) | 2018-08-14 | 2020-05-05 | International Business Machines Corporation | Fin field-effect transistors with enhanced strain and reduced parasitic capacitance |
US10770374B2 (en) * | 2019-01-23 | 2020-09-08 | Globalfoundries Inc. | Through-silicon vias for heterogeneous integration of semiconductor device structures |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110108920A1 (en) * | 2009-11-09 | 2011-05-12 | International Business Machines Corporation | High-k/metal gate cmos finfet with improved pfet threshold voltage |
US20130244392A1 (en) * | 2012-03-19 | 2013-09-19 | Samsung Electronics Co., Ltd. | Method of fabricating fin-field effect transistors (finfets) having different fin widths |
US20140357060A1 (en) * | 2013-05-28 | 2014-12-04 | Stmicroelectronics, Inc. | Method for the formation of fin structures for finfet devices |
US20150022866A1 (en) * | 2011-09-16 | 2015-01-22 | Advanced Messaging Technologies, Inc. | Email to fax processing system |
US20150214117A1 (en) * | 2013-07-24 | 2015-07-30 | International Business Machines Corporation | Finfet structures having silicon germanium and silicon channels |
US20150318397A1 (en) * | 2013-01-15 | 2015-11-05 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and method of manufacturing the same |
US9349658B1 (en) * | 2015-01-29 | 2016-05-24 | Globalfoundries Inc. | Methods of forming fin isolation regions on finFET semiconductor devices using an oxidation-blocking layer of material |
US20160379981A1 (en) * | 2015-06-25 | 2016-12-29 | International Business Machines Corporation | Finfet structures having silicon germanium and silicon fins with suppressed dopant diffusion |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110260282A1 (en) * | 2010-04-23 | 2011-10-27 | Toshiba America Electronic Components, Inc. | Semiconductor device and manufacturing methods |
US8847281B2 (en) * | 2012-07-27 | 2014-09-30 | Intel Corporation | High mobility strained channels for fin-based transistors |
US20140113420A1 (en) * | 2012-10-24 | 2014-04-24 | Globalfoundries Inc. | Methods of avoiding shadowing when forming source/drain implant regions on 3d semiconductor devices |
US9524969B1 (en) * | 2015-07-29 | 2016-12-20 | International Business Machines Corporation | Integrated circuit having strained fins on bulk substrate |
-
2016
- 2016-06-30 US US15/197,892 patent/US9882052B2/en active Active
-
2017
- 2017-12-15 US US15/843,649 patent/US20180130656A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110108920A1 (en) * | 2009-11-09 | 2011-05-12 | International Business Machines Corporation | High-k/metal gate cmos finfet with improved pfet threshold voltage |
US20150022866A1 (en) * | 2011-09-16 | 2015-01-22 | Advanced Messaging Technologies, Inc. | Email to fax processing system |
US20130244392A1 (en) * | 2012-03-19 | 2013-09-19 | Samsung Electronics Co., Ltd. | Method of fabricating fin-field effect transistors (finfets) having different fin widths |
US20150318397A1 (en) * | 2013-01-15 | 2015-11-05 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and method of manufacturing the same |
US20140357060A1 (en) * | 2013-05-28 | 2014-12-04 | Stmicroelectronics, Inc. | Method for the formation of fin structures for finfet devices |
US20150214117A1 (en) * | 2013-07-24 | 2015-07-30 | International Business Machines Corporation | Finfet structures having silicon germanium and silicon channels |
US9349658B1 (en) * | 2015-01-29 | 2016-05-24 | Globalfoundries Inc. | Methods of forming fin isolation regions on finFET semiconductor devices using an oxidation-blocking layer of material |
US20160379981A1 (en) * | 2015-06-25 | 2016-12-29 | International Business Machines Corporation | Finfet structures having silicon germanium and silicon fins with suppressed dopant diffusion |
Also Published As
Publication number | Publication date |
---|---|
US20180006155A1 (en) | 2018-01-04 |
US9882052B2 (en) | 2018-01-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8395195B2 (en) | Bottom-notched SiGe FinFET formation using condensation | |
US20180130656A1 (en) | FORMING DEFECT-FREE RELAXED SiGe FINS | |
JP4678877B2 (en) | Silicon devices on Si: C-OI and SGOI and manufacturing methods | |
US6960781B2 (en) | Shallow trench isolation process | |
US9064951B2 (en) | Deep depleted channel MOSFET with minimized dopant fluctuation and diffusion levels | |
CN100461430C (en) | Semiconductor structures and methods of forming them | |
US20180145150A1 (en) | High-k layer chamfering to prevent oxygen ingress in replacement metal gate (rmg) process | |
JP6786755B2 (en) | Methods and Related Semiconductor Structures for Fabricating Semiconductor Structures Containing Fin Structures with Different Strained States | |
JP2014504020A (en) | Uniaxial strained quantum well device and method for producing the uniaxial strained quantum well device | |
EP2701186A1 (en) | Electronic Device Including Shallow Trench Isolation (STI) Regions with Bottom Nitride Linear and Upper Oxide Linear and Related Methods | |
US20170256462A1 (en) | Method and structure for srb elastic relaxation | |
US20170222015A1 (en) | Epi facet height uniformity improvement for fdsoi technologies | |
US8389391B2 (en) | Triple-gate transistor with reverse shallow trench isolation | |
CN106816467A (en) | Semiconductor device and its manufacture method | |
CN106611740A (en) | Substrate and method for manufacturing the same | |
US20170278925A1 (en) | Introducing material with a lower etch rate to form a t-shaped sdb sti structure | |
US9324831B2 (en) | Forming transistors without spacers and resulting devices | |
US9647086B2 (en) | Early PTS with buffer for channel doping control | |
US20180286967A1 (en) | Preserving the seed layer on sti edge and improving the epitaxial growth | |
CN103367227B (en) | Semiconductor device manufacturing method | |
US8859388B2 (en) | Sealed shallow trench isolation region | |
US20150255353A1 (en) | Forming source/drain regions with single reticle and resulting device | |
US9419137B1 (en) | Stress memorization film and oxide isolation in fins | |
CN100539024C (en) | Method for forming semiconductor device | |
CN103367226B (en) | Semiconductor device manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HOLT, ROBERT JUDSON;LIU, JINPING;FRONHEISER, JODY;AND OTHERS;SIGNING DATES FROM 20160622 TO 20160624;REEL/FRAME:044423/0713 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE FIRST INVENTOR'S NAME FROM ROBERT JUDSON HOLT TO JUDSON ROBERT HOLT PREVIOUSLY RECORDED ON REEL 044423 FRAME 0713. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNORS:HOLT, JUDSON ROBERT;LIU, JINPING;FRONHEISER, JODY;AND OTHERS;SIGNING DATES FROM 20160622 TO 20180119;REEL/FRAME:045129/0971 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |