US20180114758A1 - Semiconductor device package and a method of manufacturing the same - Google Patents
Semiconductor device package and a method of manufacturing the same Download PDFInfo
- Publication number
- US20180114758A1 US20180114758A1 US15/334,230 US201615334230A US2018114758A1 US 20180114758 A1 US20180114758 A1 US 20180114758A1 US 201615334230 A US201615334230 A US 201615334230A US 2018114758 A1 US2018114758 A1 US 2018114758A1
- Authority
- US
- United States
- Prior art keywords
- conductive
- electronic component
- substrate
- frame board
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 56
- 238000004519 manufacturing process Methods 0.000 title description 7
- 239000000758 substrate Substances 0.000 claims abstract description 82
- 238000005538 encapsulation Methods 0.000 claims abstract description 38
- 230000002093 peripheral effect Effects 0.000 claims description 5
- 238000000034 method Methods 0.000 description 7
- 239000000463 material Substances 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 238000005553 drilling Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000000465 moulding Methods 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/485—Adaptation of interconnections, e.g. engineering charges, repair techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/4824—Pads with extended contours, e.g. grid structure, branch structure, finger structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49548—Cross section geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Definitions
- the present disclosure relates to a semiconductor device package and a method of manufacturing the same.
- the present disclosure relates to a semiconductor device package including a frame board.
- an electromagnetic interference (EMI) shield is formed on an encapsulation layer.
- Conductive vias may be formed in the encapsulation layer to electrically connect a substrate of the semiconductor device package to the EMI shield.
- Laser drilling, etching or mechanical drilling technique may be used to form the conductive vias.
- aperture ratio, over-etching, and misalignment may adversely affect a shielding effect.
- a semiconductor device package comprises a substrate, a first electronic component, first and second conductive pads, a first frame board, an encapsulation layer, and a conductive layer.
- the substrate has a first surface and a second surface opposite to the first surface.
- the first electronic component, the first and second conductive pads, and the first frame board are on the first surface of the substrate.
- the first frame board surrounds the first electronic component and comprises a first conductive via and a second electronic component.
- the encapsulation layer encapsulates the first electronic component and the first frame board.
- the conductive layer is on the first frame board and the encapsulation layer.
- the first conductive via is electrically connected to the second conductive pad and the conductive layer
- the second electronic component is electrically connected to the first conductive pad.
- a semiconductor device package comprises a substrate, a first electronic component, a first conductive pad, a second conductive pad, a frame board, an encapsulation layer, and a conductive layer.
- the substrate has a top surface.
- the first electronic component, the first conductive pad, and the second conductive pad are on the top surface of the substrate.
- the frame board surrounds the first electronic component, and the frame board comprises a first conductive post directly on the first conductive pad, a second conductive post directly on the second conductive pad, and a second electronic component directly on the first conductive post and the second conductive post.
- the encapsulation layer encapsulates the first electronic component and the frame board.
- the conductive layer is on the frame board and the encapsulation layer.
- a semiconductor device package comprises a substrate, a first electronic component, a first conductive pad, a second conductive pad, a frame board, an encapsulation layer, and a conductive layer.
- the substrate has a top surface.
- the first electronic component, the first conductive pad, and the second conductive pad are on the top surface of the substrate.
- the frame board defines a cavity, and the frame board comprises a first conductive post on the first conductive pad, a second conductive post on the second conductive pad, and a second electronic component.
- the first electronic component is disposed in the cavity, and the second electronic component includes a first terminal directly on the first conductive post and a second terminal directly on the second conductive post.
- the encapsulation layer fills the cavity and encapsulates the first electronic component.
- the conductive layer is on the frame board and the encapsulation layer.
- a method of manufacturing a semiconductor device package comprises: 1) providing a substrate comprising a first surface, a second surface opposite to the first surface, a first conductive pad on the first surface of the substrate and a second conductive pad on the first surface of the substrate; 2) attaching a first electronic component to the first surface of the substrate; 3) placing a frame board on the first conductive pad and the second conductive pad to surround the first electronic component; 4) encapsulating the first electronic component and the frame board by an encapsulation layer; 5) removing a part of the encapsulation layer to expose the frame board; and 6) forming a conductive layer on the frame board and the encapsulation layer.
- FIG. 1 is a top view of a semiconductor device package in accordance with some embodiments of the present disclosure.
- FIG. 2 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure.
- FIG. 3 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure.
- FIG. 4 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure.
- FIG. 5A , FIG. 5B , FIG. 5C , FIG. 5D , FIG. 5E , FIG. 5F and FIG. 5G illustrate a method of manufacturing a semiconductor device package according to some embodiments of the present disclosure.
- Spatial descriptions such as “above,” “below,” “up,” “left,” “right,” “down,” “top,” “bottom,” “vertical,” “horizontal,” “side,” “higher,” “lower,” “upper,” “over,” “under,” and so forth, are specified with respect to a certain component or group of components, or a certain plane of a component or group of components, for the orientation of the component(s) as shown in the associated figure. It should be understood that the spatial descriptions used herein are for purposes of illustration only, and that practical implementations of the structures described herein can be spatially arranged in any orientation or manner, provided that the merits of embodiments of this disclosure are not deviated by such arrangement.
- FIG. 1 is a top view of a semiconductor device package 1 in accordance with some embodiments of the present disclosure.
- the semiconductor device package 1 includes a substrate 10 , electronic components 11 , 13 and 16 , and a frame board 12 .
- the substrate 10 may include, for example and without limitation, a printed circuit board.
- the substrate 10 may include conductive traces, via and pads (not shown in FIG. 1 ) for electrical connection.
- the electronic components 11 and 16 may include active components (e.g., controllers or integrated circuits (ICs)), passive components (e.g., a resistor, an inductor or a capacitor) or other components.
- the electronic components 11 and 16 are disposed on the substrate 10 .
- the electronic components 11 and 16 are disposed close to a center of the substrate 10 and on a central region of the substrate 10 . It is contemplated that the semiconductor device package 1 may include additional electronic components on the substrate 10 than shown in FIG. 1 to form a circuitry that includes the electronic components 11 and 16 .
- Conductive pads 103 , 104 and 106 are disposed on the substrate 10 .
- the conductive pads 106 are disposed on a peripheral region of the substrate 10 and surround the conductive pads 103 and 104 .
- a dimension (e.g., a diameter or a width) of the conductive pads 106 is greater than a dimension of the conductive pads 103 and 104 , such as, for example, at least about 1.1 times greater, or at least about 1.3 times greater, or at least about 1.5 times greater.
- the conductive pads 106 are grounded.
- the conductive pads 103 are electrically connected to the circuitry on the substrate 10 ; for example, the conductive pads 103 may be electrically connected to the electronic components 11 and 16 .
- the grounded conductive pads 106 may enhance EMI protection of signals transmitted through the conductive pads 103 .
- the conductive pads 103 , 104 and 106 may be considered as part of the substrate 10 .
- the frame board 12 may include, for example and without limitation, a printed circuit board.
- the frame board 12 is disposed on the substrate 10 and has a through hole or cavity corresponding to and exposing the central region of the substrate 10 , on which the electronic components 11 and 16 are disposed.
- the frame board 12 is disposed on the peripheral region of the substrate 10 .
- the frame board 12 surrounds the circuitry, which may include the electronic components 11 and 16 , on the substrate 10 .
- the frame board 12 includes the electronic components 13 .
- the electronic components 13 are embedded in the frame board 12 .
- the electronic components 13 are integrated in the frame board 12 .
- the electronic components 13 may be passive components; for example, at least one of the electronic components 13 may be a resistor, an inductor or a capacitor.
- the electronic components 13 may form a circuitry of the semiconductor device package 1 . It is contemplated that more or less electronic components 13 may be integrated into the frame board 12 to provide a relatively compact circuit design without expanding surface area of the substrate 10 . In FIG. 1 , certain components of the frame board 12 are omitted so as to not obscure components on the substrate 10 .
- FIG. 2 is a cross-sectional view of the semiconductor device package 1 across line AA′ in accordance with some embodiments of the present disclosure.
- the substrate 10 has a first surface 101 (e.g., a top surface) and a second surface 102 (e.g., a bottom surface) opposite to the first surface 101 .
- the electronic component 11 and the electronic component 16 are disposed on the first surface 101 of the substrate 10 .
- the conductive pads 103 , 104 , and 106 are disposed on the first surface 101 of the substrate 10 .
- the frame board 12 defines the cavity corresponding to the central region of the substrate 10 , on which the electronic components 11 and 16 are disposed.
- the semiconductor device package 1 includes an encapsulation layer 14 and a conductive layer 15 .
- the frame board 12 is encapsulated by the encapsulation layer 14 .
- the cavity defined by the frame board 12 is filled by the encapsulation layer 14 .
- the electronic components 11 and 16 are also encapsulated by the encapsulation layer 14 .
- the conductive layer 15 is disposed on the frame board 12 and the encapsulation layer 14 .
- the frame board 12 has a surface 124 (e.g., a top surface) and a surface 125 (e.g., a bottom surface) opposite to the surface 124 .
- the frame board 12 includes conductive vias 121 , 122 , 123 , 126 , and 127 .
- the electronic component 13 is embedded in the frame board 12 .
- Each conductive via 121 , 122 , 123 , 126 , or 127 may be a conductive post.
- the conductive via 121 is electrically connected to the conductive pad 103 . In some embodiments, the conductive via 121 may be directly on and in contact with the conductive pad 103 .
- the conductive via 122 is electrically connected to the conductive pad 104 .
- the conductive via 122 may be directly on and in contact with the conductive pad 104 .
- the conductive via 126 is electrically connected to the conductive pad 106 .
- the conductive via 126 may be directly on and in contact with the conductive pad 106 .
- the conductive via 123 is electrically connected to the conductive via 122 .
- the conductive via 123 may be directly on and in contact with the conductive via 122 .
- the conductive via 127 is electrically connected to the conductive via 126 .
- the conductive via 127 may be directly on and in contact with the conductive via 126 .
- the conductive via 121 and the conductive pad 103 may be used to transmit electrical signals.
- the conductive pads 104 and 106 may be connected to ground paths. Since the conductive layer 15 is electrically connected to the conductive pads 104 and 106 through the conductive vias 122 , 123 , 126 and 127 , the conductive layer 15 is grounded and may be used for EMI shielding.
- the multiple conductive vias 126 and 127 are connected to the conductive pads 106 surrounding the multiple conductive pads 103 and provide an enhanced capability for EMI shielding. In some embodiments, the use of the multiple conductive pads 104 and 106 can provide an improved EMI shielding structure. The number of the conductive pads 104 and 106 may be adjusted based on design specifications.
- the conductive pads 103 , 104 and 106 are correspondingly connected to the conductive vias 121 , 122 and 126 in the frame board 12 . In some embodiments, since there is no deviation or over-etching during a process for fabricating the semiconductor device package 1 , a yield is improved, and the process of fabrication is more stable.
- the electronic component 13 includes a terminal 131 and a terminal 132 .
- the terminal 131 directly contacts the conductive via 121
- the terminal 132 directly contacts the conductive via 122 .
- the electronic component 13 is electrically connected between the conductive via 121 and the conductive via 122 .
- the electronic component 13 is electrically connected to the conductive pad 103 through the conductive via 121 .
- the electronic component 13 is electrically connected to the conductive pad 104 through the conductive via 122 .
- a length of the electronic component 13 may be about 0.1 mm to about 0.7 mm.
- a width of the electronic component 13 may be about 0.1 mm to about 0.4 mm.
- a height of the electronic component 13 may be about 0.1 mm to about 0.4 mm.
- the electronic component 13 has a size 0201 whose length, width, and height are respectively about 0.6 mm, about 0.3 mm, and about 0.3 mm.
- the electronic component 13 has a size 01005 whose length, width, and height are respectively about 0.2 mm, about 0.2 mm, and about 0.2 mm.
- the electronic component 16 e.g., a resistor, an inductor or a capacitor
- the electronic component 16 may be embedded in the frame board 12 .
- a height of the frame board 12 (Z direction) is efficiently used to accommodate additional devices or components.
- the use or design of an area (X-Y directions) on the surface 101 of the substrate 10 may be rendered more flexible by embedding components in the frame board 12 .
- An electronic component 17 is disposed on the second surface 102 of the substrate 10 .
- the electronic component 17 may include an active component or a passive component.
- Conductive pads 105 are disposed on the second surface 102 of the substrate 10 .
- Interconnect structures 18 are disposed on a peripheral region of the second surface 102 and surround the electronic component 17 .
- the interconnect structures 18 may include solder bumps or solder balls for assembly.
- the interconnect structures 18 are electrically connected to their respective conductive pads 105 .
- the conductive pads 105 may be considered as part of the substrate 10 .
- FIG. 3 is a cross-sectional view of a semiconductor device package 2 in accordance with some embodiments of the present disclosure.
- the semiconductor device package 2 is similar to the semiconductor device package 1 , except that the conductive pads 106 and the conductive vias 126 and 127 are omitted.
- the semiconductor device package 2 includes electronic components 16 , 13 and 19 , and a frame board 22 .
- the electronic components 16 and 19 may include passive components (e.g., a resistor, an inductor or a capacitor), active components (e.g., controllers or ICs), or other components.
- the electronic components 16 and 19 are disposed on the first surface 101 of the semiconductor substrate 10 .
- the frame board 22 is disposed on the substrate 10 .
- the frame board 22 is disposed on the peripheral region of the substrate 10 , and surrounds a circuitry, which may include the electronic components 16 and 19 , on the substrate 10 . That is, the frame board 22 defines a cavity corresponding to and exposing the central region of the substrate 10 , on which the electronic components 16 and 19 are disposed, and the cavity is filled with the encapsulation layer 14 .
- the frame board 22 includes the conductive vias 121 , 122 , and 123 .
- the electronic component 13 is embedded in the frame board 22 .
- the conductive via 121 is electrically connected to the conductive pad 103 .
- the conductive via 122 is electrically connected to the conductive pad 104 .
- the conductive via 123 is electrically connected to the conductive via 122 .
- the conductive via 121 and the conductive pad 103 may be used to transmit electrical signals.
- the conductive pad 104 may be connected to a ground path. Since the conductive layer 15 is electrically connected to conductive pad 104 through the conductive vias 122 and 123 , the conductive layer 15 is grounded and may be used for EMI shielding. In some embodiments, the use of the multiple conductive pads 104 can provide an improved EMI shielding structure. The number of the conductive pads 104 may be adjusted based on design specifications.
- FIG. 4 is a cross-sectional view of a semiconductor device package 3 in accordance with some embodiments of the present disclosure.
- the semiconductor device package 3 includes a combination of the semiconductor device package 1 as described and illustrated with reference to FIG. 2 and the semiconductor device package 2 as described and illustrated with reference to FIG. 3 .
- the frame board 22 is adjacent to the frame board 12 .
- the frame board 12 along with the conductive pads 103 , 104 , and 106 are similarly implemented as the embodiments of FIG. 2 .
- the frame board 22 along with the conductive pads 103 and 104 are similarly implemented as the embodiments of FIG. 3 .
- the electronic components 13 may be embedded in the frame boards 12 and 22 . In some embodiments, the electronic components 13 are embedded in the frame boards 12 and 22 to conserve an area of the substrate 10 .
- the frame board 22 may be placed on the substrate 10 to surround the frame board 12 , additional active components, additional passive components, or a combination of other different circuit designs.
- the frame board 12 may be placed on the substrate 10 to surround the frame board 22 , additional active components, additional passive components, or a combination of other different circuit designs.
- FIG. 5A , FIG. 5B , FIG. 5C , FIG. 5D , FIG. 5E , FIG. 5F and FIG. 5G illustrate a method of manufacturing a semiconductor device package in accordance with some embodiments of the present disclosure.
- the substrate 10 is provided.
- the substrate 10 has the first surface 101 and the second surface 102 .
- the first surface 101 is opposite to the second surface 102 .
- the conductive pads 103 , 104 , and 106 are disposed on the first surface 101 of the substrate 10 .
- the electronic components 11 , 16 , and 19 are attached on the first surface 101 of the substrate 10 .
- the frame boards 12 and 22 are provided on the substrate 10 .
- the frame board 12 defines a cavity A corresponding to a location of the substrate 100 on which the components 11 and 16 are disposed. That is, the frame board 12 surrounds the electronic components 11 and the electronic component 16 .
- the frame board 22 defines a cavity B corresponding to a location of the substrate 100 on which the components 16 and 19 are disposed. That is, the frame board 22 surrounds the electronic component 16 and the electronic component 19 .
- the frame board 12 includes the conductive vias 121 , 122 , 123 , 126 , and 127 .
- the frame board 12 has the top surface 124 and the bottom surface 125 opposite to the top surface 124 .
- the conductive vias 121 , 122 , and 126 are exposed from the bottom surface 125 .
- the frame board 12 is placed on the first surface 101 of the substrate 10 , and the conductive vias 121 , 122 and 126 are electrically connected to the conductive pads 103 , 104 , and 106 respectively.
- a material of the frame board 12 surrounding the conductive vias 121 , 122 , 123 , 126 , and 127 may be an insulating material.
- the frame board 22 has a similar structure to the frame board 12 .
- the frame board 22 is placed on the first surface 101 of the substrate 10 , and the conductive vias 122 and 121 are electrically connected to the conductive pads 103 and 104 , respectively.
- the electronic component 13 may be embedded in the frame board 12 or in the frame board 22 .
- the electronic component 13 contacts the conductive vias 121 and 122 .
- the embedding of the electronic component 13 may establish an electrical connection.
- the frame boards 12 and 22 are encapsulated by the encapsulation layer 14 . That is, the top surfaces 124 of the frame boards 12 and 22 are covered by the encapsulation layer 14 .
- the electronic components 11 , 16 and 19 are also encapsulated by the encapsulation layer 14 .
- a material of the encapsulation layer 14 may be a molding compound, such as a resin with dispersed fillers. The material of the encapsulation layer 14 may be different from the material of the frame boards 12 and 22 .
- the encapsulation layer 14 is subjected to grinding to expose the top surfaces 124 of the frame boards 12 and 22 .
- the conductive vias 123 and 127 of the frame board 12 are exposed from the top surface 124 of the frame board 12 .
- the conductive via 123 of the frame board 22 is exposed from the top surface 124 of the frame board 22 .
- the conductive layer 15 is formed on the frame boards 12 and 22 and the encapsulation layer 14 by coating, electroplating, printing or sputtering.
- a material of the conductive layer 15 may include a metal or a metal alloy.
- the conductive vias 123 and 127 of the frame board 12 and the conductive via 123 of the frame board 22 are electrically connected to the conductive layer 15 .
- the connection of the conductive pad 106 , the conductive vias 126 and 127 , and the conductive layer 15 forms an EMI shielding path.
- the connection of the conductive pad 104 , the conductive vias 122 and 123 , and the conductive layer 15 forms an EMI shielding path. At this stage, a package structure is thus obtained.
- the package structure is singulated.
- the package structure is divided into the individual semiconductor device package 1 and the semiconductor device package 2 .
- the terms “substantially,” “substantial,” “approximately” and “about” are used to describe and account for small variations. When used in conjunction with an event or circumstance, the terms can encompass instances in which the event or circumstance occurs precisely as well as instances in which the event or circumstance occurs to a close approximation.
- the terms when used in conjunction with a numerical value, can encompass a range of variation of less than or equal to ⁇ 10% of that numerical value, such as less than or equal to ⁇ 5%, less than or equal to ⁇ 4%, less than or equal to ⁇ 3%, less than or equal to ⁇ 2%, less than or equal to ⁇ 1%, less than or equal to ⁇ 0.5%, less than or equal to ⁇ 0.1%, or less than or equal to ⁇ 0.05%.
- a component provided “on” another component can encompass cases where the former component is directly on (e.g., in physical or direct contact with) the latter component, as well as cases where one or more intervening components are located between the former component and the latter component.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
Abstract
A semiconductor device package comprises a substrate, a first electronic component, first and second conductive pads, a first frame board, an encapsulation layer, and a conductive layer. The substrate has a first surface and a second surface opposite to the first surface. The first electronic component, the first and second conductive pads, and the first frame board are on the first surface of the substrate. The first frame board surrounds the first electronic component and comprises a first conductive via and a second electronic component. The encapsulation layer encapsulates the first electronic component and the first frame board. The conductive layer is on the first frame board and the encapsulation layer. The first conductive via is electrically connected to the second conductive pad and the conductive layer, and the second electronic component is electrically connected to the first conductive pad.
Description
- The present disclosure relates to a semiconductor device package and a method of manufacturing the same. In particular, the present disclosure relates to a semiconductor device package including a frame board.
- In a semiconductor device package, an electromagnetic interference (EMI) shield is formed on an encapsulation layer. Conductive vias may be formed in the encapsulation layer to electrically connect a substrate of the semiconductor device package to the EMI shield. Laser drilling, etching or mechanical drilling technique may be used to form the conductive vias. However, aperture ratio, over-etching, and misalignment may adversely affect a shielding effect.
- In an aspect according to some embodiments, a semiconductor device package comprises a substrate, a first electronic component, first and second conductive pads, a first frame board, an encapsulation layer, and a conductive layer. The substrate has a first surface and a second surface opposite to the first surface. The first electronic component, the first and second conductive pads, and the first frame board are on the first surface of the substrate. The first frame board surrounds the first electronic component and comprises a first conductive via and a second electronic component. The encapsulation layer encapsulates the first electronic component and the first frame board. The conductive layer is on the first frame board and the encapsulation layer. The first conductive via is electrically connected to the second conductive pad and the conductive layer, and the second electronic component is electrically connected to the first conductive pad.
- In an aspect according to some embodiments, a semiconductor device package comprises a substrate, a first electronic component, a first conductive pad, a second conductive pad, a frame board, an encapsulation layer, and a conductive layer. The substrate has a top surface. The first electronic component, the first conductive pad, and the second conductive pad are on the top surface of the substrate. The frame board surrounds the first electronic component, and the frame board comprises a first conductive post directly on the first conductive pad, a second conductive post directly on the second conductive pad, and a second electronic component directly on the first conductive post and the second conductive post. The encapsulation layer encapsulates the first electronic component and the frame board. The conductive layer is on the frame board and the encapsulation layer.
- In an aspect according to some embodiments, a semiconductor device package comprises a substrate, a first electronic component, a first conductive pad, a second conductive pad, a frame board, an encapsulation layer, and a conductive layer. The substrate has a top surface. The first electronic component, the first conductive pad, and the second conductive pad are on the top surface of the substrate. The frame board defines a cavity, and the frame board comprises a first conductive post on the first conductive pad, a second conductive post on the second conductive pad, and a second electronic component. The first electronic component is disposed in the cavity, and the second electronic component includes a first terminal directly on the first conductive post and a second terminal directly on the second conductive post. The encapsulation layer fills the cavity and encapsulates the first electronic component. The conductive layer is on the frame board and the encapsulation layer.
- In an aspect according to some embodiments, a method of manufacturing a semiconductor device package comprises: 1) providing a substrate comprising a first surface, a second surface opposite to the first surface, a first conductive pad on the first surface of the substrate and a second conductive pad on the first surface of the substrate; 2) attaching a first electronic component to the first surface of the substrate; 3) placing a frame board on the first conductive pad and the second conductive pad to surround the first electronic component; 4) encapsulating the first electronic component and the frame board by an encapsulation layer; 5) removing a part of the encapsulation layer to expose the frame board; and 6) forming a conductive layer on the frame board and the encapsulation layer.
-
FIG. 1 is a top view of a semiconductor device package in accordance with some embodiments of the present disclosure. -
FIG. 2 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure. -
FIG. 3 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure. -
FIG. 4 is a cross-sectional view of a semiconductor device package in accordance with some embodiments of the present disclosure. -
FIG. 5A ,FIG. 5B ,FIG. 5C ,FIG. 5D ,FIG. 5E ,FIG. 5F andFIG. 5G illustrate a method of manufacturing a semiconductor device package according to some embodiments of the present disclosure. - Common reference numerals are used throughout the drawings and the detailed description to indicate the same or similar components. Embodiments of the present disclosure will be more apparent from the following detailed description taken in conjunction with the accompanying drawings.
- Spatial descriptions, such as “above,” “below,” “up,” “left,” “right,” “down,” “top,” “bottom,” “vertical,” “horizontal,” “side,” “higher,” “lower,” “upper,” “over,” “under,” and so forth, are specified with respect to a certain component or group of components, or a certain plane of a component or group of components, for the orientation of the component(s) as shown in the associated figure. It should be understood that the spatial descriptions used herein are for purposes of illustration only, and that practical implementations of the structures described herein can be spatially arranged in any orientation or manner, provided that the merits of embodiments of this disclosure are not deviated by such arrangement.
-
FIG. 1 is a top view of asemiconductor device package 1 in accordance with some embodiments of the present disclosure. Thesemiconductor device package 1 includes asubstrate 10,electronic components frame board 12. - The
substrate 10 may include, for example and without limitation, a printed circuit board. Thesubstrate 10 may include conductive traces, via and pads (not shown inFIG. 1 ) for electrical connection. - The
electronic components electronic components substrate 10. Theelectronic components substrate 10 and on a central region of thesubstrate 10. It is contemplated that thesemiconductor device package 1 may include additional electronic components on thesubstrate 10 than shown inFIG. 1 to form a circuitry that includes theelectronic components -
Conductive pads substrate 10. Theconductive pads 106 are disposed on a peripheral region of thesubstrate 10 and surround theconductive pads conductive pads 106 is greater than a dimension of theconductive pads conductive pads 106 are grounded. Theconductive pads 103 are electrically connected to the circuitry on thesubstrate 10; for example, theconductive pads 103 may be electrically connected to theelectronic components conductive pads 106 may enhance EMI protection of signals transmitted through theconductive pads 103. Theconductive pads substrate 10. - The
frame board 12 may include, for example and without limitation, a printed circuit board. Theframe board 12 is disposed on thesubstrate 10 and has a through hole or cavity corresponding to and exposing the central region of thesubstrate 10, on which theelectronic components frame board 12 is disposed on the peripheral region of thesubstrate 10. Theframe board 12 surrounds the circuitry, which may include theelectronic components substrate 10. Theframe board 12 includes theelectronic components 13. Theelectronic components 13 are embedded in theframe board 12. Theelectronic components 13 are integrated in theframe board 12. Theelectronic components 13 may be passive components; for example, at least one of theelectronic components 13 may be a resistor, an inductor or a capacitor. Theelectronic components 13, together with theelectronic components substrate 10, may form a circuitry of thesemiconductor device package 1. It is contemplated that more or lesselectronic components 13 may be integrated into theframe board 12 to provide a relatively compact circuit design without expanding surface area of thesubstrate 10. InFIG. 1 , certain components of theframe board 12 are omitted so as to not obscure components on thesubstrate 10. -
FIG. 2 is a cross-sectional view of thesemiconductor device package 1 across line AA′ in accordance with some embodiments of the present disclosure. Thesubstrate 10 has a first surface 101 (e.g., a top surface) and a second surface 102 (e.g., a bottom surface) opposite to thefirst surface 101. Theelectronic component 11 and theelectronic component 16 are disposed on thefirst surface 101 of thesubstrate 10. Theconductive pads first surface 101 of thesubstrate 10. Theframe board 12 defines the cavity corresponding to the central region of thesubstrate 10, on which theelectronic components - The
semiconductor device package 1 includes anencapsulation layer 14 and aconductive layer 15. Theframe board 12 is encapsulated by theencapsulation layer 14. The cavity defined by theframe board 12 is filled by theencapsulation layer 14. Theelectronic components encapsulation layer 14. Theconductive layer 15 is disposed on theframe board 12 and theencapsulation layer 14. - The
frame board 12 has a surface 124 (e.g., a top surface) and a surface 125 (e.g., a bottom surface) opposite to thesurface 124. Theframe board 12 includesconductive vias electronic component 13 is embedded in theframe board 12. Each conductive via 121, 122, 123, 126, or 127 may be a conductive post. The conductive via 121 is electrically connected to theconductive pad 103. In some embodiments, the conductive via 121 may be directly on and in contact with theconductive pad 103. The conductive via 122 is electrically connected to theconductive pad 104. In some embodiments, the conductive via 122 may be directly on and in contact with theconductive pad 104. The conductive via 126 is electrically connected to theconductive pad 106. In some embodiments, the conductive via 126 may be directly on and in contact with theconductive pad 106. The conductive via 123 is electrically connected to the conductive via 122. In some embodiments, the conductive via 123 may be directly on and in contact with the conductive via 122. The conductive via 127 is electrically connected to the conductive via 126. In some embodiments, the conductive via 127 may be directly on and in contact with the conductive via 126. The conductive via 121 and theconductive pad 103 may be used to transmit electrical signals. Theconductive pads conductive layer 15 is electrically connected to theconductive pads conductive vias conductive layer 15 is grounded and may be used for EMI shielding. The multipleconductive vias conductive pads 106 surrounding the multipleconductive pads 103 and provide an enhanced capability for EMI shielding. In some embodiments, the use of the multipleconductive pads conductive pads - In some embodiments, the
conductive pads conductive vias frame board 12. In some embodiments, since there is no deviation or over-etching during a process for fabricating thesemiconductor device package 1, a yield is improved, and the process of fabrication is more stable. - The
electronic component 13 includes a terminal 131 and a terminal 132. The terminal 131 directly contacts the conductive via 121, and the terminal 132 directly contacts the conductive via 122. Theelectronic component 13 is electrically connected between the conductive via 121 and the conductive via 122. Theelectronic component 13 is electrically connected to theconductive pad 103 through the conductive via 121. Theelectronic component 13 is electrically connected to theconductive pad 104 through the conductive via 122. - Dimensions of the
electronic component 13 may be modified with a scaling of thesemiconductor device package 1. A length of theelectronic component 13 may be about 0.1 mm to about 0.7 mm. A width of theelectronic component 13 may be about 0.1 mm to about 0.4 mm. A height of theelectronic component 13 may be about 0.1 mm to about 0.4 mm. In some embodiments, theelectronic component 13 has a size 0201 whose length, width, and height are respectively about 0.6 mm, about 0.3 mm, and about 0.3 mm. In other embodiments, theelectronic component 13 has a size 01005 whose length, width, and height are respectively about 0.2 mm, about 0.2 mm, and about 0.2 mm. Similar to theelectronic component 13, which is a passive component embedded in theframe board 12, the electronic component 16 (e.g., a resistor, an inductor or a capacitor) may be embedded in theframe board 12. In some embodiments, a height of the frame board 12 (Z direction) is efficiently used to accommodate additional devices or components. The use or design of an area (X-Y directions) on thesurface 101 of thesubstrate 10 may be rendered more flexible by embedding components in theframe board 12. - An
electronic component 17 is disposed on thesecond surface 102 of thesubstrate 10. Theelectronic component 17 may include an active component or a passive component.Conductive pads 105 are disposed on thesecond surface 102 of thesubstrate 10.Interconnect structures 18 are disposed on a peripheral region of thesecond surface 102 and surround theelectronic component 17. Theinterconnect structures 18 may include solder bumps or solder balls for assembly. Theinterconnect structures 18 are electrically connected to their respectiveconductive pads 105. Theconductive pads 105 may be considered as part of thesubstrate 10. -
FIG. 3 is a cross-sectional view of asemiconductor device package 2 in accordance with some embodiments of the present disclosure. Thesemiconductor device package 2 is similar to thesemiconductor device package 1, except that theconductive pads 106 and theconductive vias semiconductor device package 2 includeselectronic components frame board 22. - The
electronic components electronic components first surface 101 of thesemiconductor substrate 10. - The
frame board 22 is disposed on thesubstrate 10. Theframe board 22 is disposed on the peripheral region of thesubstrate 10, and surrounds a circuitry, which may include theelectronic components substrate 10. That is, theframe board 22 defines a cavity corresponding to and exposing the central region of thesubstrate 10, on which theelectronic components encapsulation layer 14. - The
frame board 22 includes theconductive vias electronic component 13 is embedded in theframe board 22. The conductive via 121 is electrically connected to theconductive pad 103. The conductive via 122 is electrically connected to theconductive pad 104. The conductive via 123 is electrically connected to the conductive via 122. The conductive via 121 and theconductive pad 103 may be used to transmit electrical signals. Theconductive pad 104 may be connected to a ground path. Since theconductive layer 15 is electrically connected toconductive pad 104 through theconductive vias conductive layer 15 is grounded and may be used for EMI shielding. In some embodiments, the use of the multipleconductive pads 104 can provide an improved EMI shielding structure. The number of theconductive pads 104 may be adjusted based on design specifications. -
FIG. 4 is a cross-sectional view of a semiconductor device package 3 in accordance with some embodiments of the present disclosure. The semiconductor device package 3 includes a combination of thesemiconductor device package 1 as described and illustrated with reference toFIG. 2 and thesemiconductor device package 2 as described and illustrated with reference toFIG. 3 . Theframe board 22 is adjacent to theframe board 12. Theframe board 12 along with theconductive pads FIG. 2 . Theframe board 22 along with theconductive pads FIG. 3 . Theelectronic components 13 may be embedded in theframe boards electronic components 13 are embedded in theframe boards substrate 10. - In some embodiments, the
frame board 22 may be placed on thesubstrate 10 to surround theframe board 12, additional active components, additional passive components, or a combination of other different circuit designs. In other embodiments, theframe board 12 may be placed on thesubstrate 10 to surround theframe board 22, additional active components, additional passive components, or a combination of other different circuit designs. -
FIG. 5A ,FIG. 5B ,FIG. 5C ,FIG. 5D ,FIG. 5E ,FIG. 5F andFIG. 5G illustrate a method of manufacturing a semiconductor device package in accordance with some embodiments of the present disclosure. - Referring to
FIG. 5A , thesubstrate 10 is provided. Thesubstrate 10 has thefirst surface 101 and thesecond surface 102. Thefirst surface 101 is opposite to thesecond surface 102. Theconductive pads first surface 101 of thesubstrate 10. Theelectronic components first surface 101 of thesubstrate 10. - Referring to
FIG. 5B , theframe boards substrate 10. Theframe board 12 defines a cavity A corresponding to a location of the substrate 100 on which thecomponents frame board 12 surrounds theelectronic components 11 and theelectronic component 16. Theframe board 22 defines a cavity B corresponding to a location of the substrate 100 on which thecomponents frame board 22 surrounds theelectronic component 16 and theelectronic component 19. - The
frame board 12 includes theconductive vias frame board 12 has thetop surface 124 and thebottom surface 125 opposite to thetop surface 124. Theconductive vias bottom surface 125. Theframe board 12 is placed on thefirst surface 101 of thesubstrate 10, and theconductive vias conductive pads frame board 12 surrounding theconductive vias frame board 22 has a similar structure to theframe board 12. Theframe board 22 is placed on thefirst surface 101 of thesubstrate 10, and theconductive vias conductive pads electronic component 13 may be embedded in theframe board 12 or in theframe board 22. Theelectronic component 13 contacts theconductive vias electronic component 13 may establish an electrical connection. - Referring to
FIG. 5C , theframe boards encapsulation layer 14. That is, thetop surfaces 124 of theframe boards encapsulation layer 14. Theelectronic components encapsulation layer 14. A material of theencapsulation layer 14 may be a molding compound, such as a resin with dispersed fillers. The material of theencapsulation layer 14 may be different from the material of theframe boards - Referring to
FIG. 5D , theencapsulation layer 14 is subjected to grinding to expose thetop surfaces 124 of theframe boards conductive vias frame board 12 are exposed from thetop surface 124 of theframe board 12. The conductive via 123 of theframe board 22 is exposed from thetop surface 124 of theframe board 22. - Referring to
FIG. 5E , theconductive layer 15 is formed on theframe boards encapsulation layer 14 by coating, electroplating, printing or sputtering. A material of theconductive layer 15 may include a metal or a metal alloy. Theconductive vias frame board 12 and the conductive via 123 of theframe board 22 are electrically connected to theconductive layer 15. In some embodiments, the connection of theconductive pad 106, theconductive vias conductive layer 15 forms an EMI shielding path. In some embodiments, the connection of theconductive pad 104, theconductive vias conductive layer 15 forms an EMI shielding path. At this stage, a package structure is thus obtained. - Referring to
FIG. 5F , the package structure is singulated. Referring toFIG. 5G , after the singulation operation, the package structure is divided into the individualsemiconductor device package 1 and thesemiconductor device package 2. - As used herein, the singular terms “a,” “an,” and “the” may include plural referents unless the context clearly dictates otherwise.
- As used herein and not otherwise defined, the terms “substantially,” “substantial,” “approximately” and “about” are used to describe and account for small variations. When used in conjunction with an event or circumstance, the terms can encompass instances in which the event or circumstance occurs precisely as well as instances in which the event or circumstance occurs to a close approximation. For example, when used in conjunction with a numerical value, the terms can encompass a range of variation of less than or equal to ±10% of that numerical value, such as less than or equal to ±5%, less than or equal to ±4%, less than or equal to ±3%, less than or equal to ±2%, less than or equal to ±1%, less than or equal to ±0.5%, less than or equal to ±0.1%, or less than or equal to ±0.05%.
- In the description of some embodiments, a component provided “on” another component can encompass cases where the former component is directly on (e.g., in physical or direct contact with) the latter component, as well as cases where one or more intervening components are located between the former component and the latter component.
- Additionally, amounts, ratios, and other numerical values are sometimes presented herein in a range format. It is to be understood that such range format is used for convenience and brevity and should be understood flexibly to include numerical values explicitly specified as limits of a range, but also to include all individual numerical values or sub-ranges encompassed within that range as if each numerical value and sub-range is explicitly specified.
- While the present disclosure has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations are not limiting. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the present disclosure as defined by the appended claims. The illustrations may not necessarily be drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the present disclosure which are not specifically illustrated. The specification and the drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the present disclosure. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the present disclosure. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations.
Claims (21)
1. A semiconductor device package, comprising:
a substrate having a first surface and a second surface opposite to the first surface;
a first electronic component on the first surface of the substrate;
a first conductive pad on the first surface of the substrate;
a second conductive pad on the first surface of the substrate;
a first frame board on the first surface of the substrate and surrounding the first electronic component, the first frame board comprising a first conductive via and a second electronic component;
an encapsulation layer encapsulating the first electronic component and the first frame board; and
a conductive layer on the first frame board and the encapsulation layer,
wherein the first conductive via is electrically connected to the second conductive pad and the conductive layer, and the second electronic component is electrically connected to the first conductive pad.
2. The semiconductor device package of claim 1 , further comprising a plurality of third conductive pads on the first surface of the substrate, wherein the third conductive pads surround the first conductive pad.
3. The semiconductor device package of claim 2 , wherein the third conductive pads surround the second conductive pad.
4. The semiconductor device package of claim 2 , wherein a dimension of each of the third conductive pads is greater than a dimension of the first conductive pad.
5. The semiconductor device package of claim 1 , wherein the first frame board defines a cavity, and the first electronic component is disposed in the cavity.
6. The semiconductor device package of claim 5 , further comprising a third electronic component on the first surface of the substrate, wherein the third electronic component is disposed outside the cavity and is encapsulated by the encapsulation layer.
7. The semiconductor device package of claim 6 , further comprising a second frame board on the first surface of the substrate and surrounding the third electronic component, wherein the second frame board comprises a second conductive via and a fourth electronic component.
8. The semiconductor device package of claim 1 , wherein the first frame board further comprises a second conductive via, and the second electronic component is electrically connected to the first conductive pad through the second conductive via.
9. The semiconductor device package of claim 8 , wherein the second electronic component is electrically connected between the first conductive via and the second conductive via.
10. The semiconductor device package of claim 1 , further comprising a third electronic component on the second surface of the substrate and a plurality of interconnect structures on a peripheral region of the second surface of the substrate surrounding the third electronic component.
11. The semiconductor device package of claim 1 , wherein the first frame board comprises a top surface and a bottom surface opposite to the top surface, and the first conductive via is exposed from the top surface to electrically connect to the conductive layer and is exposed from the bottom surface to electrically connect to the second conductive pad.
12. A semiconductor device package, comprising:
a substrate having a top surface;
a first electronic component on the top surface of the substrate;
a first conductive pad on the top surface of the substrate;
a second conductive pad on the top surface of the substrate;
a frame board surrounding the first electronic component, the frame board comprising a first conductive post directly on the first conductive pad, a second conductive post directly on the second conductive pad, and a second electronic component directly on the first conductive post and the second conductive post;
an encapsulation layer encapsulating the first electronic component and the frame board; and
a conductive layer on the frame board and the encapsulation layer.
13. The semiconductor device package of claim 12 , further comprising a third conductive post directly on the second conductive post.
14. The semiconductor device package of claim 12 , further comprising a plurality of third conductive pads on the top surface of the substrate, wherein the third conductive pads surround the first electronic component.
15. The semiconductor device package of claim 14 , wherein the frame board further comprises a plurality of third conductive posts directly on respective ones of the third conductive pads.
16. The semiconductor device package of claim 14 , wherein a dimension of each of the third conductive pads is greater than a dimension of the second conductive pad.
17. The semiconductor device package of claim 12 , wherein the frame board defines a cavity exposing the top surface of the substrate, and the first electronic component is disposed in the cavity.
18. The semiconductor device package of claim 17 , further comprising a third electronic component on the top surface of the substrate, wherein the third electronic component is disposed outside the cavity and is encapsulated by the encapsulation layer.
19. The semiconductor device package of claim 12 , wherein the frame board comprises a top surface, a bottom surface opposite to the top surface of the frame board, and a third conductive post on the second conductive post, the third conductive post is exposed from the top surface of the frame board to contact the conductive layer, and the second conductive post is exposed from the bottom surface of the frame board to contact the second conductive pad.
20. A semiconductor device package, comprising:
a substrate having a top surface;
a first electronic component on the top surface of the substrate;
a first conductive pad on the top surface of the substrate;
a second conductive pad on the top surface of the substrate;
a frame board defining a cavity exposing the top surface of the substrate, the frame board comprising a first conductive post on the first conductive pad, a second conductive post on the second conductive pad, and a second electronic component, the first electronic component is disposed in the cavity, and the second electronic component includes a first terminal directly on the first conductive post and a second terminal directly on the second conductive post;
an encapsulation layer filling the cavity and encapsulating the first electronic component; and
a conductive layer on the frame board and the encapsulation layer.
21. The semiconductor device package of claim 1 , wherein the conductive layer, the first conductive via, and the second conductive pad form an electromagnetic interference (EMI) shielding path.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/334,230 US9953931B1 (en) | 2016-10-25 | 2016-10-25 | Semiconductor device package and a method of manufacturing the same |
CN201710377713.3A CN107978580A (en) | 2016-10-25 | 2017-05-25 | Semiconductor device package and method of manufacturing the same |
CN202010848317.6A CN111952273B (en) | 2016-10-25 | 2017-05-25 | Semiconductor device packaging and manufacturing method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/334,230 US9953931B1 (en) | 2016-10-25 | 2016-10-25 | Semiconductor device package and a method of manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US9953931B1 US9953931B1 (en) | 2018-04-24 |
US20180114758A1 true US20180114758A1 (en) | 2018-04-26 |
Family
ID=61952366
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/334,230 Active 2036-12-15 US9953931B1 (en) | 2016-10-25 | 2016-10-25 | Semiconductor device package and a method of manufacturing the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US9953931B1 (en) |
CN (2) | CN107978580A (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180145033A1 (en) * | 2016-11-23 | 2018-05-24 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
JP2018120950A (en) * | 2017-01-25 | 2018-08-02 | 株式会社ディスコ | Manufacturing method of semiconductor package |
US20190189583A1 (en) * | 2017-12-19 | 2019-06-20 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor package |
JP2019212887A (en) * | 2018-06-04 | 2019-12-12 | サムスン エレクトロニクス カンパニー リミテッド | Semiconductor package |
KR20200052594A (en) * | 2018-11-07 | 2020-05-15 | 삼성전자주식회사 | Semiconductor package |
EP4163969A4 (en) * | 2021-08-23 | 2024-03-20 | Honor Device Co., Ltd. | Electronic device and chip packaging method |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10256114B2 (en) * | 2017-03-23 | 2019-04-09 | Amkor Technology, Inc. | Semiconductor device with tiered pillar and manufacturing method thereof |
US10804115B2 (en) * | 2017-08-03 | 2020-10-13 | General Electric Company | Electronics package with integrated interconnect structure and method of manufacturing thereof |
US10796976B2 (en) | 2018-10-31 | 2020-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
Family Cites Families (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2541487B2 (en) | 1993-11-29 | 1996-10-09 | 日本電気株式会社 | Semiconductor device package |
JPH10112517A (en) * | 1996-10-03 | 1998-04-28 | Ngk Spark Plug Co Ltd | Electronic components housing package |
US7012315B1 (en) | 2000-11-01 | 2006-03-14 | Micron Technology, Inc. | Frame scale package using contact lines through the elements |
US6686649B1 (en) | 2001-05-14 | 2004-02-03 | Amkor Technology, Inc. | Multi-chip semiconductor package with integral shield and antenna |
US7633765B1 (en) | 2004-03-23 | 2009-12-15 | Amkor Technology, Inc. | Semiconductor package including a top-surface metal layer for implementing circuit features |
JP3917946B2 (en) * | 2003-03-11 | 2007-05-23 | 富士通株式会社 | Multilayer semiconductor device |
JP2004327641A (en) | 2003-04-24 | 2004-11-18 | Tdk Corp | Electronic component module |
US8399972B2 (en) | 2004-03-04 | 2013-03-19 | Skyworks Solutions, Inc. | Overmolded semiconductor package with a wirebond cage for EMI shielding |
JP2006059992A (en) * | 2004-08-19 | 2006-03-02 | Shinko Electric Ind Co Ltd | Method for manufacturing electronic component built-in board |
US7629674B1 (en) | 2004-11-17 | 2009-12-08 | Amkor Technology, Inc. | Shielded package having shield fence |
KR100665217B1 (en) * | 2005-07-05 | 2007-01-09 | 삼성전기주식회사 | Semiconductor Multichip Package |
JP2008047953A (en) * | 2006-08-10 | 2008-02-28 | Star Micronics Co Ltd | Case of microphone, and microphone |
KR20080017257A (en) * | 2006-08-21 | 2008-02-26 | 스타 마이크로닉스 컴퍼니 리미티드 | Condenser microphone |
JP5100081B2 (en) * | 2006-10-20 | 2012-12-19 | 新光電気工業株式会社 | Electronic component-mounted multilayer wiring board and manufacturing method thereof |
JP2008141409A (en) * | 2006-11-30 | 2008-06-19 | Star Micronics Co Ltd | Condenser microphone and manufacturing method therefor |
US8685792B2 (en) * | 2007-03-03 | 2014-04-01 | Stats Chippac Ltd. | Integrated circuit package system with interposer |
KR20100084684A (en) * | 2007-11-01 | 2010-07-27 | 다이니폰 인사츠 가부시키가이샤 | Part built-in wiring board, and manufacturing method for the part built-in wiring board |
US7858441B2 (en) * | 2008-12-08 | 2010-12-28 | Stats Chippac, Ltd. | Semiconductor package with semiconductor core structure and method of forming same |
JP2010212609A (en) * | 2009-03-12 | 2010-09-24 | Panasonic Corp | Connection structure, circuit device, and electronic apparatus |
US7955942B2 (en) * | 2009-05-18 | 2011-06-07 | Stats Chippac, Ltd. | Semiconductor device and method of forming a 3D inductor from prefabricated pillar frame |
KR101153570B1 (en) * | 2010-11-01 | 2012-06-11 | 삼성전기주식회사 | Semiconductor package module |
TWI425886B (en) * | 2011-06-07 | 2014-02-01 | Unimicron Technology Corp | Package structure having embedded electronic components and method of making same |
KR101335378B1 (en) * | 2012-04-12 | 2013-12-03 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and manufacturing method thereof |
JP6083152B2 (en) * | 2012-08-24 | 2017-02-22 | ソニー株式会社 | Wiring board and method of manufacturing wiring board |
KR102055361B1 (en) * | 2013-06-05 | 2019-12-12 | 삼성전자주식회사 | Semiconductor package |
JP6695066B2 (en) * | 2014-11-27 | 2020-05-20 | ツーハイ アクセス セミコンダクター カンパニー リミテッド | Polymer frame for chips such that the frame comprises at least one via in series with a capacitor |
US9554469B2 (en) * | 2014-12-05 | 2017-01-24 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Method of fabricating a polymer frame with a rectangular array of cavities |
CN105792504B (en) * | 2016-03-01 | 2018-09-28 | 中国电子科技集团公司第五十四研究所 | A kind of holes PCB embedding device and preparation process with shielding measure |
-
2016
- 2016-10-25 US US15/334,230 patent/US9953931B1/en active Active
-
2017
- 2017-05-25 CN CN201710377713.3A patent/CN107978580A/en active Pending
- 2017-05-25 CN CN202010848317.6A patent/CN111952273B/en active Active
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180145033A1 (en) * | 2016-11-23 | 2018-05-24 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
US10256192B2 (en) * | 2016-11-23 | 2019-04-09 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
JP2018120950A (en) * | 2017-01-25 | 2018-08-02 | 株式会社ディスコ | Manufacturing method of semiconductor package |
US20190189583A1 (en) * | 2017-12-19 | 2019-06-20 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor package |
US10833040B2 (en) * | 2017-12-19 | 2020-11-10 | Samsung Electronics Co., Ltd. | Semiconductor package |
JP2019212887A (en) * | 2018-06-04 | 2019-12-12 | サムスン エレクトロニクス カンパニー リミテッド | Semiconductor package |
US10825775B2 (en) | 2018-06-04 | 2020-11-03 | Samsung Electronics Co., Ltd. | Semiconductor package integrating active and passive components with electromagnetic shielding |
KR20200052594A (en) * | 2018-11-07 | 2020-05-15 | 삼성전자주식회사 | Semiconductor package |
KR102621099B1 (en) * | 2018-11-07 | 2024-01-04 | 삼성전자주식회사 | Semiconductor package |
EP4163969A4 (en) * | 2021-08-23 | 2024-03-20 | Honor Device Co., Ltd. | Electronic device and chip packaging method |
JP7617297B2 (en) | 2021-08-23 | 2025-01-17 | オナー デバイス カンパニー リミテッド | Electronic device and chip packaging method |
Also Published As
Publication number | Publication date |
---|---|
CN111952273B (en) | 2023-09-05 |
US9953931B1 (en) | 2018-04-24 |
CN107978580A (en) | 2018-05-01 |
CN111952273A (en) | 2020-11-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9953931B1 (en) | Semiconductor device package and a method of manufacturing the same | |
US12009289B2 (en) | Semiconductor package and manufacturing method thereof | |
US10304890B2 (en) | Electronic device package and fabricating method thereof | |
US9165878B2 (en) | Semiconductor packages and methods of packaging semiconductor devices | |
US6667546B2 (en) | Ball grid array semiconductor package and substrate without power ring or ground ring | |
US10573590B2 (en) | Multi-layer leadless semiconductor package and method of manufacturing the same | |
CN108962871B (en) | Semiconductor device package | |
US20200161206A1 (en) | Semiconductor package structure and semiconductor manufacturing process | |
CN104916623A (en) | Semiconductor package and method of manufacturing semiconductor package substrate | |
US10861779B2 (en) | Semiconductor device package having an electrical contact with a high-melting-point part and method of manufacturing the same | |
CN112310065A (en) | Package structure, assembly structure and manufacturing method thereof | |
US8872329B1 (en) | Extended landing pad substrate package structure and method | |
CN113675175A (en) | Semiconductor device package and method of manufacturing the same | |
US12237239B2 (en) | Semiconductor device and manufacturing method thereof | |
US20140291818A1 (en) | Integrated Circuit Device Facilitating Package on Package Connections | |
TW201838136A (en) | Electronic package structure and its carrier structure and the manufacturing method | |
US20170018487A1 (en) | Thermal enhancement for quad flat no lead (qfn) packages | |
US11139228B2 (en) | Semiconductor device | |
JP2010287859A (en) | Semiconductor chip with through electrode and semiconductor device using the same | |
US9147664B2 (en) | Semiconductor package | |
CN112930589A (en) | Substrate structure and manufacturing and packaging method thereof | |
JP2012243800A (en) | Semiconductor device | |
US20160099204A1 (en) | Package substrate, package structure, and methods of fabricating the same | |
KR20160093367A (en) | Semiconductor device and manufacturing method thereof | |
KR20130030458A (en) | Method for manufacturing a semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED SEMICONDUCTOR ENGINEERING, INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAO, CHIH SHENG;LI, HUAN WUN;LEE, YU-CHIH;AND OTHERS;REEL/FRAME:040124/0482 Effective date: 20161021 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |