+

US20180097116A1 - Thin film transistor and method of manufacturing same - Google Patents

Thin film transistor and method of manufacturing same Download PDF

Info

Publication number
US20180097116A1
US20180097116A1 US15/821,772 US201715821772A US2018097116A1 US 20180097116 A1 US20180097116 A1 US 20180097116A1 US 201715821772 A US201715821772 A US 201715821772A US 2018097116 A1 US2018097116 A1 US 2018097116A1
Authority
US
United States
Prior art keywords
electrode
metal layer
thin film
film transistor
margin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/821,772
Inventor
Hsin-Hua Lin
Yi-Chun Kao
Chih-Lung Lee
Po-Li Shih
Kuo-Lung Fang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hon Hai Precision Industry Co Ltd
Original Assignee
Hon Hai Precision Industry Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hon Hai Precision Industry Co Ltd filed Critical Hon Hai Precision Industry Co Ltd
Priority to US15/821,772 priority Critical patent/US20180097116A1/en
Assigned to HON HAI PRECISION INDUSTRY CO., LTD. reassignment HON HAI PRECISION INDUSTRY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FANG, KUO-LUNG, KAO, YI-CHUN, LEE, CHIH-LUNG, Lin, Hsin-Hua, SHIH, PO-LI
Publication of US20180097116A1 publication Critical patent/US20180097116A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/674Thin-film transistors [TFT] characterised by the active materials
    • H10D30/6755Oxide semiconductors, e.g. zinc oxide, copper aluminium oxide or cadmium stannate
    • H01L29/7869
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32139Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
    • H01L29/42384
    • H01L29/4908
    • H01L29/78642
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6728Vertical TFTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6729Thin-film transistors [TFT] characterised by the electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6729Thin-film transistors [TFT] characterised by the electrodes
    • H10D30/673Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6729Thin-film transistors [TFT] characterised by the electrodes
    • H10D30/673Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
    • H10D30/6735Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes having gates fully surrounding the channels, e.g. gate-all-around
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6729Thin-film transistors [TFT] characterised by the electrodes
    • H10D30/6737Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
    • H10D30/6739Conductor-insulator-semiconductor electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/01Manufacture or treatment
    • H10D86/021Manufacture or treatment of multiple TFTs
    • H10D86/0231Manufacture or treatment of multiple TFTs using masks, e.g. half-tone masks
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D99/00Subject matter not provided for in other groups of this subclass

Definitions

  • the subject matter herein generally relates to thin film transistors, and particularly to a vertical type thin film transistor.
  • the present disclosure is also related to a method for manufacturing such vertical type thin film transistor.
  • Thin film transistors generally include planar type thin film transistors and vertical type thin film transistors.
  • the planar type thin film transistors are easy to be integrated into circuits, so the planar type thin film transistors are widely used in the circuits.
  • FIG. 1 is a diagrammatical view of a vertical thin film transistor in accordance with an embodiment of the present disclosure.
  • FIG. 2 is a flowchart showing a method for forming the vertical thin film transistor of FIG. 1 in accordance with an embodiment of the present disclosure.
  • FIG. 3 is a diagrammatical view showing a structure of a substrate, a first metal layer, a second metal layer and a first photoresist layer.
  • FIG. 4 shows a structure of FIG. 3 after the first photoresist layer is patterned.
  • FIG. 5 shows a structure of FIG. 4 after the first metal layer and the second metal layer are etched.
  • FIG. 6 shows a structure of FIG. 5 after a first middle photoresist pattern is removed.
  • FIG. 7 shows a structure of FIG. 6 after a second middle metal layer is removed.
  • FIG. 8 shows a structure of FIG. 7 after a first margin photoresist pattern is removed.
  • FIG. 9 shows a structure of FIG. 8 after a margin semiconductor layer and a middle semiconductor layer are formed.
  • FIG. 10 shows a structure of FIG. 9 after a third metal layer and a second photoresist pattern are formed.
  • FIG. 11 shows a structure of FIG. 10 after a third middle metal layer is formed.
  • FIG. 12 shows a structure of FIG. 11 after the second photoresist pattern is removed.
  • FIG. 13 shows a structure of FIG. 12 after an electrically insulating layer is formed.
  • Coupled is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections.
  • the connection can be such that the objects are permanently connected or releasably connected.
  • comprising when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
  • the present disclosure presents a method for manufacturing a thin film transistor.
  • the method can include: providing a substrate and successively forming a first metal layer, a second metal layer and a first photoresist layer on the substrate; patterning the first photoresist layer to form a first photoresist pattern including a first margin photoresist pattern and first middle photoresist pattern spaced apart from the first margin photoresist pattern; etching the first metal layer and the second metal layer to form a first margin metal layer corresponding to the first margin photoresist pattern, a second margin metal layer corresponding to the first margin photoresist pattern, a first middle metal layer corresponding to the first middle photoresist pattern, and a second middle metal layer corresponding to the first middle photoresist pattern; removing the first middle photoresist pattern; removing the second middle metal layer; removing the first margin photoresist pattern; forming a semiconductor layer covering the substrate, the second margin metal layer, and the first middle metal layer, removing a part of the semiconductor layer
  • the present disclosure further presents a thin film transistor.
  • the thin film transistor can include a substrate, a gate electrode on the substrate, a first electrode located on the substrate and surrounded by the gate electrode, a second electrode located on the first electrode and surrounded by the gate electrode, and a channel layer located between the first electrode and the second electrode.
  • the gate electrode can include a first margin metal layer on the substrate and a second metal layer located on the first margin metal layer.
  • FIG. 1 illustrates a vertical type thin film transistor 200 .
  • the thin film transistor 200 can include a substrate 210 , a gate electrode 220 on the substrate 210 , a first electrode 230 on the substrate 210 and surrounded by the gate electrode 220 , a second electrode 240 on the first electrode 230 and surrounded by the gate electrode 220 , a channel layer 250 located between the first electrode 230 and the second electrode 240 and surrounded by the gate electrode 220 , and an electrically insulating layer 270 covering the gate electrode 220 .
  • the first electrode 230 can be one of a source electrode and a drain electrode.
  • the second electrode 240 can be the other of the source electrode and the drain electrode.
  • the first electrode 230 is the source electrode of the thin film transistor 200
  • the second electrode 240 is the drain electrode of the thin film transistor 200 .
  • the first electrode 230 and the second electrode 240 are coupled to the channel layer 250 in electrical conduction.
  • the substrate 210 is transparent.
  • the substrate 210 can be a transparent glass board.
  • the substrate 210 includes a first face facing the gate electrode 230 and the first electrode 230 , and a second face opposite to the first face.
  • the gate electrode 220 is located on a periphery portion of the first face of the substrate 210 .
  • the gage electrode 220 can include a first margin metal layer 2611 on the periphery portion of the first face of the substrate 210 and a second margin metal layer 2621 located on the first margin metal layer 2611 .
  • the first margin metal layer 2611 is in direct physical contact with the first face of the substrate 210 .
  • the first electrode 230 is located on a middle portion of the first face of the substrate 210 . In at least one embodiment, the first electrode 230 is in direct physical contact with the first face of the substrate 210 .
  • the channel layer 250 is located on the first electrode 230 and over the middle portion of the first face of the substrate 210 .
  • the second electrode 240 is located on the channel layer 250 and over the middle portion of the first face of the substrate 210 .
  • the thin film transistor 200 defines a passage 280 between the gate electrode 220 and the first electrode 230 , the channel layer 250 and the second electrode 240 .
  • the first face of the substrate 210 is not covered by the gate electrode 220 and the first electrode 230 in the passage 280 .
  • the periphery portion of the first face of the substrate 210 extends outwards at least partially beyond the gate electrode 220 .
  • the electrically insulating layer 270 covers the gate electrode 220 , the second electrode 240 , and the periphery portion of the first face of the substrate 210 which extends beyond the gate electrode 220 .
  • the electrically insulating layer 270 can fill in the passage 280 and covers the first face of the substrate 210 exposed to the passage 280 .
  • the electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the first electrode 230 to make the gate electrode 220 electrically insulated from the first electrode 230 .
  • the electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the channel layer 250 to make the gate electrode 220 electrically insulated from the channel layer 250 .
  • the electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the second electrode 240 to make the gate electrode 220 electrically insulated from the second electrode 240 .
  • the first margin metal layer 2611 has a material same as that of the first electrode 230 .
  • the first margin metal layer 2611 , the second margin metal layer 2621 and the second electrode 240 have materials different from each other.
  • the material of the first margin metal layer 2611 and the first electrode 230 can be titanium.
  • the material of the second margin metal layer 2621 can be aluminum.
  • the material of the second electrode 240 can be copper.
  • FIG. 2 illustrates a flowchart of an example method for manufacturing the thin film transistor 200 .
  • the example method is provided by way of example, as there are a variety of ways to carry out the method. The example method described below can be carried out using the configurations illustrated in FIGS. 1 and 3-13 , for example, and various elements of these figures are referenced in explaining the example method.
  • Each block shown in FIG. 2 represents one or more processes, methods or subroutines, carried out in the example method.
  • the illustrated order of blocks is illustrative only and the order of the blocks can change according to the present disclosure. Additional blocks can be added or fewer blocks may be utilized, without departing from this disclosure.
  • the example method can begin at block 201 .
  • a first metal layer 261 , a second metal layer 262 and a first photoresist layer 263 are successively formed on the substrate 210 .
  • the substrate 210 includes a first face and a second face opposite to the first face.
  • the first metal layer 261 is formed on the first face of the substrate 210 .
  • the second metal layer 262 is successively formed on the first metal layer 261 .
  • the first photoresist layer 263 is formed on the second metal layer 262 .
  • the first metal layer 261 is different from the second metal layer 263 in material.
  • the material of the first metal layer 261 is titanium.
  • the material of the second metal layer 262 is aluminum.
  • the first photoresist layer 263 is patterned to form a first photoresist pattern by a way of Gray-scale mask pattern.
  • the first photoresist pattern includes a first margin photoresist pattern 2631 and first middle photoresist pattern 2632 .
  • the first margin photoresist pattern 2631 is located on a periphery portion of the second metal layer 262 .
  • the first middle photoresist pattern 2632 is located on a middle portion of the second metal layer 262 .
  • the first margin photoresist pattern 2631 surrounds and is spaced apart from the first middle photoresist pattern 2632 .
  • the first margin photoresist pattern 2631 has thickness larger than that of the first middle photoresist pattern 2632 .
  • the first metal layer 261 and the second metal layer 262 are etched.
  • the first metal layer 261 includes the first margin metal layer 2611 corresponding to the first margin photoresist pattern 2631 and a first middle metal layer 2612 corresponding to the first middle photoresist pattern 2632 .
  • the second metal layer 262 include the second margin metal layer 2621 covered by the first margin photoresist pattern 2631 and a second middle metal layer 2622 covered by the first middle photoresist pattern 2632 .
  • the first margin metal layer 2611 and the second margin metal layer 2621 cooperatively form the gate electrode 220 of the thin film transistor 200 .
  • the first middle metal layer 2612 forms the source electrode or the drain electrode of the thin film transistor 200 .
  • the passage 280 is defined between the gate electrode 220 and the first middle metal layer 2612 and the second middle metal layer 2622 .
  • the first middle photoresist pattern 2632 is removed.
  • an entire thickness of the first photoresist pattern is reduced by an oxygen ions ashing process until the first middle photoresist pattern 2632 is removed. Because the first margin photoresist pattern 2631 has the thickness larger than the first middle photoresist pattern 2632 , after the first middle photoresist pattern 2632 is removed, part of the first margin photoresist pattern 2631 is still reserved.
  • the second middle metal layer 2622 is removed by etching. Because the first metal layer 261 has an etching rate different from that of the second metal layer 262 , the first middle metal layer 2612 cannot be destroyed when the second middle metal layer 2622 is removed by etching.
  • the first margin photoresist pattern 2631 is removed.
  • a semiconductor layer is formed on and covers the substrate 210 , the second margin metal layer 2621 , and the first middle metal layer 2612 , a part of the semiconductor layer which covers the substrate 210 is removed to form a margin semiconductor layer 2641 on the second margin metal layer 2621 and a middle semiconductor layer 2642 on the first middle metal layer 2612 .
  • the substrate 210 with the semiconductor layer is photo-etched from the second face remote from the second margin metal layer 2621 and the first middle metal layer 2612 , to remove the part of the semiconductor layer which covers the substrate 210 and is not sheltered by the second margin metal layer 2621 and the first middle metal layer 2612 .
  • the other part of the semiconductor layer which is sheltered by the second margin metal layer 2621 and the first middle metal layer 2612 is reserved to be the margin semiconductor layer 2641 and the middle semiconductor layer 2642 .
  • a material of the margin semiconductor layer 2641 and the middle semiconductor layer 2642 is oxide semiconductor.
  • the margin semiconductor layer 2641 and a part of the third metal layer 265 which are not covered by the second photoresist pattern 266 are removed to form a third middle metal layer 2651 .
  • the margin semiconductor layer 2641 and the part of the third metal layer 265 which are not covered by the second photoresist pattern 266 are removed by a wet etching.
  • the part of the third metal layer 265 which is not covered by the second photoresist pattern 266 is removed firstly by a dry etching, then the margin semiconductor layer 264 lwhich is not covered by the second photoresist pattern 266 is removed by the wet etching.
  • the third metal layer 265 can have a material thereof same as that of the second metal layer 262 .
  • the second photoresist pattern 266 is removed.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Thin Film Transistor (AREA)

Abstract

A thin film transistor can include a substrate, a gate electrode on the substrate, a first electrode located on the substrate and surrounded by the gate electrode, a second electrode located on the first electrode and surrounded by the gate electrode, and a channel layer located between the first electrode and the second electrode. The gate electrode can include a first margin metal layer on the substrate and a second metal layer located on the first margin metal layer. A method for manufacturing the thin film transistor is also provided.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional application of U.S. Ser. No. 14/832797, filed Aug. 21, 2015 the contents of which are hereby incorporated by reference. The patent application Ser. No. 14/832797 in turn claims the benefit of priority under 35 USC 119 from Taiwanese Patent Application No. 103141866 filed on Dec. 3, 2014.
  • FIELD
  • The subject matter herein generally relates to thin film transistors, and particularly to a vertical type thin film transistor. The present disclosure is also related to a method for manufacturing such vertical type thin film transistor.
  • BACKGROUND
  • Thin film transistors generally include planar type thin film transistors and vertical type thin film transistors. The planar type thin film transistors are easy to be integrated into circuits, so the planar type thin film transistors are widely used in the circuits.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
  • FIG. 1 is a diagrammatical view of a vertical thin film transistor in accordance with an embodiment of the present disclosure.
  • FIG. 2 is a flowchart showing a method for forming the vertical thin film transistor of FIG. 1 in accordance with an embodiment of the present disclosure.
  • FIG. 3 is a diagrammatical view showing a structure of a substrate, a first metal layer, a second metal layer and a first photoresist layer.
  • FIG. 4 shows a structure of FIG. 3 after the first photoresist layer is patterned.
  • FIG. 5 shows a structure of FIG. 4 after the first metal layer and the second metal layer are etched.
  • FIG. 6 shows a structure of FIG. 5 after a first middle photoresist pattern is removed.
  • FIG. 7 shows a structure of FIG. 6 after a second middle metal layer is removed.
  • FIG. 8 shows a structure of FIG. 7 after a first margin photoresist pattern is removed.
  • FIG. 9 shows a structure of FIG. 8 after a margin semiconductor layer and a middle semiconductor layer are formed.
  • FIG. 10 shows a structure of FIG. 9 after a third metal layer and a second photoresist pattern are formed.
  • FIG. 11 shows a structure of FIG. 10 after a third middle metal layer is formed.
  • FIG. 12 shows a structure of FIG. 11 after the second photoresist pattern is removed.
  • FIG. 13 shows a structure of FIG. 12 after an electrically insulating layer is formed.
  • DETAILED DESCRIPTION
  • It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures and components have not been described in detail so as not to obscure the related relevant feature being described. Also, the description is not to be considered as limiting the scope of the embodiments described herein. The drawings are not necessarily to scale and the proportions of certain parts have been exaggerated to better illustrate details and features of the present disclosure.
  • Several definitions that apply throughout this disclosure will now be presented.
  • The term “coupled” is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections. The connection can be such that the objects are permanently connected or releasably connected. The term “comprising,” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
  • The present disclosure presents a method for manufacturing a thin film transistor. The method can include: providing a substrate and successively forming a first metal layer, a second metal layer and a first photoresist layer on the substrate; patterning the first photoresist layer to form a first photoresist pattern including a first margin photoresist pattern and first middle photoresist pattern spaced apart from the first margin photoresist pattern; etching the first metal layer and the second metal layer to form a first margin metal layer corresponding to the first margin photoresist pattern, a second margin metal layer corresponding to the first margin photoresist pattern, a first middle metal layer corresponding to the first middle photoresist pattern, and a second middle metal layer corresponding to the first middle photoresist pattern; removing the first middle photoresist pattern; removing the second middle metal layer; removing the first margin photoresist pattern; forming a semiconductor layer covering the substrate, the second margin metal layer, and the first middle metal layer, removing a part of the semiconductor layer which covers the substrate to form a margin semiconductor layer on the second margin metal layer and a middle semiconductor layer on the first middle metal layer; forming a third metal layer covering the substrate, the margin semiconductor layer and the middle semiconductor layer, forming a second photoresist pattern on the third metal layer and corresponding to the middle semiconductor layer; removing the margin semiconductor layer and a part of the third metal layer which are not covered by the second photoresist pattern to form a third middle metal layer; and removing the second photoresist pattern.
  • The present disclosure further presents a thin film transistor. The thin film transistor can include a substrate, a gate electrode on the substrate, a first electrode located on the substrate and surrounded by the gate electrode, a second electrode located on the first electrode and surrounded by the gate electrode, and a channel layer located between the first electrode and the second electrode. The gate electrode can include a first margin metal layer on the substrate and a second metal layer located on the first margin metal layer.
  • FIG. 1 illustrates a vertical type thin film transistor 200. The thin film transistor 200 can include a substrate 210, a gate electrode 220 on the substrate 210, a first electrode 230 on the substrate 210 and surrounded by the gate electrode 220, a second electrode 240 on the first electrode 230 and surrounded by the gate electrode 220, a channel layer 250 located between the first electrode 230 and the second electrode 240 and surrounded by the gate electrode 220, and an electrically insulating layer 270 covering the gate electrode 220. The first electrode 230 can be one of a source electrode and a drain electrode. The second electrode 240 can be the other of the source electrode and the drain electrode. In at least one embodiment, the first electrode 230 is the source electrode of the thin film transistor 200, the second electrode 240 is the drain electrode of the thin film transistor 200. The first electrode 230 and the second electrode 240 are coupled to the channel layer 250 in electrical conduction.
  • In this embodiment, the substrate 210 is transparent. The substrate 210 can be a transparent glass board. The substrate 210 includes a first face facing the gate electrode 230 and the first electrode 230, and a second face opposite to the first face.
  • The gate electrode 220 is located on a periphery portion of the first face of the substrate 210. The gage electrode 220 can include a first margin metal layer 2611 on the periphery portion of the first face of the substrate 210 and a second margin metal layer 2621 located on the first margin metal layer 2611. In at least one embodiment, the first margin metal layer 2611 is in direct physical contact with the first face of the substrate 210.
  • The first electrode 230 is located on a middle portion of the first face of the substrate 210. In at least one embodiment, the first electrode 230 is in direct physical contact with the first face of the substrate 210.
  • The channel layer 250 is located on the first electrode 230 and over the middle portion of the first face of the substrate 210.
  • The second electrode 240 is located on the channel layer 250 and over the middle portion of the first face of the substrate 210.
  • The thin film transistor 200 defines a passage 280 between the gate electrode 220 and the first electrode 230, the channel layer 250 and the second electrode 240. The first face of the substrate 210 is not covered by the gate electrode 220 and the first electrode 230 in the passage 280. The periphery portion of the first face of the substrate 210 extends outwards at least partially beyond the gate electrode 220.
  • The electrically insulating layer 270 covers the gate electrode 220, the second electrode 240, and the periphery portion of the first face of the substrate 210 which extends beyond the gate electrode 220. The electrically insulating layer 270 can fill in the passage 280 and covers the first face of the substrate 210 exposed to the passage 280. The electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the first electrode 230 to make the gate electrode 220 electrically insulated from the first electrode 230. The electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the channel layer 250 to make the gate electrode 220 electrically insulated from the channel layer 250. The electrically insulating layer 270 in the passage 280 is located between the gate electrode 220 and the second electrode 240 to make the gate electrode 220 electrically insulated from the second electrode 240.
  • The first margin metal layer 2611 has a material same as that of the first electrode 230. The first margin metal layer 2611, the second margin metal layer 2621 and the second electrode 240 have materials different from each other. In at least one embodiment, the material of the first margin metal layer 2611 and the first electrode 230 can be titanium. The material of the second margin metal layer 2621 can be aluminum. The material of the second electrode 240 can be copper.
  • FIG. 2 illustrates a flowchart of an example method for manufacturing the thin film transistor 200. The example method is provided by way of example, as there are a variety of ways to carry out the method. The example method described below can be carried out using the configurations illustrated in FIGS. 1 and 3-13, for example, and various elements of these figures are referenced in explaining the example method. Each block shown in FIG. 2 represents one or more processes, methods or subroutines, carried out in the example method. Furthermore, the illustrated order of blocks is illustrative only and the order of the blocks can change according to the present disclosure. Additional blocks can be added or fewer blocks may be utilized, without departing from this disclosure. The example method can begin at block 201.
  • At block 201, also referring to FIG. 3, in which the substrate 210 is provided, a first metal layer 261, a second metal layer 262 and a first photoresist layer 263 are successively formed on the substrate 210. The substrate 210 includes a first face and a second face opposite to the first face. The first metal layer 261 is formed on the first face of the substrate 210. The second metal layer 262 is successively formed on the first metal layer 261. Then, the first photoresist layer 263 is formed on the second metal layer 262. The first metal layer 261 is different from the second metal layer 263 in material. In at least one embodiment, the material of the first metal layer 261 is titanium. The material of the second metal layer 262 is aluminum.
  • At block 202, also referring to FIG. 4, the first photoresist layer 263 is patterned to form a first photoresist pattern by a way of Gray-scale mask pattern. The first photoresist pattern includes a first margin photoresist pattern 2631 and first middle photoresist pattern 2632. The first margin photoresist pattern 2631 is located on a periphery portion of the second metal layer 262. The first middle photoresist pattern 2632 is located on a middle portion of the second metal layer 262. The first margin photoresist pattern 2631 surrounds and is spaced apart from the first middle photoresist pattern 2632. The first margin photoresist pattern 2631 has thickness larger than that of the first middle photoresist pattern 2632.
  • At block 203, also referring to FIG. 5, the first metal layer 261 and the second metal layer 262 are etched. After etching, the first metal layer 261 includes the first margin metal layer 2611 corresponding to the first margin photoresist pattern 2631 and a first middle metal layer 2612 corresponding to the first middle photoresist pattern 2632. The second metal layer 262 include the second margin metal layer 2621 covered by the first margin photoresist pattern 2631 and a second middle metal layer 2622 covered by the first middle photoresist pattern 2632. The first margin metal layer 2611 and the second margin metal layer 2621 cooperatively form the gate electrode 220 of the thin film transistor 200. The first middle metal layer 2612 forms the source electrode or the drain electrode of the thin film transistor 200. The passage 280 is defined between the gate electrode 220 and the first middle metal layer 2612 and the second middle metal layer 2622.
  • At block 204, also referring to FIG. 6, the first middle photoresist pattern 2632 is removed. In at least one embodiment, an entire thickness of the first photoresist pattern is reduced by an oxygen ions ashing process until the first middle photoresist pattern 2632 is removed. Because the first margin photoresist pattern 2631 has the thickness larger than the first middle photoresist pattern 2632, after the first middle photoresist pattern 2632 is removed, part of the first margin photoresist pattern 2631 is still reserved.
  • At block 205, also referring to FIG. 7, the second middle metal layer 2622 is removed by etching. Because the first metal layer 261 has an etching rate different from that of the second metal layer 262, the first middle metal layer 2612 cannot be destroyed when the second middle metal layer 2622 is removed by etching.
  • At block 206, also referring to FIG. 8, the first margin photoresist pattern 2631 is removed.
  • At block 207, also referring to FIG. 9, a semiconductor layer is formed on and covers the substrate 210, the second margin metal layer 2621, and the first middle metal layer 2612, a part of the semiconductor layer which covers the substrate 210 is removed to form a margin semiconductor layer 2641 on the second margin metal layer 2621 and a middle semiconductor layer 2642 on the first middle metal layer 2612. In at least one embodiment, after the semiconductor layer is formed, the substrate 210 with the semiconductor layer is photo-etched from the second face remote from the second margin metal layer 2621 and the first middle metal layer 2612, to remove the part of the semiconductor layer which covers the substrate 210 and is not sheltered by the second margin metal layer 2621 and the first middle metal layer 2612. The other part of the semiconductor layer which is sheltered by the second margin metal layer 2621 and the first middle metal layer 2612 is reserved to be the margin semiconductor layer 2641 and the middle semiconductor layer 2642. In at least one embodiment, a material of the margin semiconductor layer 2641 and the middle semiconductor layer 2642 is oxide semiconductor.
  • At block 208, also referring to FIG. 10, a third metal layer 265 is formed on and covers the substrate 210, the margin semiconductor layer 2641 and the middle semiconductor layer 2642, a second photoresist pattern 266 is formed on the third metal layer 265 and corresponding to the middle semiconductor layer 2642. The third metal layer 265 has an etching rate different from that of the second metal layer 262. The third metal layer 265 has a material thereof different from that of the second metal layer 262. In at least one embodiment, a material of the third metal layer 265 is copper. In at least one embodiment, the second photoresist pattern 266 can be formed by forming a second photoresist pattern 266 on the third metal layer 265, then defining a position of the second photoresist pattern 266 by photomask process.
  • At block 209, also referring to FIG. 11, the margin semiconductor layer 2641 and a part of the third metal layer 265 which are not covered by the second photoresist pattern 266 are removed to form a third middle metal layer 2651. In at least one embodiment, the margin semiconductor layer 2641 and the part of the third metal layer 265 which are not covered by the second photoresist pattern 266 are removed by a wet etching. In at least one alternative embodiment, the part of the third metal layer 265 which is not covered by the second photoresist pattern 266 is removed firstly by a dry etching, then the margin semiconductor layer 264 lwhich is not covered by the second photoresist pattern 266 is removed by the wet etching. In the alternative embodiment, the third metal layer 265 can have a material thereof same as that of the second metal layer 262.
  • At block 210, also referring to FIG. 12, the second photoresist pattern 266 is removed.
  • At block 211, also referring to FIG. 13, the electrically insulating layer 270 is formed on and covers the substrate 210, the second margin metal layer 2621 and the third middle metal layer 2651, and filled in the passage 280 between the first margin metal layer 2611, the second margin metal layer 2621 and the first middle metal layer 2612, the middle semiconductor layer 2642 and the third middle metal layer 2651. The first margin metal layer 2611 and the second margin metal layer 2621 cooperatively form the gate electrode 220 of the thin film transistor 200. The first middle metal layer 2612 and the third middle metal layer 2651 can be the source electrode and the drain electrode of the thin film transistor 200 respectively. The middle semiconductor layer 2642 can be the channel layer 250 of the thin film transistor 200. In at least one embodiment, the first margin metal layer 2611 or the second margin metal layer 2621 can individually be the gate electrode of the thin film transistor 200.
  • The embodiments shown and described above are only examples. Even though numerous characteristics and advantages of the present technology have been set forth in the foregoing description, together with details of the structure and function of the present disclosure, the disclosure is illustrative only, and changes may be made in the detail, including in matters of shape, size and arrangement of the parts within the principles of the present disclosure up to, and including, the full extent established by the broad general meaning of the terms used in the claims.

Claims (10)

What is claimed is:
1. A thin film transistor comprising:
a substrate;
a gate electrode, the gate electrode formed on the substrate and comprising a first margin metal layer formed on the substrate and a second metal layer located on the first margin metal layer;
a first electrode, the first electrode located on the substrate and surrounded by the gate electrode;
a second electrode, the second electrode located on the first electrode and surrounded by the gate electrode; and
a channel layer, the channel layer located between the first electrode and the second electrode and surrounded by the gate electrode.
2. The thin film transistor of claim 1, wherein the gate electrode is spaced apart from the first electrode, the second electrode, and the channel layer.
3. The thin film transistor of claim 2 further comprising an electrically insulating layer formed on the substrate and covering the gate electrode and the second electrode, wherein the electrically insulating layer makes the gate electrode electrically insulated from the first electrode, the second electrode and the channel layer.
4. The thin film transistor of claim 3, wherein the electrically insulating layer is filled in a gap between the gate electrode and a combination of the first electrode, the second electrode, and the channel layer.
5. The thin film transistor of claim 1, wherein the first electrode is a source electrode of the thin film transistor, and the second electrode is a drain electrode of the thin film transistor.
6. The thin film transistor of claim 1, wherein the first margin metal layer and the first electrode are defined by a same conductive layer.
7. The thin film transistor of claim 6, wherein the the first margin metal layer and the first electrode is made of titanium.
8. The thin film transistor of claim 1, wherein the second margin metal layer is made of a material different from that of the second electrode.
9. The thin film transistor of claim 8, wherein the second margin metal layer is made of aluminum, and the second electrode is made of copper.
10. The thin film transistor of claim 1, wherein the first electrode and the second electrode are coupled to the channel layer in electrical conduction.
US15/821,772 2014-12-03 2017-11-23 Thin film transistor and method of manufacturing same Abandoned US20180097116A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/821,772 US20180097116A1 (en) 2014-12-03 2017-11-23 Thin film transistor and method of manufacturing same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
TW103141866A TWI624874B (en) 2014-12-03 2014-12-03 Vertical type transistor and manufacturing method thereof
TW103141866 2014-12-03
US14/832,797 US9859440B2 (en) 2014-12-03 2015-08-21 Thin film transistor and method of manufacturing same
US15/821,772 US20180097116A1 (en) 2014-12-03 2017-11-23 Thin film transistor and method of manufacturing same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/832,797 Division US9859440B2 (en) 2014-12-03 2015-08-21 Thin film transistor and method of manufacturing same

Publications (1)

Publication Number Publication Date
US20180097116A1 true US20180097116A1 (en) 2018-04-05

Family

ID=56095075

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/832,797 Active US9859440B2 (en) 2014-12-03 2015-08-21 Thin film transistor and method of manufacturing same
US15/821,772 Abandoned US20180097116A1 (en) 2014-12-03 2017-11-23 Thin film transistor and method of manufacturing same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/832,797 Active US9859440B2 (en) 2014-12-03 2015-08-21 Thin film transistor and method of manufacturing same

Country Status (3)

Country Link
US (2) US9859440B2 (en)
JP (1) JP6134766B2 (en)
TW (1) TWI624874B (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105789120B (en) * 2016-05-23 2019-05-31 深圳市华星光电技术有限公司 The production method and TFT substrate of TFT substrate
CN107180876A (en) * 2017-07-04 2017-09-19 京东方科技集团股份有限公司 A kind of thin film transistor (TFT) and preparation method thereof, array base palte
TWI655477B (en) * 2018-04-18 2019-04-01 友達光電股份有限公司 Active element substrate manufacturing method
CN108987484A (en) * 2018-07-27 2018-12-11 京东方科技集团股份有限公司 A kind of preparation method and thin film transistor (TFT) of thin film transistor (TFT)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080014686A1 (en) * 2006-07-14 2008-01-17 Industrial Technology Research Institute Method of fabricating vertical thin film transistor
US20110121288A1 (en) * 2009-11-20 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20110315980A1 (en) * 2010-06-23 2011-12-29 Jae Ho Kim Thin Film Transistor and Method of Manufacturing the Same
US20150072490A1 (en) * 2012-12-18 2015-03-12 Intel Corporation Vertical nanowire transistor with axially engineered semiconductor and gate metallization
US20150162563A1 (en) * 2013-12-06 2015-06-11 Futaba Corporation Organic electroluminescence device and method for manufacturing the same

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0794737A (en) * 1993-09-22 1995-04-07 Oki Electric Ind Co Ltd Thin film transistor
JP2003110110A (en) * 2001-09-28 2003-04-11 Ricoh Co Ltd Semiconductor device and manufacturing method thereof
JP2005167164A (en) * 2003-12-05 2005-06-23 Mitsui Chemicals Inc Transistor and manufacturing method thereof
US7282782B2 (en) * 2004-03-12 2007-10-16 Hewlett-Packard Development Company, L.P. Combined binary oxide semiconductor device
KR20080077775A (en) * 2007-02-21 2008-08-26 삼성전자주식회사 Thin film transistor, organic light emitting display device comprising same, and manufacturing method thereof
TWI464510B (en) * 2007-07-20 2014-12-11 Semiconductor Energy Lab Liquid crystal display device
JP5357493B2 (en) * 2007-10-23 2013-12-04 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
TWI711182B (en) * 2008-07-31 2020-11-21 日商半導體能源研究所股份有限公司 Semiconductor device and method of manufacturing semiconductor device
WO2011052409A1 (en) * 2009-10-30 2011-05-05 Semiconductor Energy Laboratory Co., Ltd. Transistor
TWI476931B (en) * 2010-10-21 2015-03-11 Au Optronics Corp Thin film transistor and pixel structure having the same
TWI435152B (en) * 2011-08-16 2014-04-21 Chunghwa Picture Tubes Ltd Method of forming a contact window
US20130162925A1 (en) * 2011-12-21 2013-06-27 Shenzhen China Star Optoelectronics Technology Co. Ltd Thin-film Transistor Substrate and Manufacturing Method Thereof and Liquid Crystal Display Device
TWI463534B (en) * 2012-02-10 2014-12-01 E Ink Holdings Inc Method for manufacturing active array substrate
JP6015893B2 (en) * 2012-02-28 2016-10-26 国立研究開発法人産業技術総合研究所 Thin film transistor manufacturing method

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080014686A1 (en) * 2006-07-14 2008-01-17 Industrial Technology Research Institute Method of fabricating vertical thin film transistor
US20110121288A1 (en) * 2009-11-20 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US20110315980A1 (en) * 2010-06-23 2011-12-29 Jae Ho Kim Thin Film Transistor and Method of Manufacturing the Same
US20150072490A1 (en) * 2012-12-18 2015-03-12 Intel Corporation Vertical nanowire transistor with axially engineered semiconductor and gate metallization
US20150162563A1 (en) * 2013-12-06 2015-06-11 Futaba Corporation Organic electroluminescence device and method for manufacturing the same

Also Published As

Publication number Publication date
US9859440B2 (en) 2018-01-02
JP6134766B2 (en) 2017-05-24
JP2016111344A (en) 2016-06-20
US20160163864A1 (en) 2016-06-09
TW201622011A (en) 2016-06-16
TWI624874B (en) 2018-05-21

Similar Documents

Publication Publication Date Title
US20180097116A1 (en) Thin film transistor and method of manufacturing same
US20180212062A1 (en) Coplanar double gate electrode oxide thin film transistor and manufacture method thereof
CN103715137A (en) Array substrate, manufacturing method thereof and display device
CN104409518B (en) Thin film transistor (TFT) and preparation method thereof
CN104617102A (en) Array substrate and manufacturing method thereof
US9276014B2 (en) Array substrate and method of fabricating the same, and liquid crystal display device
CN105140276A (en) Thin film transistor fabrication method and array substrate fabrication method
US10134765B2 (en) Oxide semiconductor TFT array substrate and method for manufacturing the same
CN106298546A (en) A kind of thin film transistor (TFT), its manufacture method, array base palte and display floater
US10062791B2 (en) Self-aligned metal oxide thin film transistor and method of making same
US9437750B1 (en) Thin film transistor and method of making same
US20180130830A1 (en) Ltps array substrate and method for producing the same
CN103839950B (en) TFT-LCD array substrate and manufacturing method thereof
CN104934448A (en) Array substrate and manufacturing method, and display apparatus
CN105374687B (en) Method for manufacturing thin film transistor
CN105655403A (en) A vertical thin film transistor and its manufacturing method
CN108493197A (en) Top gate type array substrate preparation process
CN106920850B (en) A kind of asymmetric thin film transistor structure and its preparation method
CN105206564B (en) A kind of production method and array substrate of light shield layer
CN104282767B (en) Thin film transistor and method of manufacturing the same
WO2015096393A1 (en) Array substrate, manufacturing method therefor, and display device
CN105632920B (en) The production method of thin film transistor base plate
US9859167B2 (en) CMOS device with decreased leakage current and method making same
CN105810743B (en) Thin film transistor and its manufacturing method
CN107146791A (en) Manufacturing method of array substrate, array substrate and display device

Legal Events

Date Code Title Description
AS Assignment

Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, HSIN-HUA;KAO, YI-CHUN;LEE, CHIH-LUNG;AND OTHERS;REEL/FRAME:044203/0474

Effective date: 20150805

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载