US20170310915A1 - Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes - Google Patents
Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes Download PDFInfo
- Publication number
- US20170310915A1 US20170310915A1 US15/644,539 US201715644539A US2017310915A1 US 20170310915 A1 US20170310915 A1 US 20170310915A1 US 201715644539 A US201715644539 A US 201715644539A US 2017310915 A1 US2017310915 A1 US 2017310915A1
- Authority
- US
- United States
- Prior art keywords
- unit
- column
- analog
- digital
- units
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title abstract description 15
- 238000003384 imaging method Methods 0.000 title description 5
- 239000011159 matrix material Substances 0.000 claims description 8
- 238000006243 chemical reaction Methods 0.000 description 21
- 238000010586 diagram Methods 0.000 description 14
- 230000035945 sensitivity Effects 0.000 description 13
- 230000000875 corresponding effect Effects 0.000 description 10
- 239000003086 colorant Substances 0.000 description 9
- 230000007423 decrease Effects 0.000 description 7
- 239000000203 mixture Substances 0.000 description 4
- 230000003247 decreasing effect Effects 0.000 description 3
- 230000000750 progressive effect Effects 0.000 description 3
- 238000004904 shortening Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 230000001276 controlling effect Effects 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- H04N5/378—
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
- H04N25/772—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising A/D, V/T, V/F, I/T or I/F converters
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/10—Calibration or testing
- H03M1/1009—Calibration
- H03M1/1014—Calibration at one point of the transfer characteristic, i.e. by adjusting a single reference value, e.g. bias or gain error
- H03M1/1023—Offset correction
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/50—Constructional details
- H04N23/54—Mounting of pick-up tubes, electronic image sensors, deviation or focusing coils
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/40—Extracting pixel data from image sensors by controlling scanning circuits, e.g. by modifying the number of pixels sampled or to be sampled
- H04N25/46—Extracting pixel data from image sensors by controlling scanning circuits, e.g. by modifying the number of pixels sampled or to be sampled by combining or binning pixels
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/616—Noise processing, e.g. detecting, correcting, reducing or removing noise involving a correlated sampling function, e.g. correlated double sampling [CDS] or triple sampling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/767—Horizontal readout lines, multiplexers or registers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/78—Readout circuits for addressed sensors, e.g. output amplifiers or A/D converters
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N3/00—Scanning details of television systems; Combination thereof with generation of supply voltages
- H04N3/10—Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical
- H04N3/14—Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices
- H04N3/15—Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices for picture signal generation
- H04N3/155—Control of the image-sensor operation, e.g. image processing within the image-sensor
- H04N3/1562—Control of the image-sensor operation, e.g. image processing within the image-sensor for selective scanning, e.g. windowing, zooming
-
- H04N5/2253—
-
- H04N5/347—
-
- H04N5/37455—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/50—Analogue/digital converters with intermediate conversion to time interval
- H03M1/56—Input signal compared with linear ramp
Definitions
- the present invention relates to a solid-state image pickup device and a method for driving the same.
- the present invention relates to a solid-state image pickup device for converting analog signals output from unit pixels through column signal lines to digital signals and reading the digital signals, and to a method for driving the same.
- CMOS image sensor including a column-parallel ADCs (analog-digital converters) has been reported (e.g., see non-Patent Document 1: W. Yang et al., “An Integrated 800 ⁇ 600 CMOS Image System” ISS CC Digest of Technical Papers, pp. 304-305, February 1999).
- ADCs are arranged for respective columns in matrix-patterned unit pixels.
- FIG. 15 is a block diagram showing the configuration of a CMOS image sensor 100 including column-parallel ADCs according to a known art.
- unit pixels 101 each including a photodiode and an intra-pixel amplifier, are two-dimensionally arranged in a matrix pattern so as to form a pixel array unit 102 .
- row control lines 103 ( 103 - 1 , 103 - 2 ) are arranged for respective rows and column signal lines 104 ( 104 - 1 , 104 - 2 ) are arranged for respective columns.
- the row address and row scanning in the pixel array unit 102 is controlled by a row scanning circuit 105 through the row control lines 103 - 1 , 103 - 2 .
- An ADC 106 is disposed at one end of each of the column signal lines 104 - 1 , 104 - 2 , so that a column processing unit (column-parallel ADC block) 107 is formed. Further, a digital-analog converter (hereinafter referred to as a DAC) 108 for generating a reference voltage Vref having a RAMP waveform and a counter 109 for measuring the time of a comparing operation in a comparator 110 (to be described later) by performing a counting operation in synchronization with a clock CK of a predetermined period are provided for the ADCs 106 .
- a digital-analog converter hereinafter referred to as a DAC
- Each of the ADCs 106 includes the comparator 110 for comparing an analog signal obtained from the unit pixel 101 in a selected row among the row control lines 103 - 1 , 103 - 2 , through the column signal line 104 - 1 , 104 - 2 , or, with a reference voltage Vref generated by the DAC 108 ; and a memory device 111 for holding the count value of the counter 109 in response to the output of the comparator 110 .
- the ADC 106 has a function of converting an analog signal supplied from each unit pixel 101 to a digital signal of N bits.
- Control of a column address and column scanning to each ADC 106 in the column processing unit 107 is performed by a column scanning circuit 112 . That is, digital signals of N bits which have been AD converted by the ADCs 106 are sequentially read into a horizontal output line 113 having a width of 2N bits by column scanning of the column scanning circuit 112 and the signals are transmitted to a signal processing circuit 114 through the horizontal output line 113 .
- the signal processing circuit 114 includes sensing circuits, subtraction circuits, and output circuits, the number thereof being 2N corresponding to the horizontal output line 113 having a width of 2N bits.
- a timing control circuit 115 generates clock signals and timing signals required by the operations of the row scanning circuit 105 , the ADCs 106 , the DAC 108 , the counter 109 , and the column scanning circuit 112 based on a master clock MCK, and supplies the clock signals and timing signals to corresponding circuits.
- a reference voltage Vref of a ramp waveform is supplied from the DAC 108 to each of the comparators 110 . Accordingly, the respective comparators 110 compare the signal voltage Vx of the column signal lines 104 - 1 , 104 - 2 , with the reference voltage Vref. In this comparing operation, the polarity of the output Vco of the comparator 110 is reversed when the reference voltage Vref and the signal voltage Vx become equal to each other. In response to the reversed output of the comparator 110 , a count value N 1 of the counter 109 according to the comparison time in the comparator 110 is stored in the memory device 111 .
- a reset component ⁇ V of each unit pixel 101 is read.
- the reset component ⁇ V includes fixed pattern noise as offset, which varies in each unit pixel 101 .
- the signal voltage Vx of the column signal lines 104 at the first reading operation is approximately known. Therefore, at the first operation of reading the reset component ⁇ V, the comparison time in the comparator 110 can be shortened by adjusting the reference voltage Vref of a ramp waveform.
- the reset component ⁇ V is compared in a count period of 7 bits ( 128 clocks).
- a signal component according to the amount of incident light in each unit pixel 101 is read in addition to the reset component ⁇ V in the same manner as in the first reading operation. That is, after the second reading operation from the unit pixels 101 in the selected row to the column signal lines 104 - 1 , 104 - 2 , has become stable, the reference voltage Vref of a ramp waveform is supplied from the DAC 108 to each of the comparators 110 . Accordingly, the respective comparators 110 compare the signal voltage Vx of the corresponding column signal lines 104 - 1 , 104 - 2 , with the reference voltage Vref.
- the counter 109 starts second counting. Then, in the second comparing operation, the polarity of the output Vco of the comparator 110 is reversed when the reference voltage Vref and the signal voltage Vx become equal to each other. In response to the reversed output of the comparator 110 , a count value N 2 of the counter 109 according to the comparison time in the comparator 110 is stored in the memory device 111 . The first count value N 1 and the second count value N 2 are stored in different areas in the memory device 111 .
- the column scanning circuit 112 performs column scanning, whereby the first and second N-bit digital signals held in each memory device 111 are supplied to the signal processing circuit 114 through 2N lines of the horizontal output line 113 . Then, the subtraction circuit (not shown) in the signal processing circuit 114 performs subtraction (second signal) ⁇ (first signal) and the result is output. Then, the same operation is sequentially performed for the other rows, so that a two-dimensional image is formed.
- each memory device 111 must hold the first and second count values N 1 and N 2 .
- 2N memory devices 111 are required for an N-bit signal, so that the scale and area of the circuitry increases.
- N-series clocks CK 1 to CKN must be input from the counter 109 to the memory devices 111 , so that clock noise and power consumption increase.
- 2N lines are required in the horizontal output line 113 in order to output the first and second count values N 1 and N 2 , and the current increases accordingly.
- N subtraction circuits are required for subtraction of the first and second count values N 1 and N 2 before output, so that the scale and area of the circuitry increase.
- a frame rate is increased by skip-reading pixel information (e.g., see non-Patent Document 2: M. Loose et al., “2 ⁇ 3-inch CMOS Imaging Sensor for High Definition Television”, 2001, IEEE Workshop on CMOS and CCD Imaging sensors).
- the frame rate of 60 frames per second can be realized in the interlaced scanning shown in FIG. 18 , although the frame rate is 30 frames per second in the progressive scanning shown in FIG. 17 .
- the frame rate can be doubled.
- non-Patent Document 2 that is, in the technique of increasing the frame rate by reading pixel information by skipping rows, the exposure time in each unit pixel is shortened as the frame rate increases. For example, the exposure time is reduced by half when the frame rate doubles. As a result, the effective sensitivity of the unit pixel is reduced by half. Therefore, when the frame rate is increased by applying skip reading of pixel information in the CMOS image sensor 100 including column-parallel ADCs, the sensitivity of the unit pixel decreases due to the higher frame rate, and thus the sensitivity of imaging result decreases disadvantageously.
- the present invention has been made in view of the above-described problems, and an object of the present invention is to provide a solid-state image pickup device capable of realizing a higher frame rate without decreasing sensitivity and a method for driving the solid-state image pickup device.
- unit pixels each including a photoelectric converter, are two-dimensionally arranged in a matrix pattern, column signal lines arranged for respective columns of the matrix pattern, and the unit pixels are selectively controlled in units of rows sequentially.
- Analog signals are output from the unit pixels in a selectively controlled row through the column signal lines and converted to digital values.
- the obtained digital values are added among a plurality of pixel units and the added digital values are read.
- analog signals output from the unit pixels are converted to digital values and the digital values are added among a plurality of unit pixels and are read.
- this operation is equivalent to interlaced reading (skip reading) of pixel information.
- the amount of each piece of pixel information is larger by X times if the number of pixels to be added is X. Therefore, even when the exposure time of the unit pixels is reduced to 1/2 in order to double the frame rate, the amount of each piece of pixel information is doubled by adding digital values of unit pixels between two rows at analog-digital conversion, so that a decrease of sensitivity can be prevented.
- the digital values are added among a plurality of unit pixels and the added values are read.
- Another embodiment provides a system and method for driving a solid-state image pickup device including a pixel array unit including unit pixels.
- Each unit pixel includes a photoelectric converter, column signal lines and a number of analog-digital converting units.
- the unit pixels are selectively controlled in units of rows.
- Analog signals output from the unit pixels in a row selected by the selective control though the column signal lines are converted to digital signals via the analog-digital converting units.
- the digital signals are added among a number of unit pixels via the analog-digital converting units.
- the added digital signals from the analog-digital converting units are read.
- Each unit pixel in the pixel array unit is selectively controlled in units of arbitrary rows, the analog-distal converting units being operable to performing the converting in a (a) normal-frame-rate mode and a (b) high-frame-rate mode in response to control signals.
- FIG. 1 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a first embodiment of the present invention
- FIG. 2 is a timing chart illustrating the operation of the CMOS image sensor according to the first embodiment
- FIG. 3 is a timing chart illustrating the operation of performing AD conversion and reading in parallel in the CMOS image sensor according to the first embodiment
- FIG. 4 is a timing chart illustrating the operation of the CMOS image sensor according to the first embodiment
- FIG. 5 is a timing chart illustrating the operation of performing AD conversion and reading in parallel in the CMOS image sensor according to the first embodiment
- FIG. 6 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a second embodiment of the present invention.
- FIG. 7 is a timing chart illustrating the operation of the CMOS image sensor according to the second embodiment
- FIG. 8 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a third embodiment of the present invention.
- FIG. 9 is a timing chart illustrating the operation of the CMOS image sensor according to the third embodiment.
- FIG. 10 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a fourth embodiment of the present invention.
- FIG. 11 is an equivalent circuit diagram ( 1 ) illustrating the operation of the CMOS image sensor according to the fourth embodiment
- FIG. 12 is a timing chart illustrating the operation of the CMOS image sensor according to the fourth embodiment.
- FIG. 13 is an equivalent circuit diagram ( 2 ) illustrating the operation of the CMOS image sensor according to the fourth embodiment
- FIG. 14 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a fifth embodiment of the present invention.
- FIG. 15 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a known art
- FIG. 16 is a timing chart illustrating the operation of the CMOS image sensor according to the known art
- FIG. 17 is a timing chart illustrating an operation of progressive scanning.
- FIG. 18 is a timing chart illustrating an operation of interlaced scanning.
- FIG. 1 is a block diagram showing the configuration of a solid-state image pickup device according to a first embodiment of the present invention, for example, a CMOS image sensor 10 including column-parallel ADCs.
- the CMOS image sensor 10 includes a pixel array unit 12 , where unit pixels 11 , each including a photoelectric transducer, are two-dimensionally arranged in a matrix pattern; a row scanning circuit 13 , a column processing unit 14 ; a reference-voltage supplying unit 15 ; a column scanning circuit 16 ; a horizontal output line 17 ; and a timing control circuit 18 .
- the timing control circuit 18 generates clock signals and control signals serving as reference of the operations of the row scanning circuit 13 , the column processing unit 14 , the reference-voltage supplying unit 15 , the column scanning circuit 16 , and so on, based on a master clock MCK, and supplies the signals to the row scanning circuit 13 , the column processing unit 14 , the reference-voltage supplying unit 15 , the column scanning circuit 16 , and so on.
- a driving system and a signal processing system for driving and controlling each unit pixel 11 of the pixel array unit 12 that is, the row scanning circuit 13 , the column processing unit 14 , the reference-voltage supplying unit 15 , the column scanning circuit 16 , the horizontal output line 17 , and the timing control circuit 18 are integrated in a chip (semiconductor substrate) 19 together with the pixel array unit 12 .
- the unit pixel 11 includes a photoelectric transducer (e.g., photodiode) and a three-transistor unit consisting of a transfer transistor for transferring a charge obtained by photoelectric conversion in the photoelectric transducer to an FD (floating diffusion) unit; a reset transistor for controlling the potential of the FD unit; and an amplifier transistor for outputting a signal according to the potential of the FD unit, or a four-transistor unit further including a selecting transistor for selecting a pixel.
- a photoelectric transducer e.g., photodiode
- a three-transistor unit consisting of a transfer transistor for transferring a charge obtained by photoelectric conversion in the photoelectric transducer to an FD (floating diffusion) unit
- FD floating diffusion
- reset transistor for controlling the potential of the FD unit
- an amplifier transistor for outputting a signal according to the potential of the FD unit
- a four-transistor unit further including a selecting transistor for selecting a pixel.
- each of the row control lines 21 - 1 to 21 - n is connected to a corresponding output terminal of the row scanning circuit 13 .
- the row scanning circuit 13 includes a shift register or the like and controls the row address and row scanning of the pixel array unit 12 through the row control lines 21 - 1 to 21 - n.
- the column processing unit 14 includes ADCs (analog-digital converters) 23 - 1 to 23 - m , which are provided for the respective column signal lines 22 - 1 to 22 - m of the pixel array unit 12 .
- the ADCs 23 - 1 to 23 - m convert analog signals output from the unit pixels 11 in the columns of the pixel array unit 12 to digital signals and output the digital signals.
- the present invention features the configuration of these ADCs 23 - 1 to 23 - m , which will be described in detail later.
- the reference-voltage supplying unit 15 includes a DAC (digital-analog converter) 151 serving as a unit for generating a reference voltage Vref having a so-called ramp waveform, in which the level changes in a ramp form with a lapse of time.
- DAC digital-analog converter
- Other units than the DAC 151 may be used as a unit for generating a reference voltage Vref of a ramp waveform.
- the DAC 151 generates a reference voltage Vref having a ramp waveform based on a clock CK supplied from the timing control circuit 18 under the control by a control signal CS 1 supplied from the timing control circuit 18 and supplies the reference voltage Vref to the ADCs 23 - 1 to 23 - m of the column processing unit 14 .
- Each of the ADCs 23 - 1 to 23 - m is capable of selectively performing AD conversion according to each operation mode: a normal-frame-rate mode in a progressive scanning for reading entire information of all of the unit pixels 11 ; and a high-frame-rate mode where the exposure time of the unit pixels 11 is set to 1/N of the normal-frame-rate mode and the frame rate is increased by N times (e.g., twice).
- the operation mode is switched under control of control signals CS 2 and CS 3 supplied from the timing control circuit 18 .
- Instructing information for switching between the normal-frame-rate mode and the high-frame-rate mode is supplied from an external system controller (not shown) to the timing control circuit 18 .
- the ADC 23 - m includes a comparator 31 , an up/down counter serving as a counting unit (referred to as U/D CNT in FIG. 1 ) 32 , a transfer switch 33 , and a memory device 34 .
- the comparator 31 compares the signal voltage Vx of the column signal line 22 - m according to signals output from the unit pixels 11 in the m-th column of the pixel array unit 12 with the reference voltage Vref of a ramp waveform supplied from the reference-voltage supplying unit 15 . For example, when the reference voltage Vref is higher than the signal voltage Vx, the output Vco is in a “H” level. When the reference voltage Vref is equal to or lower than the signal voltage Vx, the output Vco is in a “L” level.
- the up/down counter 32 is an asynchronous counter.
- the timing control circuit 18 supplies a clock CK to the up/down counter 32 and the DAC 151 at the same time under control by the control signal CS 2 , which is supplied from the timing control circuit 18 . Accordingly, the up/down counter 32 performs up/down count in synchronization with the clock CK in order to measure comparison time from the start to the end of the comparing operation in the comparator 31 .
- the comparison time of the first reading is measured by performing down count at the first reading operation
- the comparison time of the second reading is measured by performing up count at the second reading operation.
- a count result on the unit pixel 11 in a row is held as is. Then, after the process goes onto the unit pixel 11 in the next row, down count is performed on the previous count result at the first reading operation so as to measure the comparison time at the first reading operation, and up count is performed at the second reading operation so as to measure the comparison time at the second reading operation.
- the transfer switch 33 is turned on (closed) when the count operation of the up/down counter 32 on the unit pixel 11 of a row has been completed under control by the control signal CS 3 supplied from the timing control circuit 18 , and transfers the count result of the up/down counter 32 to the memory device 34 in the normal-frame-rate mode.
- the transfer switch 33 is kept in an off-state (open) when the count operation of the up/down counter 32 on the unit pixel 11 of a row is completed. Then, after the count operation of the up/down counter 32 on the unit pixel 11 of the next row has been completed, the transfer switch 33 is turned on and transfers the count result of the vertical two pixels in the up/down counter 32 to the memory device 34 .
- analog signals supplied from the unit pixels 11 of the pixel array unit 12 through the column signal lines 22 - 1 to 22 - m are converted to N-bit digital signals by the respective comparators 31 and the up/down counters 32 of the ADCs 23 ( 23 - 1 to 23 - m ), and the digital signals are stored in the memory devices 34 ( 34 - 1 to 34 - m ).
- the column scanning circuit 16 includes a shift register or the like and controls a column address and column scanning of the ADCs 23 - 1 to 23 - m in the column processing unit 14 . Under the control by the column scanning circuit 16 , the N-bit digital signals which have been AD converted by the ADCs 23 - 1 to 23 - m are sequentially read to the horizontal output line 17 and are output there through as image data.
- a circuit or the like for performing various signal processes on the image data output through the horizontal output line 17 may be additionally provided.
- the count result generated by the up/down counter 32 can be selectively transferred to the memory device 34 via the transfer switch 33 . Therefore, the count operation by the up/down counter 32 and the operation of reading the counter result from the up/down counter 32 to the horizontal output line 17 can be controlled independently from each other.
- a reset operation and a transfer operation are performed in the unit pixels 11 .
- the potential of the FD unit reset to a predetermined potential is output as a reset component from the respective unit pixels 11 to the column signal lines 22 - 1 to 22 - m .
- the transfer operation the potential of the FD unit at the time when charge generated by photoelectric conversion is transferred from the photoelectric transducer is output as a signal component from the respective unit pixels 11 to the column signal lines 22 - 1 to 22 - m.
- a row i is selected in row scanning by the row scanning circuit 13 .
- the reference voltage Vref of a ramp waveform is supplied from the DAC 151 to the respective comparators 31 of the ADCs 23 - 1 to 23 - m , whereby the comparators 31 compare the signal voltages Vx of the column signal lines 22 - 1 to 22 - m with the reference voltage Vref.
- a clock CK is supplied from the timing control circuit 18 to each of the up/down counters 32 , so that the up/down counter 32 measures the comparison time in the comparator 31 at the first reading operation by a down count operation.
- the output Vco of the comparator 31 is reversed from a “H” level to a “L” level.
- the up/down counter 32 stops the down count operation and holds a count value corresponding to the first comparing period in the comparator 31 .
- a reset component ⁇ V of the unit pixels 11 is read in the first reading operation.
- the reset component ⁇ V includes fixed-pattern noise which varies in each pixel unit 11 as an offset.
- the signal voltages Vx of the column signal lines 22 - 1 to 22 - m are approximately known. Therefore, at the first operation of reading the reset component ⁇ V, the comparing period can be shortened by adjusting the reference voltage Vref.
- the reset component ⁇ V is compared in a count period of 7 bits ( 128 clocks).
- a signal component Vsig according to the amount of incident light of each unit pixel 11 is read in addition to the reset component ⁇ V in the same manner as in the first reading operation. That is, after the second reading operation from the unit pixels 11 in the selected row i to the column signal lines 22 - 1 to 22 - m has become stable, the reference voltage Vref is supplied from the DAC 151 to the respective comparators 31 of the ADCs 23 - 1 to 23 - m .
- the respective comparators 31 compare the signal voltages Vx of the column signal lines 22 - 1 to 22 - m with the reference voltage Vref, and at the same time, the time of the second comparison in the respective comparators 31 is measured by the corresponding up/down counters 32 by an up count operation unlike in the first operation.
- each of the up/down counters 32 performs a down count operation at the first time and an up count operation at the second time. Accordingly, subtraction of (second comparing period) ⁇ (first comparing period) is automatically performed in the up/down counter 32 . Then, the polarity of the output Vco of the comparator 31 is reversed when the reference voltage Vref and the signal voltage Vx of the respective column signal lines 22 - 1 to 22 - m become equal to each other, and the count operation of the up/down counter 32 is stopped in response to the reversed polarity. As a result, a count value according to the subtraction result of (second comparing period) ⁇ (first comparing period) is held in the up/down counter 32 .
- a signal component Vsig according to the amount of incident light is read, and thus the reference voltage Vref must be significantly varied in order to judge the amount of light in a wide range.
- comparison is performed in a count period of 10 bits ( 1024 clocks) when the signal component Vsig is read.
- the number of comparison bits is different in the first and second time.
- the accuracy of AD conversion can be made equal. Accordingly, a correct subtraction result can be obtained from a subtraction process (second comparing period) ⁇ (first comparing period) by the up/down counter 32 .
- a digital value of N bits is held in each of the up/down counters 32 . Then, the digital values (digital signals) of N bits which have been AD converted by the respective ADCs 23 - 1 to 23 - m of the column processing unit 14 are sequentially output to the outside through the horizontal output line 17 of a width of N bits by column scanning by the column scanning circuit 16 . Then, the same operation is sequentially performed for the respective rows, so that a two-dimensional image is generated.
- each of the ADCs 23 - 1 to 23 - m includes the memory device 34 .
- AD converted digital values of the unit pixels 11 in the i-th row can be transferred to the corresponding memory devices 34 and output to the outside through the horizontal output line 17 , while performing in parallel a reading operation and an up/down count operation on the unit pixels 11 in the i+1-th row.
- VS denotes a vertical synchronizing signal indicating one frame period
- HS denotes a horizontal synchronizing signal indicating one horizontal scanning period.
- the up/down counter 32 In the operation shown in FIG. 3 , after a count value has been transferred from the up/down counter 32 to the memory device 34 , the up/down counter 32 must be reset before starting a count operation in the up/down counter 32 . If an up/down count operation for the i+1-th row is performed without resetting the up/down counter 32 , the AD conversion result of the previous i-th row is set to the initial value of the up/down counter 32 , and thus the sum of the i-th row and the i+1-th row is held in the up/down counter 32 by repeating the same operation.
- the adding operation in the up/down counter 32 is performed in an operation in a high-frame-rate mode, where the exposure time of the unit pixels 11 is reduced to 1/2 from the normal-frame-rate mode, where pixel information is read from all the unit pixels 11 of the pixel array unit 12 .
- the up/down counter 32 is capable of holding a digital value of N bits therein after reading the digital value.
- AD-converted values of the unit pixels 11 in a plurality of rows i-th row and i+l-th row in this embodiment
- This digital value is in the up/down counter 32 is transferred to the memory device 34 through the transfer switch 33 and is output to the outside through the horizontal output line 17 . Accordingly, the sum Vsig 1 +Vsig 2 of the signal components of the unit pixels 11 in the i-th row and the i+1-th row can be output.
- analog signals output from the unit pixels 11 through the column signal lines 22 - 1 to 22 - m are converted to digital values by the ADCs 23 - 1 to 23 - m provided for the respective columns. Then, among the digital values, the values of a plurality of unit pixels 11 (e.g., each two unit pixels 11 ) in the vertical direction (column direction) are added and read. Accordingly, the following function and advantages can be obtained.
- the above-described operation is equivalent to interlaced reading (skip reading) of 1/2 in the vertical direction.
- pixel information is added between two pixels in the vertical direction, and thus the amount of one piece of pixel information doubles. Therefore, even when the exposure time of the unit pixels 11 is reduced to 1/2 in order to double the frame rate, the amount of each piece of pixel information doubles by adding digital values of the unit pixels of two rows at AD conversion, so that the sensitivity is not degraded compared to the normal-frame-rate mode.
- each of the ADCs 23 - 1 to 23 - m includes the up/down counter 32 , which performs an adding operation. With this configuration, a highly-accurate adding operation can be realized without using a memory device outside the chip 19 or using an additional circuit as column-parallel ADCs.
- the adding operation is performed by using the up/down counter 32 in the first embodiment, a counter may be used instead of the up/down counter 32 for a simple adding operation.
- the up/down counter 32 is advantageous because an adding operation can be performed while performing digital CDS processing of removing a reset component ⁇ V from the signal component Vsig of the unit pixel 11 .
- the processing may be realized by using an operating unit for performing a digital operation.
- the pixels are added between two rows in the first embodiment, but the pixels may be added among three or more rows. At this time, when the number of added rows is M, the amount of image data can be compressed to 1/M.
- the frame rate is increased by M times by compressing the amount of image data to 1/M and changing the data output rate.
- the frame rate may be increased by M times without changing the data output rate by shortening the AD conversion period to 1/M. That is, the amount of data may be compressed by adding pixels of rows by using the up/down counters 32 as in the CMOS image sensor 10 according to the first embodiment, but alternatively, as shown in the timing chart in FIG. 5 , the frame rate may be doubled without changing the data output rate by shortening the AD conversion period to 1/M, for example, 1/2.
- the digital count value of up-count of the up/down counter 32 is restricted up to N ⁇ 1 bits in the timing chart shown in FIG. 4 .
- comparison is performed in a 1024-clock period.
- 9-bit count that is, a 512-clock period.
- the rate of time change of the reference voltage Vref (ramp waveform) generated by the DAC 151 is the same. This means that the bit accuracy of AD conversion does not change.
- the accumulation time of each unit pixel is reduced to 1/2 and the amplitude of a signal is also reduced to 1/2, so that the S/N decreases.
- the digital value generated by addition of pixels in two rows is Vsig 1 +Vsig 2 .
- the amplitude of the signal is (Vsig 1 +Vsig 2 )/2 ⁇ Vsig 1 . In this way, the change of signal amplitude is small and thus the S/N is not degraded.
- the frame rate increases by M times. At this time, the frame rate can be increased without degrading the S/N by decreasing the bit accuracy of AD conversion of N bits to N-M bits.
- FIG. 6 is a block diagram showing the configuration of a CMOS image sensor 50 including column-parallel ADCs according to a second embodiment of the present invention.
- FIG. 7 shows a timing chart for illustrating the operation of the CMOS image sensor 50 according to this embodiment.
- CMOS image sensor 50 including column-parallel ADCs is basically the same as that of the CMOS image sensor 10 including column-parallel ADCs according to the first embodiment shown in FIG. 1 .
- a row scanning circuit 13 A includes an address decoder capable of selecting arbitrary row control lines 21 - i ( 21 - 1 to 21 - n ).
- the row scanning circuit 13 A including the address decoder is capable of sequentially selecting the row control lines 21 - 1 to 21 - n in the order of first row, third row, second row, fourth row, as shown in FIG. 7 , for example.
- the pixel 11 - 11 in the first row control line 21 - 1 and the pixel 11 - 31 in the third row control line 21 - 3 are added, and the pixel 11 - 12 in the first row control line 21 - 1 and the pixel 11 - 32 in the third row control line 21 - 3 are added.
- the pixels 11 - 11 , 11 - 12 , 11 - 13 , in the first row can be added to the pixels 11 - 31 , 11 - 32 , 11 - 33 in the third row, respectively.
- the pixel 11 - 21 in the second row control line 21 - 2 and the pixel 11 - 41 in the fourth row control line 21 - 4 are added, and the pixel 11 - 22 in the second row control line 21 - 2 and the pixel 11 - 42 in the fourth row control line 21 - 4 are added.
- the pixels 11 - 21 , 11 - 22 , 11 - 23 in the second row can be added to the pixels 11 - 41 , 11 - 42 , and 11 - 43 in the fourth row, respectively. That is, pixels can be added between odd-numbered rows and between even-numbered rows.
- color filters are arranged in a Bayer pattern on the pixel array unit 12 as shown in FIG. 6 .
- G (green) and R (red) color filters or B (blue) and G color filters are arranged in each row.
- CMOS image sensor including the Bayer-patterned color filters
- the row control lines 21 - 1 to 21 - n are sequentially selected as in the CMOS sensor 10 according to the first embodiment, pixels of different color-filter elements are added, and thus different colors are mixed.
- pixels can be added between odd-numbered rows and between even-numbered rows so that pixels of the same color can be added. Therefore, color mixture due to addition of pixels does not occur.
- FIG. 8 is a block diagram showing the configuration of a CMOS image sensor 60 including column-parallel ADCs according to a third embodiment of the present invention.
- parts which are the same as those in FIG. 1 are denoted by the same reference numerals.
- the configuration of the CMOS image sensor 60 including column-parallel ADCs according to this embodiment is basically the same as that of the CMOS image sensor 10 including column-parallel ADCs according to the first embodiment shown in FIG. 1 . The difference between them is as follows.
- each of the ADCs 23 - 1 , 23 - 3 connected to the odd-numbered column signal lines 22 - 1 , 22 - 3 , is output through a horizontal output line 17 - 1 of an N-bit width.
- the output of each of the ADCs 23 - 2 , 23 - 4 connected to the even-numbered column signal lines 22 - 2 , 22 - 4 , is output through a horizontal output line 17 - 2 of an N-bit width.
- the digital signals of the odd-numbered rows output through the horizontal output line 17 - 1 and the digital signals of the even-numbered rows output through the horizontal output line 17 - 2 are added in a digital adder 61 of N bits.
- the count result generated by the up/down counter 32 is transferred to the memory device 34 and is held therein.
- a counting operation in the up/down counter 32 and an operation of reading a count result from the memory device 34 to the horizontal output line 17 - 1 or 17 - 2 can be controlled independently from each other. Therefore, count values of the even-numbered columns and odd-numbered columns can be read from the memory devices 34 and added in the digital adder 61 while performing a counting operation in each up/down counter 32 . As a result, pixels can be added between two columns.
- An operation of reading signals from the unit pixels 11 of the pixel array unit 12 in units of rows and performing a count operation in the up/down counters 32 of the ADCs 23 - 1 , 23 - 2 , is the same as that in the CMOS image sensor 10 according to the first embodiment.
- An operation of adding digital count values of the x-th row (x is an arbitrary number of 1 to n ⁇ 1) and the x+1-th row in the corresponding up/down counter 32 is the same as that in the CMOS image sensor 50 according to the second embodiment.
- the addition result is transferred to the memory device 34 in each column, and the addition results of the odd-numbered columns and the even-numbered columns are input to the digital adder 31 through the horizontal output lines 17 - 1 and 17 - 2 , respectively.
- control signals M 1 , M 2 , M 3 , output from the column scanning circuit 16 are simultaneously output in pairs of M 1 and M 2 , M 3 and M 4 .
- the digital values (addition results) held in the memory devices 34 are simultaneously output to the horizontal output line 17 - 1 or 17 - 2 in units of two columns.
- the addition result in the odd-numbered columns is output to signal output A and the addition result in the even-numbered columns is output to signal output B.
- the addition result of the pixels 11 - 11 and 11 - 21 is output as a top signal of the signal output A and the addition result of the pixels 11 - 12 and 11 - 22 is output as a top signal of the signal output B.
- the addition result of the four pixels 11 - 11 , 11 - 12 , 11 - 21 , and 11 - 22 is output as the top output of the digital adder 61 .
- the frame rate can be increased by four times while keeping the sensitivity constant as in the CMOS image sensor 50 according to the second embodiment.
- FIG. 10 is a block diagram showing the configuration of a CMOS image sensor 70 including column-parallel ADCs according to a fourth embodiment of the present invention.
- parts which are the same as those in FIG. 1 are denoted by the same reference numerals.
- the column processing unit 14 the reference-voltage supplying unit 15 , the column scanning circuit 16 , and the horizontal output line 17 ( 17 - 1 and 17 - 2 ) are provided on only one of the upper and lower sides (e.g., lower side) of the column direction of the pixel array unit 12 .
- CMOS image sensor 70 including column-parallel ADCs in the CMOS image sensor 70 including column-parallel ADCs according to this embodiment, a pair of column processing units 14 A and 14 B, a pair of reference-voltage supplying units 15 A and 15 B, a pair of column scanning circuits 16 A and 16 B, and a pair of horizontal output lines 17 A and 17 B are disposed on both sides of the pixel array unit 12 in the column direction. Further, selecting switches 71 A and 71 B are disposed between the pixel array unit 12 and the column processing units 14 A and 14 B.
- the pair of column processing units 14 A and 14 B, the pair of reference-voltage supplying units 15 A and 15 B, and the pair of column scanning circuits 16 A and 16 B have the entirely same configuration as that of the column processing unit 14 , the reference-voltage supplying unit 15 , and the column scanning circuit 16 , respectively, of the CMOS image sensor 10 according to the first embodiment.
- Each of the horizontal output lines 17 A and 17 B is a signal line of N bits, which transmits digital signals of N bits output from the column processing unit 14 A or 14 B to a digital adder 72 of N bits.
- the digital adder 72 adds the digital signals output from the column processing units 14 A and 14 B through the horizontal output lines 17 A and 17 B.
- the selecting switches 71 A and 71 B operate in a complimentary manner so as to connect one of two adjoining column signal lines to the column processing unit 14 A when the other column signal line is connected to the column processing unit 14 B, and vice versa.
- the selecting switches 71 A and 71 B fixed contacts on one side (contacts a) are connected to both ends of the column signal line 22 - 2 , the other fixed contacts b are connected to both ends of the column signal line 22 - 3 , and movable contacts c are connected to an ADC 23 A- 2 and an ADC 23 B- 1 , respectively.
- the movable contact c of the selecting switch 71 A is connected to the fixed contact a
- the movable contact c of the selecting switch 71 B is connected to the fixed contact b.
- the movable contact c of the selecting switch 71 A is connected to the fixed contact b
- the movable contact c of the selecting switch 71 B is connected to the fixed contact a.
- selecting switches 71 A and 71 B connected between the column signal lines 22 - 2 and 22 - 3 are shown in FIG. 10 .
- these selecting switches 71 A and 71 B are provided for every two columns in units of two adjoining column signal lines from the second column.
- CMOS image sensor 70 including the column-parallel ADCs when the movable contact c of the selecting switch 71 A is connected to the fixed contact a and when the movable contact c of the selecting switch 71 B is connected to the fixed contact b, analog signals of the pixels in the first and second columns, the fifth and sixth columns, are read into the column processing unit 14 A, and analog signals of the pixels in the third and fourth columns, the seventh and eighth columns, are read into the column processing unit 14 B. Then, the analog signals are converted to digital signals by respective comparators 31 A and 31 B and up/down counters 32 A and 32 B, and the digital signals are stored in the respective memory devices 34 A and 34 B.
- the equivalent circuit of this case is shown in FIG. 11 .
- control signals Ma 1 , Ma 2 , from the column scanning circuit 16 A and control signals Mb 1 , Mb 2 , from the column scanning circuit 16 B are sequentially output in the same timing, respectively. Then, the digital values of the pixels in the first and third columns stored in the memory devices 34 A and 34 B in the ADCs 23 A- 1 and 23 B- 1 are simultaneously read into the horizontal output lines 17 A and 17 B by the control signals Ma 1 and Mb 1 , respectively.
- the digital values of the pixels in the second and fourth columns stored in the memory devices 34 A and 34 B in the ADCs 23 A- 2 and 23 B- 2 are simultaneously read into the horizontal output lines 17 A and 17 B by the control signals Ma 2 and Mb 2 , respectively. The same operation is sequentially performed thereafter.
- the digital adder 72 adds digital values of the pixels of two odd-numbered columns and two even-numbered columns like this: digital values of the pixels in the first and third columns are added and digital values of the pixels in the second and fourth columns are added.
- digital values of the pixels in the first and third columns are added and digital values of the pixels in the second and fourth columns are added.
- same colors can be added together when the color filters are arranged in a Bayer pattern as shown in FIG. 11 . Therefore, mixture of different colors due to addition of pixels does not occur.
- the frame rate can be increased by four times while keeping the sensitivity constant.
- the control signals Ma 1 , Ma 2 , from the column scanning circuit 16 A and the control signals Mb 1 , Mb 2 , from the column scanning circuit 16 B are sequentially output in the same timing, respectively. Therefore, the digital values of the pixels in the first and second columns stored in the memory devices 34 A and 34 B in the ADCs 23 A- 1 and 23 B- 1 are simultaneously read into the horizontal output lines 17 A and 17 B by the control signals Ma 1 and Mb 1 , respectively. Then, the digital values of the pixels in the third and fourth columns stored in the memory devices 34 A and 34 B in the ADCs 23 A- 2 and 23 B- 2 are simultaneously read into the horizontal output lines 17 A and 17 B by the control signals Ma 2 and Mb 2 , respectively. The same operation is sequentially performed thereafter.
- the digital adder 72 adds digital values of the pixels in two adjoining (sequential) columns like this: digital values of the pixels in the first and second columns are added and digital values of the pixels in the third and fourth columns are added.
- digital values of the pixels in the first and second columns are added and digital values of the pixels in the third and fourth columns are added.
- Such addition of pixels between two adjoining columns can be applied to a three-plate image sensor in which color filters of the same color (only R/G/B) are provided on the same sensor.
- the frame rate can be increased by four times while keeping the sensitivity constant.
- the column processing units 14 A and 14 B are disposed on both sides of the pixel array unit 12 , and the selecting switches 71 A and 71 B are provided between the pixel array unit 12 and the column processing units 14 A and 14 B.
- the pair of columns to be added can be arbitrarily selected.
- addition of digital values of pixels can be realized both in a single-plate image sensor having a Bayer pattern and a three-plate image sensor.
- each of the horizontal output lines 17 A and 17 B are provided corresponding to the pair of column processing units 14 A and 14 B.
- each of the horizontal output lines 17 A and 17 B may comprise a plurality of lines (e.g., two lines), so that two control signals M are simultaneously output from each of the column scanning circuits 16 A and 16 B. Accordingly, addition of pixels can be realized between four columns.
- the pair of column processing units, the pair of reference-voltage supplying units, the pair of column scanning circuits, the pair of horizontal output lines, and the pair of selecting switches are provided so as to add pixels in two columns.
- three or more column processing units, reference-voltage supplying units, column scanning circuits, horizontal output lines, and selecting switches may be provided. With this configuration, addition of pixels can be realized between three or more columns.
- FIG. 14 is a block diagram showing the configuration of a CMOS image sensor 80 including column-parallel ADCs according to a fifth embodiment of the present invention.
- parts which are the same as those in FIG. 8 are denoted by the same reference numerals.
- the configuration of the CMOS image sensor 80 including column-parallel ADCs according to this embodiment is basically the same as that of the CMOS image sensor 60 including column-parallel ADCs according to the third embodiment shown in FIG. 8 .
- the difference therebetween is as follows.
- CMOS image sensor 60 including column-parallel ADCs digital values of pixels are added between odd-numbered columns and between even-numbered columns.
- a selecting switch 81 is provided between the pixel array unit 12 and the column processing unit 14 . By using the function of the selecting switch 81 , the pair of columns to be added can be arbitrarily selected.
- the selecting switch 81 includes two switches 81 A and 81 B which operate in conjunction with each other.
- a fixed contact a 1 is connected to the second column signal line 22 - 2
- a fixed contact b 1 is connected to the third column signal line 22 - 3
- a movable contact c 1 is connected to the second ADC 23 - 2 .
- a fixed contact a 2 is connected to the third column signal line 22 - 3
- a fixed contact b 2 is connected to the second column signal line 22 - 2
- a movable contact c 2 is connected to the third ADC 23 - 3 .
- the selecting switch 81 between the column signal lines 22 - 2 and 22 - 3 is shown in FIG. 14 .
- the selecting switch 81 is provided for every two columns in units of adjoining two column signal lines from the second column.
- CMOS image sensor 80 including column-parallel ADCs when the movable contacts c 1 and c 2 of the selecting switch 81 are connected to the fixed contacts a 1 and a 2 , respectively, analog signals of the pixels in the first, second, third, fourth, columns are converted to digital signals by the ADCs 23 - 1 , 23 - 2 , 23 - 3 , 23 - 4 , respectively, and the digital signals are held in the ADCs.
- control signals M 1 , M 2 , M 3 , M 4 are simultaneously output from the column scanning circuit 16 in pairs of M 1 and M 2 , M 3 and M 4 , so that the digital values held in the memory devices 34 are simultaneously output to the horizontal output lines 17 - 1 and 17 - 2 in units of two columns. Then, the digital values output through the horizontal output line 17 - 1 and the digital values output through the horizontal output line 17 - 2 are added in the digital adder 61 of N bits.
- the digital adder 61 adds the digital values of the pixels in adjoining (sequential) two columns like this: adds the digital values of the pixels in the first and second columns and then adds the digital values of the pixels in the third and fourth columns.
- Such addition of pixels between two adjoining columns can be applied to a three-plate image sensor in which color filters of the same color (only R/G/B) are provided on the same sensor.
- the frame rate can be increased by four times while keeping the sensitivity constant.
- analog signals of the pixels in the first column, the third column are converted to digital signals by the odd-numbered ADCs 23 - 1 , 23 - 3 , respectively, and the digital signals are held in the ADCs.
- analog signals of the pixels in the second column, the fourth column are converted to digital signals by the even-numbered ADCs 23 - 2 , 23 - 4 , respectively, and the digital signals are held in the ADCs.
- the output of each of the odd-numbered ADCs 23 - 1 , 23 - 3 is output through the horizontal output line 17 - 1 of an N-bit width
- the output of each of the even-numbered ADCs 23 - 2 , 23 - 4 is output through the horizontal output line 17 - 2 of an N-bit width.
- the digital signals in the odd-numbered columns output through the horizontal output line 17 - 1 and the digital signals in the even-numbered columns output through the horizontal output line 17 - 2 are added in the digital adder 61 of N bits.
- This operation is the same as that of the CMOS image sensor 60 including column-parallel ADCs according to the third embodiment. With this operation, two pixels can be added between odd-numbered columns and between even-numbered columns. As a result, pixels of same colors can be added when the color filters are arranged in a Bayer pattern, and thus mixture of different colors caused by addition of pixels does not occur.
- the selecting switch 81 is provided between the pixel array unit 12 and the column processing unit 14 .
- the pair of columns to be added can be arbitrarily selected by using the function of the selecting switch 81 . Therefore, addition of pixels can be realized both in a single-plate image sensor having a Bayer pattern and a three-plate image sensor by using this circuit configuration.
- two horizontal output lines are provided and the selecting switch 81 is provided between two columns so as to realize addition of two pixels between columns.
- the selecting switch 81 is provided between three or more columns so as to realize addition of two pixels between columns.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Theoretical Computer Science (AREA)
- Computer Vision & Pattern Recognition (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
A system and method for driving a solid-state image pickup device including a pixel array unit including unit pixels. Each unit pixel includes a photoelectric converter, column signal lines and a number of analog-digital converting units. The unit pixels are selectively controlled in units of rows. Analog signals output from the unit pixels in a row selected by the selective control though the column signal lines are converted to digital signals via the analog-digital converting units. The digital signals are added among a number of unit pixels via the analog-digital converting units. The added digital signals from the analog-digital converting units are read. Each unit pixel in the pixel array unit is selectively controlled in units of arbitrary rows, the analog-distal converting units being operable to performing the converting in a (a) normal-frame-rate mode and a (b) high-frame-rate mode in response to control signals.
Description
- This application is a continuation of U.S. patent application Ser. No. 13/094,420, filed Apr. 26, 2011, which is a continuation of U.S. patent application Ser. No. 12/772,573, filed May 3, 2010, now U.S. Pat. No. 7,961,238, which is a continuation of U.S. patent application Ser. No. 12/419,077, filed Apr. 6, 2009, now U.S. Pat. No. 7,710,479, which is a division of U.S. patent application Ser. No. 11/058,851, filed Feb. 16, 2005, now U.S. Pat. No. 7,623,173, which claims the benefit of JP 2004-045943, filed in the Japan Patent Office on Feb. 23, 2004, the entire disclosures of which are hereby incorporated herein by reference.
- The present invention relates to a solid-state image pickup device and a method for driving the same. Particularly, the present invention relates to a solid-state image pickup device for converting analog signals output from unit pixels through column signal lines to digital signals and reading the digital signals, and to a method for driving the same.
- In recent years, a CMOS image sensor including a column-parallel ADCs (analog-digital converters) has been reported (e.g., see non-Patent Document 1: W. Yang et al., “An Integrated 800×600 CMOS Image System” ISS CC Digest of Technical Papers, pp. 304-305, February 1999). In this CMOS image sensor, ADCs are arranged for respective columns in matrix-patterned unit pixels.
-
FIG. 15 is a block diagram showing the configuration of aCMOS image sensor 100 including column-parallel ADCs according to a known art. - In
FIG. 15 ,unit pixels 101, each including a photodiode and an intra-pixel amplifier, are two-dimensionally arranged in a matrix pattern so as to form apixel array unit 102. In the matrix-pattern arrangement of thepixel array unit 102, row control lines 103 (103-1, 103-2) are arranged for respective rows and column signal lines 104 (104-1, 104-2) are arranged for respective columns. The row address and row scanning in thepixel array unit 102 is controlled by arow scanning circuit 105 through the row control lines 103-1, 103-2. - An
ADC 106 is disposed at one end of each of the column signal lines 104-1, 104-2, so that a column processing unit (column-parallel ADC block) 107 is formed. Further, a digital-analog converter (hereinafter referred to as a DAC) 108 for generating a reference voltage Vref having a RAMP waveform and acounter 109 for measuring the time of a comparing operation in a comparator 110 (to be described later) by performing a counting operation in synchronization with a clock CK of a predetermined period are provided for theADCs 106. - Each of the
ADCs 106 includes thecomparator 110 for comparing an analog signal obtained from theunit pixel 101 in a selected row among the row control lines 103-1, 103-2, through the column signal line 104-1, 104-2, or, with a reference voltage Vref generated by theDAC 108; and amemory device 111 for holding the count value of thecounter 109 in response to the output of thecomparator 110. The ADC 106 has a function of converting an analog signal supplied from eachunit pixel 101 to a digital signal of N bits. - Control of a column address and column scanning to each
ADC 106 in thecolumn processing unit 107 is performed by acolumn scanning circuit 112. That is, digital signals of N bits which have been AD converted by theADCs 106 are sequentially read into ahorizontal output line 113 having a width of 2N bits by column scanning of thecolumn scanning circuit 112 and the signals are transmitted to a signal processing circuit 114 through thehorizontal output line 113. The signal processing circuit 114 includes sensing circuits, subtraction circuits, and output circuits, the number thereof being 2N corresponding to thehorizontal output line 113 having a width of 2N bits. - A
timing control circuit 115 generates clock signals and timing signals required by the operations of therow scanning circuit 105, theADCs 106, theDAC 108, thecounter 109, and thecolumn scanning circuit 112 based on a master clock MCK, and supplies the clock signals and timing signals to corresponding circuits. - Next, the operation of the
CMOS image sensor 100 having the above-described configuration according to the known art will be described with reference to the timing chart shown inFIG. 16 . - After a first reading operation from the
unit pixels 101 of a selected row to the column signal lines 104-1, 104-2, has become stable, a reference voltage Vref of a ramp waveform is supplied from theDAC 108 to each of thecomparators 110. Accordingly, therespective comparators 110 compare the signal voltage Vx of the column signal lines 104-1, 104-2, with the reference voltage Vref. In this comparing operation, the polarity of the output Vco of thecomparator 110 is reversed when the reference voltage Vref and the signal voltage Vx become equal to each other. In response to the reversed output of thecomparator 110, a count value N1 of thecounter 109 according to the comparison time in thecomparator 110 is stored in thememory device 111. - In the first reading operation, a reset component ΔV of each
unit pixel 101 is read. The reset component ΔV includes fixed pattern noise as offset, which varies in eachunit pixel 101. However, since the variation of the reset component ΔV is generally small and the reset level is common in all the pixels, the signal voltage Vx of the column signal lines 104 at the first reading operation is approximately known. Therefore, at the first operation of reading the reset component ΔV, the comparison time in thecomparator 110 can be shortened by adjusting the reference voltage Vref of a ramp waveform. In the known art, the reset component ΔV is compared in a count period of 7 bits (128 clocks). - In a second reading operation, a signal component according to the amount of incident light in each
unit pixel 101 is read in addition to the reset component ΔV in the same manner as in the first reading operation. That is, after the second reading operation from theunit pixels 101 in the selected row to the column signal lines 104-1, 104-2, has become stable, the reference voltage Vref of a ramp waveform is supplied from theDAC 108 to each of thecomparators 110. Accordingly, therespective comparators 110 compare the signal voltage Vx of the corresponding column signal lines 104-1, 104-2, with the reference voltage Vref. - At the same time when the reference voltage Vref is supplied to the
comparators 110, thecounter 109 starts second counting. Then, in the second comparing operation, the polarity of the output Vco of thecomparator 110 is reversed when the reference voltage Vref and the signal voltage Vx become equal to each other. In response to the reversed output of thecomparator 110, a count value N2 of thecounter 109 according to the comparison time in thecomparator 110 is stored in thememory device 111. The first count value N1 and the second count value N2 are stored in different areas in thememory device 111. - After the above-described series of AD converting operations, the
column scanning circuit 112 performs column scanning, whereby the first and second N-bit digital signals held in eachmemory device 111 are supplied to the signal processing circuit 114 through 2N lines of thehorizontal output line 113. Then, the subtraction circuit (not shown) in the signal processing circuit 114 performs subtraction (second signal)−(first signal) and the result is output. Then, the same operation is sequentially performed for the other rows, so that a two-dimensional image is formed. - In the CMOS image sensor including column-parallel ADCs according to the known art, each
memory device 111 must hold the first and second count values N1 and N2. Thus,2N memory devices 111 are required for an N-bit signal, so that the scale and area of the circuitry increases. Further, N-series clocks CK1 to CKN must be input from thecounter 109 to thememory devices 111, so that clock noise and power consumption increase. Further, 2N lines are required in thehorizontal output line 113 in order to output the first and second count values N1 and N2, and the current increases accordingly. In addition, N subtraction circuits are required for subtraction of the first and second count values N1 and N2 before output, so that the scale and area of the circuitry increase. - In order to realize high-speed imaging, a frame rate is increased by skip-reading pixel information (e.g., see non-Patent Document 2: M. Loose et al., “⅔-inch CMOS Imaging Sensor for High Definition Television”, 2001, IEEE Workshop on CMOS and CCD Imaging sensors). By adopting this method, the frame rate of 60 frames per second can be realized in the interlaced scanning shown in
FIG. 18 , although the frame rate is 30 frames per second in the progressive scanning shown inFIG. 17 . In other words, when pixel information to be output is read by skipping rows, for example, when the number of rows to be read is 1/2, the frame rate can be doubled. - However, in the known art described in
non-Patent Document 2, that is, in the technique of increasing the frame rate by reading pixel information by skipping rows, the exposure time in each unit pixel is shortened as the frame rate increases. For example, the exposure time is reduced by half when the frame rate doubles. As a result, the effective sensitivity of the unit pixel is reduced by half. Therefore, when the frame rate is increased by applying skip reading of pixel information in theCMOS image sensor 100 including column-parallel ADCs, the sensitivity of the unit pixel decreases due to the higher frame rate, and thus the sensitivity of imaging result decreases disadvantageously. - The present invention has been made in view of the above-described problems, and an object of the present invention is to provide a solid-state image pickup device capable of realizing a higher frame rate without decreasing sensitivity and a method for driving the solid-state image pickup device.
- In order to achieve the above-described object, in the solid-state image pickup device of the present invention, unit pixels, each including a photoelectric converter, are two-dimensionally arranged in a matrix pattern, column signal lines arranged for respective columns of the matrix pattern, and the unit pixels are selectively controlled in units of rows sequentially. Analog signals are output from the unit pixels in a selectively controlled row through the column signal lines and converted to digital values. The obtained digital values are added among a plurality of pixel units and the added digital values are read.
- In the solid-state image pickup device having this configuration, analog signals output from the unit pixels are converted to digital values and the digital values are added among a plurality of unit pixels and are read. In terms of the number of pieces of read pixel information, this operation is equivalent to interlaced reading (skip reading) of pixel information. However, the amount of each piece of pixel information is larger by X times if the number of pixels to be added is X. Therefore, even when the exposure time of the unit pixels is reduced to 1/2 in order to double the frame rate, the amount of each piece of pixel information is doubled by adding digital values of unit pixels between two rows at analog-digital conversion, so that a decrease of sensitivity can be prevented.
- According to the present invention, in the solid-state image pickup device for converting analog signals output from unit pixels through column signal lines to digital values and reading the digital values, the digital values are added among a plurality of unit pixels and the added values are read. With this method, the amount of each piece of pixel information does not decrease even when the exposure time of the unit pixels is reduced. Accordingly, the frame rate can be increased while preventing a decrease in sensitivity.
- Another embodiment provides a system and method for driving a solid-state image pickup device including a pixel array unit including unit pixels. Each unit pixel includes a photoelectric converter, column signal lines and a number of analog-digital converting units. The unit pixels are selectively controlled in units of rows. Analog signals output from the unit pixels in a row selected by the selective control though the column signal lines are converted to digital signals via the analog-digital converting units. The digital signals are added among a number of unit pixels via the analog-digital converting units. The added digital signals from the analog-digital converting units are read. Each unit pixel in the pixel array unit is selectively controlled in units of arbitrary rows, the analog-distal converting units being operable to performing the converting in a (a) normal-frame-rate mode and a (b) high-frame-rate mode in response to control signals.
-
FIG. 1 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a first embodiment of the present invention; -
FIG. 2 is a timing chart illustrating the operation of the CMOS image sensor according to the first embodiment; -
FIG. 3 is a timing chart illustrating the operation of performing AD conversion and reading in parallel in the CMOS image sensor according to the first embodiment; -
FIG. 4 is a timing chart illustrating the operation of the CMOS image sensor according to the first embodiment; -
FIG. 5 is a timing chart illustrating the operation of performing AD conversion and reading in parallel in the CMOS image sensor according to the first embodiment; -
FIG. 6 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a second embodiment of the present invention; -
FIG. 7 is a timing chart illustrating the operation of the CMOS image sensor according to the second embodiment; -
FIG. 8 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a third embodiment of the present invention; -
FIG. 9 is a timing chart illustrating the operation of the CMOS image sensor according to the third embodiment; -
FIG. 10 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a fourth embodiment of the present invention; -
FIG. 11 is an equivalent circuit diagram (1) illustrating the operation of the CMOS image sensor according to the fourth embodiment; -
FIG. 12 is a timing chart illustrating the operation of the CMOS image sensor according to the fourth embodiment; -
FIG. 13 is an equivalent circuit diagram (2) illustrating the operation of the CMOS image sensor according to the fourth embodiment; -
FIG. 14 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a fifth embodiment of the present invention; -
FIG. 15 is a block diagram showing the configuration of a CMOS image sensor including column-parallel ADCs according to a known art; -
FIG. 16 is a timing chart illustrating the operation of the CMOS image sensor according to the known art; -
FIG. 17 is a timing chart illustrating an operation of progressive scanning; and -
FIG. 18 is a timing chart illustrating an operation of interlaced scanning. - Hereinafter, embodiments of the present invention will be described with reference to the drawings.
-
FIG. 1 is a block diagram showing the configuration of a solid-state image pickup device according to a first embodiment of the present invention, for example, aCMOS image sensor 10 including column-parallel ADCs. As shown inFIG. 1 , theCMOS image sensor 10 according to this embodiment includes apixel array unit 12, whereunit pixels 11, each including a photoelectric transducer, are two-dimensionally arranged in a matrix pattern; arow scanning circuit 13, acolumn processing unit 14; a reference-voltage supplying unit 15; acolumn scanning circuit 16; ahorizontal output line 17; and atiming control circuit 18. - In this system configuration, the
timing control circuit 18 generates clock signals and control signals serving as reference of the operations of therow scanning circuit 13, thecolumn processing unit 14, the reference-voltage supplying unit 15, thecolumn scanning circuit 16, and so on, based on a master clock MCK, and supplies the signals to therow scanning circuit 13, thecolumn processing unit 14, the reference-voltage supplying unit 15, thecolumn scanning circuit 16, and so on. - A driving system and a signal processing system for driving and controlling each
unit pixel 11 of thepixel array unit 12, that is, therow scanning circuit 13, thecolumn processing unit 14, the reference-voltage supplying unit 15, thecolumn scanning circuit 16, thehorizontal output line 17, and thetiming control circuit 18 are integrated in a chip (semiconductor substrate) 19 together with thepixel array unit 12. - Although not shown in the figure, the
unit pixel 11 includes a photoelectric transducer (e.g., photodiode) and a three-transistor unit consisting of a transfer transistor for transferring a charge obtained by photoelectric conversion in the photoelectric transducer to an FD (floating diffusion) unit; a reset transistor for controlling the potential of the FD unit; and an amplifier transistor for outputting a signal according to the potential of the FD unit, or a four-transistor unit further including a selecting transistor for selecting a pixel. - In the
pixel array unit 12,unit pixels 11 of m columns and n rows are two-dimensionally arranged, row control lines 21 (21-1 to 21-n) are arranged for the respective rows in the m columns and n rows of the unit pixels, and column signal lines 22 (22-1 to 22-m) are arranged for the respective columns. One end of each of the row control lines 21-1 to 21-n is connected to a corresponding output terminal of therow scanning circuit 13. Therow scanning circuit 13 includes a shift register or the like and controls the row address and row scanning of thepixel array unit 12 through the row control lines 21-1 to 21-n. - The
column processing unit 14 includes ADCs (analog-digital converters) 23-1 to 23-m, which are provided for the respective column signal lines 22-1 to 22-m of thepixel array unit 12. The ADCs 23-1 to 23-m convert analog signals output from theunit pixels 11 in the columns of thepixel array unit 12 to digital signals and output the digital signals. The present invention features the configuration of these ADCs 23-1 to 23-m, which will be described in detail later. - The reference-
voltage supplying unit 15 includes a DAC (digital-analog converter) 151 serving as a unit for generating a reference voltage Vref having a so-called ramp waveform, in which the level changes in a ramp form with a lapse of time. Other units than theDAC 151 may be used as a unit for generating a reference voltage Vref of a ramp waveform. - The
DAC 151 generates a reference voltage Vref having a ramp waveform based on a clock CK supplied from thetiming control circuit 18 under the control by a control signal CS1 supplied from thetiming control circuit 18 and supplies the reference voltage Vref to the ADCs 23-1 to 23-m of thecolumn processing unit 14. - Now, a specific configuration of the ADCs 23-1 to 23-m featured by the present invention is described.
- Each of the ADCs 23-1 to 23-m is capable of selectively performing AD conversion according to each operation mode: a normal-frame-rate mode in a progressive scanning for reading entire information of all of the
unit pixels 11; and a high-frame-rate mode where the exposure time of theunit pixels 11 is set to 1/N of the normal-frame-rate mode and the frame rate is increased by N times (e.g., twice). The operation mode is switched under control of control signals CS2 and CS3 supplied from thetiming control circuit 18. Instructing information for switching between the normal-frame-rate mode and the high-frame-rate mode is supplied from an external system controller (not shown) to thetiming control circuit 18. - Since the ADCs 23-1 to 23-m have the same configuration, the configuration of the ADC 23-m will be described. The ADC 23-m includes a
comparator 31, an up/down counter serving as a counting unit (referred to as U/D CNT inFIG. 1 ) 32, atransfer switch 33, and amemory device 34. - The
comparator 31 compares the signal voltage Vx of the column signal line 22-m according to signals output from theunit pixels 11 in the m-th column of thepixel array unit 12 with the reference voltage Vref of a ramp waveform supplied from the reference-voltage supplying unit 15. For example, when the reference voltage Vref is higher than the signal voltage Vx, the output Vco is in a “H” level. When the reference voltage Vref is equal to or lower than the signal voltage Vx, the output Vco is in a “L” level. - The up/down
counter 32 is an asynchronous counter. Thetiming control circuit 18 supplies a clock CK to the up/downcounter 32 and theDAC 151 at the same time under control by the control signal CS2, which is supplied from thetiming control circuit 18. Accordingly, the up/downcounter 32 performs up/down count in synchronization with the clock CK in order to measure comparison time from the start to the end of the comparing operation in thecomparator 31. - Specifically, in the normal-frame-rate mode, when a signal is read from one of the
unit pixels 11, the comparison time of the first reading is measured by performing down count at the first reading operation, and the comparison time of the second reading is measured by performing up count at the second reading operation. - On the other hand, in the high-frame-rate mode, a count result on the
unit pixel 11 in a row is held as is. Then, after the process goes onto theunit pixel 11 in the next row, down count is performed on the previous count result at the first reading operation so as to measure the comparison time at the first reading operation, and up count is performed at the second reading operation so as to measure the comparison time at the second reading operation. - The
transfer switch 33 is turned on (closed) when the count operation of the up/down counter 32 on theunit pixel 11 of a row has been completed under control by the control signal CS3 supplied from thetiming control circuit 18, and transfers the count result of the up/down counter 32 to thememory device 34 in the normal-frame-rate mode. - On the other hand, in a high-frame-rate mode where N=2, the
transfer switch 33 is kept in an off-state (open) when the count operation of the up/down counter 32 on theunit pixel 11 of a row is completed. Then, after the count operation of the up/down counter 32 on theunit pixel 11 of the next row has been completed, thetransfer switch 33 is turned on and transfers the count result of the vertical two pixels in the up/down counter 32 to thememory device 34. - In this way, analog signals supplied from the
unit pixels 11 of thepixel array unit 12 through the column signal lines 22-1 to 22-m are converted to N-bit digital signals by therespective comparators 31 and the up/downcounters 32 of the ADCs 23 (23-1 to 23-m), and the digital signals are stored in the memory devices 34 (34-1 to 34-m). - The
column scanning circuit 16 includes a shift register or the like and controls a column address and column scanning of the ADCs 23-1 to 23-m in thecolumn processing unit 14. Under the control by thecolumn scanning circuit 16, the N-bit digital signals which have been AD converted by the ADCs 23-1 to 23-m are sequentially read to thehorizontal output line 17 and are output there through as image data. - Although not directly related to the present invention and thus not shown in the figure, a circuit or the like for performing various signal processes on the image data output through the
horizontal output line 17 may be additionally provided. - In the
CMOS image sensor 10 including the column-parallel ADCs according to this embodiment, the count result generated by the up/down counter 32 can be selectively transferred to thememory device 34 via thetransfer switch 33. Therefore, the count operation by the up/downcounter 32 and the operation of reading the counter result from the up/down counter 32 to thehorizontal output line 17 can be controlled independently from each other. - Next, the operation of the
CMOS image sensor 10 having the above-described configuration according to the first embodiment will be described with reference to the timing chart shown inFIG. 2 . - Herein, a specific operation of the
unit pixels 11 is not described. As is well known, a reset operation and a transfer operation are performed in theunit pixels 11. In the reset operation, the potential of the FD unit reset to a predetermined potential is output as a reset component from therespective unit pixels 11 to the column signal lines 22-1 to 22-m. In the transfer operation, the potential of the FD unit at the time when charge generated by photoelectric conversion is transferred from the photoelectric transducer is output as a signal component from therespective unit pixels 11 to the column signal lines 22-1 to 22-m. - A row i is selected in row scanning by the
row scanning circuit 13. After a first reading operation from theunit pixels 11 in the selected row i to the column signal lines 22-1 to 22-m has become stable, the reference voltage Vref of a ramp waveform is supplied from theDAC 151 to therespective comparators 31 of the ADCs 23-1 to 23-m, whereby thecomparators 31 compare the signal voltages Vx of the column signal lines 22-1 to 22-m with the reference voltage Vref. - At the same time when the reference voltage Vref is supplied to each of the
comparators 31, a clock CK is supplied from thetiming control circuit 18 to each of the up/downcounters 32, so that the up/down counter 32 measures the comparison time in thecomparator 31 at the first reading operation by a down count operation. When the reference voltage Vref and the signal voltage Vx of the respective column signal lines 22-1 to 22-m become equal to each other, the output Vco of thecomparator 31 is reversed from a “H” level to a “L” level. In response to the reversed polarity of the output Vco of thecomparator 31, the up/down counter 32 stops the down count operation and holds a count value corresponding to the first comparing period in thecomparator 31. - As described above, a reset component ΔV of the
unit pixels 11 is read in the first reading operation. The reset component ΔV includes fixed-pattern noise which varies in eachpixel unit 11 as an offset. However, since the variation of the reset component ΔV is generally small and the reset level is common in all the pixels, the signal voltages Vx of the column signal lines 22-1 to 22-m are approximately known. Therefore, at the first operation of reading the reset component ΔV, the comparing period can be shortened by adjusting the reference voltage Vref. In this embodiment, the reset component ΔV is compared in a count period of 7 bits (128 clocks). - In the second reading operation, a signal component Vsig according to the amount of incident light of each
unit pixel 11 is read in addition to the reset component ΔV in the same manner as in the first reading operation. That is, after the second reading operation from theunit pixels 11 in the selected row i to the column signal lines 22-1 to 22-m has become stable, the reference voltage Vref is supplied from theDAC 151 to therespective comparators 31 of the ADCs 23-1 to 23-m. Accordingly, therespective comparators 31 compare the signal voltages Vx of the column signal lines 22-1 to 22-m with the reference voltage Vref, and at the same time, the time of the second comparison in therespective comparators 31 is measured by the corresponding up/downcounters 32 by an up count operation unlike in the first operation. - In this way, each of the up/down
counters 32 performs a down count operation at the first time and an up count operation at the second time. Accordingly, subtraction of (second comparing period)−(first comparing period) is automatically performed in the up/downcounter 32. Then, the polarity of the output Vco of thecomparator 31 is reversed when the reference voltage Vref and the signal voltage Vx of the respective column signal lines 22-1 to 22-m become equal to each other, and the count operation of the up/downcounter 32 is stopped in response to the reversed polarity. As a result, a count value according to the subtraction result of (second comparing period)−(first comparing period) is held in the up/downcounter 32. - (Second comparing period)−(first comparing period)=(signal component Vsig+reset component ΔV+offset component of ADC 23)−(reset component ΔV+offset component of ADC 23)=(signal component Vsig). By performing the two reading operations and subtraction by the up/down
counters 32, the reset component ΔV including variations in theunit pixels 11 and an offset component of each of the ADCs 23 (23-1 to 23-m) can be removed. Accordingly, only a signal component Vsig according to the amount of incident light of eachunit pixel 11 can be extracted. Herein, the reset component ΔV including variations in therespective unit pixels 11 is removed by a so-called CDS (correlated double sampling) process. - In the second reading operation, a signal component Vsig according to the amount of incident light is read, and thus the reference voltage Vref must be significantly varied in order to judge the amount of light in a wide range. For this reason, in the
CMOS image sensor 10 according to this embodiment, comparison is performed in a count period of 10 bits (1024 clocks) when the signal component Vsig is read. In this case, the number of comparison bits is different in the first and second time. However, by making the inclination of the ramp waveform of the reference voltage Vref the same in the first and second time, the accuracy of AD conversion can be made equal. Accordingly, a correct subtraction result can be obtained from a subtraction process (second comparing period)−(first comparing period) by the up/downcounter 32. - After the above-described series of AD converting operations, a digital value of N bits is held in each of the up/down counters 32. Then, the digital values (digital signals) of N bits which have been AD converted by the respective ADCs 23-1 to 23-m of the
column processing unit 14 are sequentially output to the outside through thehorizontal output line 17 of a width of N bits by column scanning by thecolumn scanning circuit 16. Then, the same operation is sequentially performed for the respective rows, so that a two-dimensional image is generated. - In the
CMOS image sensor 10 including the column-parallel ADCs according to this embodiment, each of the ADCs 23-1 to 23-m includes thememory device 34. With this configuration, AD converted digital values of theunit pixels 11 in the i-th row can be transferred to thecorresponding memory devices 34 and output to the outside through thehorizontal output line 17, while performing in parallel a reading operation and an up/down count operation on theunit pixels 11 in the i+1-th row. - Next, AD conversion and a reading operation performed in parallel will be described with reference to the timing chart shown in
FIG. 3 . InFIG. 3 , VS denotes a vertical synchronizing signal indicating one frame period and HS denotes a horizontal synchronizing signal indicating one horizontal scanning period. - In the operation shown in
FIG. 3 , after a count value has been transferred from the up/down counter 32 to thememory device 34, the up/down counter 32 must be reset before starting a count operation in the up/downcounter 32. If an up/down count operation for the i+1-th row is performed without resetting the up/downcounter 32, the AD conversion result of the previous i-th row is set to the initial value of the up/downcounter 32, and thus the sum of the i-th row and the i+1-th row is held in the up/down counter 32 by repeating the same operation. - Next, an adding operation in each of the up/down
counters 32 in theCMOS image sensor 10 including the column-parallel ADCs according to this embodiment will be described with reference to the timing chart shown inFIG. 4 . The adding operation in the up/downcounter 32 is performed in an operation in a high-frame-rate mode, where the exposure time of theunit pixels 11 is reduced to 1/2 from the normal-frame-rate mode, where pixel information is read from all theunit pixels 11 of thepixel array unit 12. - The up/down
counter 32 is capable of holding a digital value of N bits therein after reading the digital value. In this embodiment, by using the data holding characteristic of the up/downcounter 32, AD-converted values of theunit pixels 11 in a plurality of rows (i-th row and i+l-th row in this embodiment) are added in the up/downcounter 32. - As described above, when a signal of each
unit pixel 11 in the i-th row is to be read, a digital value of (second comparing time)−(first comparing time)=(Vsig 1+ΔV1)−ΔV1=Vsig 1 is held in the corresponding up/downcounter 32 when the signal component in the i-th row is Vsig 1 and the reset component ΔV of the i-th row is ΔV1. After the AD conversion period of the i-th row, the process proceeds to an operation of reading a signal of eachunit pixel 11 in the i+1-th row without resetting the up/downcounter 32, and the same reading operation as for the i-th row is performed. - When the signal component of the i+1-th row is Vsig 2 and when the reset component of the i+l-th row is ΔV2, the digital value held in the up/down counter 32 after AD conversion of the i+l-th row is Vsig 1+(
Vsig 2+ΔV2)−ΔV2=Vsig 1+Vsig 2. This digital value is in the up/downcounter 32 is transferred to thememory device 34 through thetransfer switch 33 and is output to the outside through thehorizontal output line 17. Accordingly, thesum Vsig 1+Vsig 2 of the signal components of theunit pixels 11 in the i-th row and the i+1-th row can be output. - By repeating the above-described operation, an image in which the pixel information is thinned to 1/2 in the vertical direction (column direction on the sensor surface) can be obtained. As a result, the frame rate can be increased by twice compared to the normal-frame-rate mode, where information of all the pixels is read.
- As described above, in the
CMOS image sensor 10 including the column-parallel ADCs according to the first embodiment, analog signals output from theunit pixels 11 through the column signal lines 22-1 to 22-m are converted to digital values by the ADCs 23-1 to 23-m provided for the respective columns. Then, among the digital values, the values of a plurality of unit pixels 11 (e.g., each two unit pixels 11) in the vertical direction (column direction) are added and read. Accordingly, the following function and advantages can be obtained. - In terms of the number of pieces of read pixel information, the above-described operation is equivalent to interlaced reading (skip reading) of 1/2 in the vertical direction. However, pixel information is added between two pixels in the vertical direction, and thus the amount of one piece of pixel information doubles. Therefore, even when the exposure time of the
unit pixels 11 is reduced to 1/2 in order to double the frame rate, the amount of each piece of pixel information doubles by adding digital values of the unit pixels of two rows at AD conversion, so that the sensitivity is not degraded compared to the normal-frame-rate mode. - That is, even if the exposure time of the
unit pixels 11 is shortened, the amount of each piece of pixel information does not decrease, so that the sensitivity is not degraded and a higher frame rate can be realized. Further, each of the ADCs 23-1 to 23-m includes the up/downcounter 32, which performs an adding operation. With this configuration, a highly-accurate adding operation can be realized without using a memory device outside thechip 19 or using an additional circuit as column-parallel ADCs. - Although the adding operation is performed by using the up/down counter 32 in the first embodiment, a counter may be used instead of the up/down counter 32 for a simple adding operation. However, the up/down
counter 32 is advantageous because an adding operation can be performed while performing digital CDS processing of removing a reset component ΔV from the signal component Vsig of theunit pixel 11. Also, the processing may be realized by using an operating unit for performing a digital operation. - The pixels are added between two rows in the first embodiment, but the pixels may be added among three or more rows. At this time, when the number of added rows is M, the amount of image data can be compressed to 1/M.
- In the first embodiment, the frame rate is increased by M times by compressing the amount of image data to 1/M and changing the data output rate. Alternatively, the frame rate may be increased by M times without changing the data output rate by shortening the AD conversion period to 1/M. That is, the amount of data may be compressed by adding pixels of rows by using the up/down
counters 32 as in theCMOS image sensor 10 according to the first embodiment, but alternatively, as shown in the timing chart inFIG. 5 , the frame rate may be doubled without changing the data output rate by shortening the AD conversion period to 1/M, for example, 1/2. - When the AD conversion period can not be shortened while maintaining the bit accuracy of AD conversion, the digital count value of up-count of the up/down
counter 32 is restricted up to N−1 bits in the timing chart shown inFIG. 4 . In a case of 10-bit count, for example, comparison is performed in a 1024-clock period. This period is reduced to 9-bit count, that is, a 512-clock period. In this case, the rate of time change of the reference voltage Vref (ramp waveform) generated by theDAC 151 is the same. This means that the bit accuracy of AD conversion does not change. - When the frame rate doubles, the accumulation time of each unit pixel is reduced to 1/2 and the amplitude of a signal is also reduced to 1/2, so that the S/N decreases. In an adding operation in the
CMOS image sensor 10 according to the first embodiment, the digital value generated by addition of pixels in two rows isVsig 1+Vsig 2. Even when the frame rate doubles, the amplitude of the signal is (Vsig 1+Vsig 2)/2≈Vsig 1. In this way, the change of signal amplitude is small and thus the S/N is not degraded. - Likewise, when the AD conversion period is shortened to 1/M by adding M rows, the frame rate increases by M times. At this time, the frame rate can be increased without degrading the S/N by decreasing the bit accuracy of AD conversion of N bits to N-M bits.
-
FIG. 6 is a block diagram showing the configuration of aCMOS image sensor 50 including column-parallel ADCs according to a second embodiment of the present invention.FIG. 7 shows a timing chart for illustrating the operation of theCMOS image sensor 50 according to this embodiment. - The configuration of the
CMOS image sensor 50 including column-parallel ADCs according to this embodiment is basically the same as that of theCMOS image sensor 10 including column-parallel ADCs according to the first embodiment shown inFIG. 1 . The difference between them is that arow scanning circuit 13A includes an address decoder capable of selecting arbitrary row control lines 21-i (21-1 to 21-n). Therow scanning circuit 13A including the address decoder is capable of sequentially selecting the row control lines 21-1 to 21-n in the order of first row, third row, second row, fourth row, as shown inFIG. 7 , for example. - In this row scanning, when an adding operation is performed in units of two rows as in the
CMOS image sensor 10 according to the first embodiment, the pixel 11-11 in the first row control line 21-1 and the pixel 11-31 in the third row control line 21-3 are added, and the pixel 11-12 in the first row control line 21-1 and the pixel 11-32 in the third row control line 21-3 are added. In this way, the pixels 11-11, 11-12, 11-13, in the first row can be added to the pixels 11-31, 11-32, 11-33 in the third row, respectively. - Likewise, the pixel 11-21 in the second row control line 21-2 and the pixel 11-41 in the fourth row control line 21-4 are added, and the pixel 11-22 in the second row control line 21-2 and the pixel 11-42 in the fourth row control line 21-4 are added. In this way, the pixels 11-21, 11-22, 11-23 in the second row can be added to the pixels 11-41, 11-42, and 11-43 in the fourth row, respectively. That is, pixels can be added between odd-numbered rows and between even-numbered rows.
- Herein, assume that color filters are arranged in a Bayer pattern on the
pixel array unit 12 as shown inFIG. 6 . In this case, G (green) and R (red) color filters or B (blue) and G color filters are arranged in each row. - In the CMOS image sensor including the Bayer-patterned color filters, if the row control lines 21-1 to 21-n are sequentially selected as in the
CMOS sensor 10 according to the first embodiment, pixels of different color-filter elements are added, and thus different colors are mixed. In contrast to this, in theCMOS image sensor 50 according to this embodiment, pixels can be added between odd-numbered rows and between even-numbered rows so that pixels of the same color can be added. Therefore, color mixture due to addition of pixels does not occur. -
FIG. 8 is a block diagram showing the configuration of aCMOS image sensor 60 including column-parallel ADCs according to a third embodiment of the present invention. InFIG. 8 , parts which are the same as those inFIG. 1 are denoted by the same reference numerals. - The configuration of the
CMOS image sensor 60 including column-parallel ADCs according to this embodiment is basically the same as that of theCMOS image sensor 10 including column-parallel ADCs according to the first embodiment shown inFIG. 1 . The difference between them is as follows. - The output of each of the ADCs 23-1, 23-3, connected to the odd-numbered column signal lines 22-1, 22-3, is output through a horizontal output line 17-1 of an N-bit width. Likewise, the output of each of the ADCs 23-2, 23-4, connected to the even-numbered column signal lines 22-2, 22-4, is output through a horizontal output line 17-2 of an N-bit width. The digital signals of the odd-numbered rows output through the horizontal output line 17-1 and the digital signals of the even-numbered rows output through the horizontal output line 17-2 are added in a
digital adder 61 of N bits. - In the
CMOS image sensor 60 having the above-described configuration according to this embodiment, the count result generated by the up/downcounter 32 is transferred to thememory device 34 and is held therein. With this configuration, a counting operation in the up/downcounter 32 and an operation of reading a count result from thememory device 34 to the horizontal output line 17-1 or 17-2 can be controlled independently from each other. Therefore, count values of the even-numbered columns and odd-numbered columns can be read from thememory devices 34 and added in thedigital adder 61 while performing a counting operation in each up/downcounter 32. As a result, pixels can be added between two columns. - Furthermore, by combining the inter-column adding operation in the
CMOS image sensor 60 according to this embodiment and the inter-row adding operation in theCMOS image sensor 10 according to the first embodiment, an adding operation of 2 rows and 2 columns can be realized. - Next, the operation of the
CMOS image sensor 60 having the above-described configuration according to the third embodiment will be described with reference to the timing chart shown inFIG. 9 . - An operation of reading signals from the
unit pixels 11 of thepixel array unit 12 in units of rows and performing a count operation in the up/downcounters 32 of the ADCs 23-1, 23-2, is the same as that in theCMOS image sensor 10 according to the first embodiment. An operation of adding digital count values of the x-th row (x is an arbitrary number of 1 to n−1) and the x+1-th row in the corresponding up/downcounter 32 is the same as that in theCMOS image sensor 50 according to the second embodiment. - After the adding operation, the addition result is transferred to the
memory device 34 in each column, and the addition results of the odd-numbered columns and the even-numbered columns are input to thedigital adder 31 through the horizontal output lines 17-1 and 17-2, respectively. At this time, control signals M1, M2, M3, output from thecolumn scanning circuit 16 are simultaneously output in pairs of M1 and M2, M3 and M4. Accordingly, the digital values (addition results) held in thememory devices 34 are simultaneously output to the horizontal output line 17-1 or 17-2 in units of two columns. - In the timing chart shown in
FIG. 9 , the addition result in the odd-numbered columns is output to signal output A and the addition result in the even-numbered columns is output to signal output B. Specifically, the addition result of the pixels 11-11 and 11-21 is output as a top signal of the signal output A and the addition result of the pixels 11-12 and 11-22 is output as a top signal of the signal output B. As a result, the addition result of the four pixels 11-11, 11-12, 11-21, and 11-22 is output as the top output of thedigital adder 61. - As is clear from the above description, in the
CMOS image sensor 60 according to this embodiment, by decreasing the bit accuracy of AD conversion and shortening the AD conversion period to 1/4, the frame rate can be increased by four times while keeping the sensitivity constant as in theCMOS image sensor 50 according to the second embodiment. -
FIG. 10 is a block diagram showing the configuration of a CMOS image sensor 70 including column-parallel ADCs according to a fourth embodiment of the present invention. In the figure, parts which are the same as those inFIG. 1 are denoted by the same reference numerals. - In the above-described
CMOS image sensors column processing unit 14, the reference-voltage supplying unit 15, thecolumn scanning circuit 16, and the horizontal output line 17 (17-1 and 17-2) are provided on only one of the upper and lower sides (e.g., lower side) of the column direction of thepixel array unit 12. - In contrast to this configuration, in the CMOS image sensor 70 including column-parallel ADCs according to this embodiment, a pair of
column processing units voltage supplying units column scanning circuits horizontal output lines pixel array unit 12 in the column direction. Further, selectingswitches pixel array unit 12 and thecolumn processing units - The pair of
column processing units voltage supplying units column scanning circuits column processing unit 14, the reference-voltage supplying unit 15, and thecolumn scanning circuit 16, respectively, of theCMOS image sensor 10 according to the first embodiment. - Each of the
horizontal output lines column processing unit digital adder 72 of N bits. Thedigital adder 72 adds the digital signals output from thecolumn processing units horizontal output lines - The selecting
switches column processing unit 14A when the other column signal line is connected to thecolumn processing unit 14B, and vice versa. - Specifically, in the selecting
switches ADC 23A-2 and anADC 23B-1, respectively. When the movable contact c of the selectingswitch 71A is connected to the fixed contact a, the movable contact c of the selectingswitch 71B is connected to the fixed contact b. When the movable contact c of the selectingswitch 71A is connected to the fixed contact b, the movable contact c of the selectingswitch 71B is connected to the fixed contact a. - In order to simplify the figure, only the selecting
switches FIG. 10 . However, these selectingswitches - In the CMOS image sensor 70 including the column-parallel ADCs according to this embodiment, when the movable contact c of the selecting
switch 71A is connected to the fixed contact a and when the movable contact c of the selectingswitch 71B is connected to the fixed contact b, analog signals of the pixels in the first and second columns, the fifth and sixth columns, are read into thecolumn processing unit 14A, and analog signals of the pixels in the third and fourth columns, the seventh and eighth columns, are read into thecolumn processing unit 14B. Then, the analog signals are converted to digital signals byrespective comparators counters respective memory devices FIG. 11 . - As shown in the timing chart shown in
FIG. 12 , control signals Ma1, Ma2, from thecolumn scanning circuit 16A and control signals Mb1, Mb2, from thecolumn scanning circuit 16B are sequentially output in the same timing, respectively. Then, the digital values of the pixels in the first and third columns stored in thememory devices ADCs 23A-1 and 23B-1 are simultaneously read into thehorizontal output lines memory devices ADCs 23A-2 and 23B-2 are simultaneously read into thehorizontal output lines - As a result, the
digital adder 72 adds digital values of the pixels of two odd-numbered columns and two even-numbered columns like this: digital values of the pixels in the first and third columns are added and digital values of the pixels in the second and fourth columns are added. In this way, by adding pixels between odd-numbered columns and between even-numbered columns, same colors can be added together when the color filters are arranged in a Bayer pattern as shown inFIG. 11 . Therefore, mixture of different colors due to addition of pixels does not occur. - Furthermore, by combining the adding operation between two columns in the CMOS image sensor 70 according to this embodiment and the adding operation between two rows in the
CMOS image sensor 50 according to the second embodiment, same colors can be added both between columns and between rows. Therefore, an adding operation of 2 rows and 2 columns can be realized without mixing different colors. Further, the frame rate can be increased by four times while keeping the sensitivity constant. - On the other hand, in
FIG. 10 , when the movable contact c of the selectingswitch 71A is connected to the fixed contact b and when the movable contact c of the selectingswitch 71B is connected to the fixed contact a, analog signals of the pixels in the first and third columns, the fifth and seventh columns, are read into thecolumn processing unit 14A, and analog signals of the pixels in the second and fourth columns, the sixth and eighth columns, are read into thecolumn processing unit 14B. Then, the analog signals are converted to digital signals by therespective comparators counters memory devices FIG. 13 . - The control signals Ma1, Ma2, from the
column scanning circuit 16A and the control signals Mb1, Mb2, from thecolumn scanning circuit 16B are sequentially output in the same timing, respectively. Therefore, the digital values of the pixels in the first and second columns stored in thememory devices ADCs 23A-1 and 23B-1 are simultaneously read into thehorizontal output lines memory devices ADCs 23A-2 and 23B-2 are simultaneously read into thehorizontal output lines - As a result, the
digital adder 72 adds digital values of the pixels in two adjoining (sequential) columns like this: digital values of the pixels in the first and second columns are added and digital values of the pixels in the third and fourth columns are added. Such addition of pixels between two adjoining columns can be applied to a three-plate image sensor in which color filters of the same color (only R/G/B) are provided on the same sensor. - Furthermore, by combining the adding operation between two columns in the CMOS image sensor 70 according to this embodiment and the adding operation between two rows in the
CMOS image sensor 10 according to the first embodiment, an adding operation of 2 rows and 2 columns can be realized. Further, the frame rate can be increased by four times while keeping the sensitivity constant. - As described above, in the CMOS image sensor 70 according to this embodiment, the
column processing units pixel array unit 12, and the selectingswitches pixel array unit 12 and thecolumn processing units switches - In this embodiment, the
horizontal output lines column processing units horizontal output lines column scanning circuits - Further, in this embodiment, the pair of column processing units, the pair of reference-voltage supplying units, the pair of column scanning circuits, the pair of horizontal output lines, and the pair of selecting switches are provided so as to add pixels in two columns. Alternatively, three or more column processing units, reference-voltage supplying units, column scanning circuits, horizontal output lines, and selecting switches may be provided. With this configuration, addition of pixels can be realized between three or more columns.
-
FIG. 14 is a block diagram showing the configuration of aCMOS image sensor 80 including column-parallel ADCs according to a fifth embodiment of the present invention. In the figure, parts which are the same as those inFIG. 8 are denoted by the same reference numerals. - The configuration of the
CMOS image sensor 80 including column-parallel ADCs according to this embodiment is basically the same as that of theCMOS image sensor 60 including column-parallel ADCs according to the third embodiment shown inFIG. 8 . The difference therebetween is as follows. - That is, in the
CMOS image sensor 60 including column-parallel ADCs according to the third embodiment, digital values of pixels are added between odd-numbered columns and between even-numbered columns. In contrast to this, in theCMOS image sensor 80 including column-parallel ADCs according to this embodiment, a selectingswitch 81 is provided between thepixel array unit 12 and thecolumn processing unit 14. By using the function of the selectingswitch 81, the pair of columns to be added can be arbitrarily selected. - The selecting
switch 81 includes twoswitches switch 81A, a fixed contact a1 is connected to the second column signal line 22-2, a fixed contact b1 is connected to the third column signal line 22-3, and a movable contact c1 is connected to the second ADC 23-2. In theswitch 81B, a fixed contact a2 is connected to the third column signal line 22-3, a fixed contact b2 is connected to the second column signal line 22-2, and a movable contact c2 is connected to the third ADC 23-3. - In order to simplify the figure, only the selecting
switch 81 between the column signal lines 22-2 and 22-3 is shown inFIG. 14 . However, the selectingswitch 81 is provided for every two columns in units of adjoining two column signal lines from the second column. - In the
CMOS image sensor 80 including column-parallel ADCs according to this embodiment, when the movable contacts c1 and c2 of the selectingswitch 81 are connected to the fixed contacts a1 and a2, respectively, analog signals of the pixels in the first, second, third, fourth, columns are converted to digital signals by the ADCs 23-1, 23-2, 23-3, 23-4, respectively, and the digital signals are held in the ADCs. - Then, as in the
CMOS image sensor 60 including column-parallel ADCs according to the third embodiment, control signals M1, M2, M3, M4, are simultaneously output from thecolumn scanning circuit 16 in pairs of M1 and M2, M3 and M4, so that the digital values held in thememory devices 34 are simultaneously output to the horizontal output lines 17-1 and 17-2 in units of two columns. Then, the digital values output through the horizontal output line 17-1 and the digital values output through the horizontal output line 17-2 are added in thedigital adder 61 of N bits. - As a result, the
digital adder 61 adds the digital values of the pixels in adjoining (sequential) two columns like this: adds the digital values of the pixels in the first and second columns and then adds the digital values of the pixels in the third and fourth columns. Such addition of pixels between two adjoining columns can be applied to a three-plate image sensor in which color filters of the same color (only R/G/B) are provided on the same sensor. - Furthermore, by combining the adding operation between two columns in the
CMOS image sensor 80 according to this embodiment and the adding operation between two rows in theCMOS image sensor 10 according to the first embodiment, an adding operation of 2 rows and 2 columns can be realized. Further, the frame rate can be increased by four times while keeping the sensitivity constant. - On the other hand, when the movable contacts c1 and c2 of the selecting
switch 81 are connected to the fixed contacts b1 and b2, respectively, analog signals of the pixels in the first column, the third column, are converted to digital signals by the odd-numbered ADCs 23-1, 23-3, respectively, and the digital signals are held in the ADCs. Likewise, analog signals of the pixels in the second column, the fourth column, are converted to digital signals by the even-numbered ADCs 23-2, 23-4, respectively, and the digital signals are held in the ADCs. - Then, as in the
CMOS image sensor 60 including column-parallel ADCs according to the third embodiment, the output of each of the odd-numbered ADCs 23-1, 23-3, is output through the horizontal output line 17-1 of an N-bit width, and the output of each of the even-numbered ADCs 23-2, 23-4, is output through the horizontal output line 17-2 of an N-bit width. Then, the digital signals in the odd-numbered columns output through the horizontal output line 17-1 and the digital signals in the even-numbered columns output through the horizontal output line 17-2 are added in thedigital adder 61 of N bits. - This operation is the same as that of the
CMOS image sensor 60 including column-parallel ADCs according to the third embodiment. With this operation, two pixels can be added between odd-numbered columns and between even-numbered columns. As a result, pixels of same colors can be added when the color filters are arranged in a Bayer pattern, and thus mixture of different colors caused by addition of pixels does not occur. - By combining the adding operation between two columns in the
CMOS sensor 80 according to this embodiment and the adding operation between two rows in theCMOS image sensor 50 according to the second embodiment, same colors can be added both between columns and between rows. Therefore, an adding operation of 2 rows and 2 columns can be realized without causing mixture of different colors. Further, the frame rate can be increased by four times while keeping the sensitivity constant. - As described above, in the
CMOS image sensor 80 according to this embodiment, the selectingswitch 81 is provided between thepixel array unit 12 and thecolumn processing unit 14. With this configuration, the pair of columns to be added can be arbitrarily selected by using the function of the selectingswitch 81. Therefore, addition of pixels can be realized both in a single-plate image sensor having a Bayer pattern and a three-plate image sensor by using this circuit configuration. - In this embodiment, two horizontal output lines are provided and the selecting
switch 81 is provided between two columns so as to realize addition of two pixels between columns. Alternatively, by providing three or more horizontal output lines and providing the selectingswitch 81 among three or more columns, addition of three or more pixels among the columns can be realized.
Claims (5)
1. A solid-state image pickup device comprising:
a pixel array unit including unit pixels which are two-dimensionally arranged in a matrix pattern, each unit pixel including a photoelectric converter, and column signal lines corresponding to respective columns of the matrix pattern;
a row scanning unit selectively controlling each unit pixel of the pixel array unit in units of rows;
a pair of column processing units, each including a plurality of analog-digital converting units, each converting an analog signal output from a respective one of the unit pixels in each row selectively-controlled by the row scanning unit through the column signal lines to a respective digital signal;
a pair of column scanning units controlling output of the digital signals added in the analog-digital converting unit, a first portion of the unit pixels and their analog-digital converting units associated with one of the column scanning units, a second portion of the unit pixels and their analog-digital converting units associated with the other of the column scanning units;
respective selecting switches between the pixel array unit and the column scanning units
a respective pair of output lines for transmitting the digital signals output from the analog-digital converting units under control by the column scanning units; and
a digital adder unit to which the output lines are connected and which adds together digital signals output from the column processing units.
2. A solid-state image pickup device according to claim 1 , comprising a pair of reference voltage sources which provide respective reference voltages to the analog-digital converting unit, and wherein each analog-digital converter comprises a comparator for comparing the analog signal output from a unit pixel with a respective reference voltage.
3. A solid-state image pickup device according to claim 2 , wherein each analog-digital converting unit comprises a measuring unit for measuring comparison time in the comparator from the start to the end of a comparing operation, the measuring unit performing addition of the digital signals.
4. A solid-state image pickup device according to claim 3 , wherein the measuring unit is a counter which adds the digital signals by repeating a count operation on each analog signal of the plurality of unit pixels.
5. A solid-state image pickup device, comprising:
a pixel array unit including unit pixels which are two-dimensionally arranged in a matrix pattern, each unit pixel including a photoelectric converter, and column signal lines corresponding to respective columns of the matrix pattern;
a row scanning unit selectively controlling each unit pixel of the pixel array unit in units of rows;
a pair of column processing units, each including a plurality of analog-digital converting units, each converting an analog signal output from a respective one of the unit pixels in each row selectively-controlled by the row scanning unit through the column signal lines to a respective digital signal;
a pair of column scanning units controlling output of the digital signals added in the analog-digital converting unit, a first portion of the unit pixels and their analog-digital converting units associated with one of the column scanning units, a second portion of the unit pixels and their analog-digital converting units associated with the other of the column scanning units;
respective selecting switches between the pixel array unit and the column scanning units
a respective pair of output lines for transmitting the digital signals output from the analog-digital converting units under control by the column scanning units; and
a digital adder unit to which the output lines are connected and which adds together digital signals output from the column processing units,
wherein,
each analog-digital converting means comprises (a) comparing means for comparing the analog signal output from each unit pixel with a reference voltage, and (b) measuring means for measuring comparison time in the comparing means from the start to the end of a comparing operation, the measuring means performing addition of the digital signals,
the measuring means is a counter which forms the digital signals by repeating a count operation on each analog signal of the plurality of unit pixels, and
the counter is an up/down counter, which performs subtraction by performing a down count and an up count on first and second analog signals output from one of the unit pixels and which performs addition by repeating an up count on each analog signal of the plurality of unit pixels.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/644,539 US9942505B2 (en) | 2004-02-23 | 2017-07-07 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/893,425 US10057531B2 (en) | 2004-02-23 | 2018-02-09 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US16/031,390 US10764525B2 (en) | 2004-02-23 | 2018-07-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Applications Claiming Priority (13)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004-045943 | 2004-02-23 | ||
JP2004045943 | 2004-02-23 | ||
JP2004208038A JP4107269B2 (en) | 2004-02-23 | 2004-07-15 | Solid-state imaging device |
JP2004-208038 | 2004-07-15 | ||
US11/058,851 US7623173B2 (en) | 2004-02-23 | 2005-02-16 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/419,077 US7710479B2 (en) | 2004-02-23 | 2009-04-06 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/772,573 US7961238B2 (en) | 2004-02-23 | 2010-05-03 | Solid-state image pickup device and method for driving the same in a number of modes |
US13/094,420 US8553122B2 (en) | 2004-02-23 | 2011-04-26 | Solid-state image pickup device |
US14/023,239 US8786746B2 (en) | 2004-02-23 | 2013-09-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US14/294,942 US9313435B2 (en) | 2004-02-23 | 2014-06-03 | Solid-state image pickup device and method for driving the same |
US14/957,407 US9392200B2 (en) | 2004-02-23 | 2015-12-02 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/180,300 US9769411B2 (en) | 2004-02-23 | 2016-06-13 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/644,539 US9942505B2 (en) | 2004-02-23 | 2017-07-07 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/180,300 Continuation US9769411B2 (en) | 2004-02-23 | 2016-06-13 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/893,425 Continuation US10057531B2 (en) | 2004-02-23 | 2018-02-09 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170310915A1 true US20170310915A1 (en) | 2017-10-26 |
US9942505B2 US9942505B2 (en) | 2018-04-10 |
Family
ID=34713016
Family Applications (11)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/058,851 Expired - Fee Related US7623173B2 (en) | 2004-02-23 | 2005-02-16 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/419,077 Expired - Fee Related US7710479B2 (en) | 2004-02-23 | 2009-04-06 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/772,573 Expired - Fee Related US7961238B2 (en) | 2004-02-23 | 2010-05-03 | Solid-state image pickup device and method for driving the same in a number of modes |
US13/094,420 Expired - Fee Related US8553122B2 (en) | 2004-02-23 | 2011-04-26 | Solid-state image pickup device |
US14/023,239 Expired - Fee Related US8786746B2 (en) | 2004-02-23 | 2013-09-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US14/294,942 Expired - Lifetime US9313435B2 (en) | 2004-02-23 | 2014-06-03 | Solid-state image pickup device and method for driving the same |
US14/957,407 Expired - Lifetime US9392200B2 (en) | 2004-02-23 | 2015-12-02 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/180,300 Expired - Lifetime US9769411B2 (en) | 2004-02-23 | 2016-06-13 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/644,539 Expired - Lifetime US9942505B2 (en) | 2004-02-23 | 2017-07-07 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/893,425 Expired - Lifetime US10057531B2 (en) | 2004-02-23 | 2018-02-09 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US16/031,390 Expired - Lifetime US10764525B2 (en) | 2004-02-23 | 2018-07-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Family Applications Before (8)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/058,851 Expired - Fee Related US7623173B2 (en) | 2004-02-23 | 2005-02-16 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/419,077 Expired - Fee Related US7710479B2 (en) | 2004-02-23 | 2009-04-06 | Solid-state image pickup device having analog-digital converters configured to sum values of multiple pixels in the array and method for driving the same |
US12/772,573 Expired - Fee Related US7961238B2 (en) | 2004-02-23 | 2010-05-03 | Solid-state image pickup device and method for driving the same in a number of modes |
US13/094,420 Expired - Fee Related US8553122B2 (en) | 2004-02-23 | 2011-04-26 | Solid-state image pickup device |
US14/023,239 Expired - Fee Related US8786746B2 (en) | 2004-02-23 | 2013-09-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US14/294,942 Expired - Lifetime US9313435B2 (en) | 2004-02-23 | 2014-06-03 | Solid-state image pickup device and method for driving the same |
US14/957,407 Expired - Lifetime US9392200B2 (en) | 2004-02-23 | 2015-12-02 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US15/180,300 Expired - Lifetime US9769411B2 (en) | 2004-02-23 | 2016-06-13 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/893,425 Expired - Lifetime US10057531B2 (en) | 2004-02-23 | 2018-02-09 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
US16/031,390 Expired - Lifetime US10764525B2 (en) | 2004-02-23 | 2018-07-10 | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes |
Country Status (5)
Country | Link |
---|---|
US (11) | US7623173B2 (en) |
EP (1) | EP1566959B1 (en) |
JP (1) | JP4107269B2 (en) |
KR (1) | KR101141449B1 (en) |
TW (1) | TWI260162B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4358535A4 (en) * | 2021-07-13 | 2025-03-19 | Hamamatsu Photonics Kk | IMAGE CAPTURE DEVICE |
Families Citing this family (207)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8169517B2 (en) * | 2001-03-26 | 2012-05-01 | Panavision Imaging Llc | Image sensor ADC and CDS per column with oversampling |
US7903159B2 (en) * | 2001-03-26 | 2011-03-08 | Panavision Imaging Llc | Image sensor ADC and CDS per column |
JP4107269B2 (en) * | 2004-02-23 | 2008-06-25 | ソニー株式会社 | Solid-state imaging device |
JP4584634B2 (en) * | 2004-06-29 | 2010-11-24 | オリンパス株式会社 | Solid-state imaging device |
JP2006018663A (en) * | 2004-07-02 | 2006-01-19 | Fujitsu Ltd | Current stabilization circuit, current stabilization method, and solid-state imaging device |
JP4481758B2 (en) * | 2004-07-28 | 2010-06-16 | 株式会社東芝 | Signal processing apparatus and data processing apparatus |
JP4687155B2 (en) * | 2005-03-09 | 2011-05-25 | ソニー株式会社 | Solid-state imaging device and driving method thereof |
GB2424781B (en) * | 2005-03-30 | 2007-11-28 | Micron Technology Inc | High density row ram for column parallel CMOS image sensors |
JP4855704B2 (en) * | 2005-03-31 | 2012-01-18 | 株式会社東芝 | Solid-state imaging device |
TWI429066B (en) | 2005-06-02 | 2014-03-01 | Sony Corp | Semiconductor image sensor module and manufacturing method thereof |
US8179296B2 (en) * | 2005-09-30 | 2012-05-15 | The Massachusetts Institute Of Technology | Digital readout method and apparatus |
JP4765578B2 (en) * | 2005-11-24 | 2011-09-07 | ソニー株式会社 | Solid-state imaging device, driving method thereof, and camera module |
JP4802767B2 (en) * | 2006-03-06 | 2011-10-26 | ソニー株式会社 | Analog-digital converter, solid-state imaging device using the same, and driving method thereof |
JP4744343B2 (en) * | 2006-04-10 | 2011-08-10 | ソニー株式会社 | Solid-state imaging device and driving method of solid-state imaging device |
KR101365109B1 (en) * | 2006-05-22 | 2014-02-19 | 톰슨 라이센싱 | Image sensor and method for reading out pixels of the image sensor |
WO2007146158A1 (en) * | 2006-06-07 | 2007-12-21 | The Trustees Of Columbia University In The City Of New York | Dna sequencing by nanopore using modified nucleotides |
JP4882545B2 (en) * | 2006-06-28 | 2012-02-22 | ソニー株式会社 | Solid-state imaging device |
JP2008017090A (en) * | 2006-07-05 | 2008-01-24 | Casio Comput Co Ltd | Imaging apparatus and electronic zoom method |
KR100803229B1 (en) | 2006-08-09 | 2008-02-14 | (주) 픽셀플러스 | Image sensor sharing lead-out circuit and how to share lead-out circuit |
JP4952498B2 (en) * | 2006-10-13 | 2012-06-13 | ソニー株式会社 | Data processing device, solid-state imaging device, imaging device, electronic device |
US7755017B2 (en) * | 2006-10-13 | 2010-07-13 | Sony Corporation | Solid-image-pickup device, image-pickup device, and method of driving solid-image-pickup device |
EP2079231B1 (en) | 2006-10-24 | 2014-04-30 | Sony Corporation | Imaging device and reproduction control device |
US20100226495A1 (en) | 2007-10-29 | 2010-09-09 | Michael Kelly | Digital readout method and apparatus |
JP4843461B2 (en) | 2006-11-13 | 2011-12-21 | 株式会社東芝 | Solid-state imaging device |
JP2008136043A (en) * | 2006-11-29 | 2008-06-12 | Sony Corp | Solid-state imaging device and imaging device |
US8237808B2 (en) | 2007-01-17 | 2012-08-07 | Sony Corporation | Solid state imaging device and imaging apparatus adjusting the spatial positions of pixels after addition by controlling the ratio of weight values during addition |
JP4674589B2 (en) | 2007-02-05 | 2011-04-20 | ソニー株式会社 | Solid-state imaging device and imaging device |
JP4325681B2 (en) * | 2007-02-13 | 2009-09-02 | ソニー株式会社 | Solid-state imaging device, imaging device |
JP4101281B1 (en) | 2007-03-15 | 2008-06-18 | キヤノン株式会社 | Solid-state imaging device and driving method of solid-state imaging device |
JP5066996B2 (en) * | 2007-04-23 | 2012-11-07 | ソニー株式会社 | Solid-state imaging device, signal processing method for solid-state imaging device, and imaging device |
JP4389959B2 (en) * | 2007-04-23 | 2009-12-24 | ソニー株式会社 | Solid-state imaging device, signal processing method for solid-state imaging device, and imaging device |
JP5067011B2 (en) * | 2007-05-18 | 2012-11-07 | ソニー株式会社 | Solid-state imaging device, imaging device, electronic equipment |
JP2008294913A (en) * | 2007-05-28 | 2008-12-04 | Panasonic Corp | Solid-state imaging device and driving method thereof |
US7884871B2 (en) * | 2007-06-15 | 2011-02-08 | Aptina Imaging Corporation | Images with high speed digital frame transfer and frame processing |
US7538702B2 (en) * | 2007-06-15 | 2009-05-26 | Micron Technology, Inc. | Quantizing circuits with variable parameters |
US7889257B2 (en) * | 2007-07-18 | 2011-02-15 | Mesa Imaging Ag | On-chip time-based digital conversion of pixel outputs |
US8063976B2 (en) * | 2007-07-24 | 2011-11-22 | Casio Computer Co., Ltd. | Image pick-up apparatus and method of controlling the image pick-up apparatus |
JP4929090B2 (en) * | 2007-07-26 | 2012-05-09 | パナソニック株式会社 | Solid-state imaging device and driving method thereof |
JP4951440B2 (en) * | 2007-08-10 | 2012-06-13 | 富士フイルム株式会社 | Imaging apparatus and solid-state imaging device driving method |
JP4379504B2 (en) * | 2007-08-13 | 2009-12-09 | ソニー株式会社 | Solid-state imaging device and camera system |
KR101377270B1 (en) | 2007-08-29 | 2014-03-21 | 삼성전자주식회사 | Image sensor having ripple counter and method of operating the image sensor |
JP4386118B2 (en) | 2007-08-31 | 2009-12-16 | ソニー株式会社 | Imaging circuit |
JP2009089085A (en) * | 2007-09-28 | 2009-04-23 | Sony Corp | Solid-state imaging device, driving method thereof, and camera system |
JP4858388B2 (en) | 2007-09-28 | 2012-01-18 | ソニー株式会社 | Solid-state imaging device, drive control method, and imaging device |
JP4978795B2 (en) | 2007-09-28 | 2012-07-18 | ソニー株式会社 | Solid-state imaging device, drive control method, and imaging device |
JP4853445B2 (en) * | 2007-09-28 | 2012-01-11 | ソニー株式会社 | A / D conversion circuit, solid-state imaging device, and camera system |
US7920190B2 (en) * | 2007-10-11 | 2011-04-05 | Aptina Imaging Corporation | Method and apparatus providing column parallel architecture for imagers |
TWI399088B (en) | 2007-10-12 | 2013-06-11 | Sony Corp | Data processor, solid-state imaging device, imaging device, and electronic device |
JP2009124514A (en) | 2007-11-15 | 2009-06-04 | Sony Corp | Solid-state imaging device and camera system |
JP4900200B2 (en) | 2007-11-15 | 2012-03-21 | ソニー株式会社 | Solid-state imaging device and camera system |
JP4403435B2 (en) | 2007-11-16 | 2010-01-27 | ソニー株式会社 | Solid-state imaging device, drive control method, and imaging device |
US7855748B2 (en) * | 2007-12-03 | 2010-12-21 | Altasens, Inc. | Reference voltage generation in imaging sensors |
JP4661876B2 (en) | 2008-01-18 | 2011-03-30 | ソニー株式会社 | Solid-state imaging device and camera system |
JP2009206709A (en) * | 2008-02-27 | 2009-09-10 | Sony Corp | Solid-state imaging apparatus, driving method of solid-state imaging apparatus and electronic apparatus |
JP4442695B2 (en) * | 2008-02-29 | 2010-03-31 | ソニー株式会社 | Solid-state imaging device and camera device |
JP4661891B2 (en) * | 2008-03-18 | 2011-03-30 | ソニー株式会社 | AD converter, solid-state imaging device, and camera system |
JP4569647B2 (en) | 2008-03-18 | 2010-10-27 | ソニー株式会社 | AD converter, AD conversion method, solid-state imaging device, and camera system |
JP5059669B2 (en) * | 2008-03-26 | 2012-10-24 | オリンパス株式会社 | Solid-state imaging device |
JP4500862B2 (en) * | 2008-04-11 | 2010-07-14 | キヤノン株式会社 | Driving method of solid-state imaging device |
US8023022B2 (en) * | 2008-05-13 | 2011-09-20 | Olympus Corporation | Solid-state imaging apparatus |
JP5347341B2 (en) * | 2008-06-06 | 2013-11-20 | ソニー株式会社 | Solid-state imaging device, imaging device, electronic device, AD conversion device, AD conversion method |
JP5279352B2 (en) * | 2008-06-06 | 2013-09-04 | キヤノン株式会社 | Solid-state imaging device |
JP5272634B2 (en) | 2008-06-20 | 2013-08-28 | ソニー株式会社 | Solid-state imaging device, signal processing method for solid-state imaging device, and imaging device |
JP4725608B2 (en) | 2008-07-03 | 2011-07-13 | ソニー株式会社 | Comparator, comparator calibration method, solid-state imaging device, and camera system |
JP4661912B2 (en) | 2008-07-18 | 2011-03-30 | ソニー株式会社 | Solid-state imaging device and camera system |
US8253809B2 (en) * | 2008-08-27 | 2012-08-28 | Sony Corporation | Analog-digital converter, analog-digital conversion method, image pickup device, method of driving the same, and camera |
JP2010057019A (en) * | 2008-08-29 | 2010-03-11 | Sony Corp | Imaging element, and imaging apparatus |
JP5435916B2 (en) * | 2008-09-18 | 2014-03-05 | 富士フイルム株式会社 | Electronic endoscope system |
JP2010081259A (en) * | 2008-09-25 | 2010-04-08 | Panasonic Corp | Solid-state imaging device |
JP5407264B2 (en) * | 2008-10-09 | 2014-02-05 | ソニー株式会社 | Solid-state imaging device and camera system |
US20100301398A1 (en) * | 2009-05-29 | 2010-12-02 | Ion Torrent Systems Incorporated | Methods and apparatus for measuring analytes |
JP2010114550A (en) | 2008-11-05 | 2010-05-20 | Sony Corp | Imaging element, drive method for imaging element and camera |
JP2010147614A (en) * | 2008-12-16 | 2010-07-01 | Panasonic Corp | Solid-state imaging apparatus and method for driving the same, imaging apparatus |
JP2010154372A (en) * | 2008-12-25 | 2010-07-08 | Panasonic Corp | Solid-state imaging device, digital camera, and ad conversion method |
JP4650572B2 (en) | 2009-01-20 | 2011-03-16 | ソニー株式会社 | Image sensor, control method therefor, and camera |
US8913166B2 (en) * | 2009-01-21 | 2014-12-16 | Canon Kabushiki Kaisha | Solid-state imaging apparatus |
JP5521345B2 (en) * | 2009-02-12 | 2014-06-11 | 株式会社ニコン | Imaging unit and imaging apparatus |
KR101621244B1 (en) * | 2009-02-13 | 2016-05-16 | 삼성전자주식회사 | Counter Circuit, Device Including the Same, and Counting Method |
JP5251592B2 (en) | 2009-02-25 | 2013-07-31 | ソニー株式会社 | Solid-state imaging device, imaging device, semiconductor device |
KR101365408B1 (en) * | 2009-03-03 | 2014-02-19 | 삼성전자주식회사 | Counter Circuit, Device Including the Same, and Counting Method |
JP2010212365A (en) * | 2009-03-09 | 2010-09-24 | Sony Corp | Solid-state image pickup device and manufacturing method thereof, and electronic apparatus |
JP2010251957A (en) | 2009-04-14 | 2010-11-04 | Sony Corp | AD converter, solid-state imaging device, and camera system |
JP5304410B2 (en) | 2009-04-17 | 2013-10-02 | ソニー株式会社 | AD converter, solid-state imaging device, and camera system |
JP5359521B2 (en) | 2009-04-24 | 2013-12-04 | ソニー株式会社 | Binary value conversion circuit and method, AD conversion apparatus, solid-state imaging device, and camera system |
JP5233828B2 (en) | 2009-05-11 | 2013-07-10 | ソニー株式会社 | Solid-state imaging device, driving method of solid-state imaging device, and electronic apparatus |
JP2010268080A (en) | 2009-05-12 | 2010-11-25 | Canon Inc | Solid-state imaging device |
KR101597785B1 (en) * | 2009-07-14 | 2016-02-25 | 삼성전자주식회사 | Image sensor and image processing method |
JP5218309B2 (en) | 2009-07-14 | 2013-06-26 | ソニー株式会社 | Solid-state imaging device, control method therefor, and camera system |
US8310580B2 (en) | 2009-07-27 | 2012-11-13 | Sony Corporation | Solid-state imaging device and camera system for suppressing occurrence of quantization vertical streaks |
JP5251778B2 (en) | 2009-08-03 | 2013-07-31 | ソニー株式会社 | Solid-state imaging device, analog-digital conversion method of solid-state imaging device, and electronic apparatus |
JP5418073B2 (en) * | 2009-08-28 | 2014-02-19 | ソニー株式会社 | DA converter and solid-state imaging device |
JP5429547B2 (en) * | 2009-10-02 | 2014-02-26 | ソニー株式会社 | Solid-state imaging device, imaging device, AD conversion method |
JP5434502B2 (en) * | 2009-11-13 | 2014-03-05 | ソニー株式会社 | Solid-state imaging device, driving method thereof, and camera system |
US9605307B2 (en) | 2010-02-08 | 2017-03-28 | Genia Technologies, Inc. | Systems and methods for forming a nanopore in a lipid bilayer |
US8324914B2 (en) | 2010-02-08 | 2012-12-04 | Genia Technologies, Inc. | Systems and methods for characterizing a molecule |
US9678055B2 (en) | 2010-02-08 | 2017-06-13 | Genia Technologies, Inc. | Methods for forming a nanopore in a lipid bilayer |
JP5493980B2 (en) | 2010-02-19 | 2014-05-14 | ソニー株式会社 | Solid-state imaging device and camera system |
JP5799531B2 (en) | 2010-04-30 | 2015-10-28 | ソニー株式会社 | A / D converter, A / D conversion method, solid-state imaging device, and camera system |
JP5631050B2 (en) | 2010-05-10 | 2014-11-26 | キヤノン株式会社 | Solid-state imaging device and camera |
JP5521758B2 (en) | 2010-05-13 | 2014-06-18 | ソニー株式会社 | Solid-state imaging device and camera system |
JP2011259407A (en) | 2010-05-13 | 2011-12-22 | Sony Corp | Signal processing circuit, solid state image sensor, and camera system |
JP5531797B2 (en) | 2010-06-15 | 2014-06-25 | ソニー株式会社 | Solid-state imaging device and camera system |
JP5609358B2 (en) | 2010-07-20 | 2014-10-22 | ソニー株式会社 | IMAGING DEVICE, CONTROL DEVICE, AND IMAGING DEVICE CONTROL METHOD |
US8716643B2 (en) * | 2010-09-06 | 2014-05-06 | King Abdulaziz City Science And Technology | Single photon counting image sensor and method |
JP5664141B2 (en) | 2010-11-08 | 2015-02-04 | ソニー株式会社 | Solid-state imaging device and camera system |
KR101191916B1 (en) * | 2010-11-17 | 2012-10-17 | 에스케이하이닉스 주식회사 | Image sensing device and method for operating the same |
JP2012124729A (en) * | 2010-12-09 | 2012-06-28 | Sony Corp | Image pickup device and imaging apparatus |
WO2012088341A2 (en) | 2010-12-22 | 2012-06-28 | Genia Technologies, Inc. | Nanopore-based single dna molecule characterization, identification and isolation using speed bumps |
US8962242B2 (en) | 2011-01-24 | 2015-02-24 | Genia Technologies, Inc. | System for detecting electrical properties of a molecular complex |
US9110478B2 (en) | 2011-01-27 | 2015-08-18 | Genia Technologies, Inc. | Temperature regulation of measurement arrays |
JP2012191359A (en) | 2011-03-09 | 2012-10-04 | Sony Corp | A/d conversion device, a/d conversion method and program |
US9052497B2 (en) | 2011-03-10 | 2015-06-09 | King Abdulaziz City For Science And Technology | Computing imaging data using intensity correlation interferometry |
US9099214B2 (en) | 2011-04-19 | 2015-08-04 | King Abdulaziz City For Science And Technology | Controlling microparticles through a light field having controllable intensity and periodicity of maxima thereof |
JP2012253624A (en) | 2011-06-03 | 2012-12-20 | Sony Corp | Solid-state imaging device and camera system |
JP5821300B2 (en) | 2011-06-07 | 2015-11-24 | ソニー株式会社 | Imaging apparatus and imaging method |
JP5822547B2 (en) * | 2011-06-10 | 2015-11-24 | キヤノン株式会社 | Imaging apparatus and imaging system |
JP5845140B2 (en) | 2011-06-29 | 2016-01-20 | キヤノン株式会社 | Imaging device and imaging apparatus |
WO2013006188A1 (en) | 2011-07-01 | 2013-01-10 | Schultz Kenneth I | Methods and apparatus for in-pixel filtering in focal plane arrays |
JP2013055499A (en) | 2011-09-02 | 2013-03-21 | Sony Corp | Solid state imaging device and camera system |
JP2013055500A (en) | 2011-09-02 | 2013-03-21 | Sony Corp | Solid state imaging device and camera system |
JP5862126B2 (en) * | 2011-09-06 | 2016-02-16 | ソニー株式会社 | Imaging device and method, and imaging apparatus |
JP5858695B2 (en) * | 2011-09-08 | 2016-02-10 | キヤノン株式会社 | Solid-state imaging device and driving method of solid-state imaging device |
JP5850680B2 (en) * | 2011-09-09 | 2016-02-03 | キヤノン株式会社 | Imaging apparatus and control method thereof |
JP5935274B2 (en) | 2011-09-22 | 2016-06-15 | ソニー株式会社 | Solid-state imaging device, control method for solid-state imaging device, and control program for solid-state imaging device |
JP6037289B2 (en) | 2011-12-09 | 2016-12-07 | パナソニックIpマネジメント株式会社 | Solid-state imaging device and imaging device including the same |
JP2015039086A (en) * | 2011-12-16 | 2015-02-26 | パナソニック株式会社 | Solid state image pickup device, imaging apparatus |
JP5979882B2 (en) | 2012-01-13 | 2016-08-31 | キヤノン株式会社 | Solid-state imaging device |
JP5979896B2 (en) * | 2012-02-09 | 2016-08-31 | キヤノン株式会社 | Solid-state imaging device |
JP2013168880A (en) | 2012-02-16 | 2013-08-29 | Sony Corp | Comparator, ad converter, solid-state imaging device, camera system, and electronic apparatus |
JP2013172270A (en) | 2012-02-20 | 2013-09-02 | Sony Corp | Comparator, ad converter, solid-state image pickup device, camera system and electronic apparatus |
US8986629B2 (en) | 2012-02-27 | 2015-03-24 | Genia Technologies, Inc. | Sensor circuit for controlling, detecting, and measuring a molecular complex |
JP6151530B2 (en) | 2012-02-29 | 2017-06-21 | 株式会社半導体エネルギー研究所 | Image sensor, camera, and surveillance system |
EP2822271B1 (en) | 2012-02-29 | 2021-01-13 | Sony Corporation | Column a/d converter, column a/d conversion method, solid imaging device, and camera system |
JP2013192059A (en) | 2012-03-14 | 2013-09-26 | Sony Corp | Solid-state imaging apparatus, driving method and electronic apparatus |
KR101934260B1 (en) | 2012-03-19 | 2019-01-03 | 삼성전자 주식회사 | A image sensor |
FR2989219B1 (en) * | 2012-04-04 | 2015-05-29 | Commissariat Energie Atomique | PROCESSING CIRCUIT OF PIXELS |
US8830361B2 (en) | 2012-04-12 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of reducing column fixed pattern noise |
JP5841894B2 (en) | 2012-04-25 | 2016-01-13 | ルネサスエレクトロニクス株式会社 | Solid-state imaging device |
JP5978771B2 (en) * | 2012-05-31 | 2016-08-24 | ソニー株式会社 | Signal processing apparatus and method, imaging device, and imaging apparatus |
EP2861768A4 (en) | 2012-06-15 | 2016-03-02 | Genia Technologies Inc | Chip set-up and high-accuracy nucleic acid sequencing |
JP6049332B2 (en) * | 2012-07-11 | 2016-12-21 | キヤノン株式会社 | Photoelectric conversion device and imaging system |
US9036065B1 (en) * | 2012-08-16 | 2015-05-19 | Rambus Inc. | Shared-counter image sensor |
JP6053398B2 (en) * | 2012-09-03 | 2016-12-27 | キヤノン株式会社 | Imaging device driving method, imaging system driving method, imaging device, and imaging system |
US9605309B2 (en) | 2012-11-09 | 2017-03-28 | Genia Technologies, Inc. | Nucleic acid sequencing using tags |
JP2014121060A (en) | 2012-12-19 | 2014-06-30 | Sony Corp | Analog-digital converter, solid state imaging device and electronic apparatus |
GB201300999D0 (en) * | 2013-01-21 | 2013-03-06 | Cmosis Nv | Analog-to-digital conversation in pixel arrays |
US9759711B2 (en) | 2013-02-05 | 2017-09-12 | Genia Technologies, Inc. | Nanopore arrays |
JP6346479B2 (en) * | 2013-05-16 | 2018-06-20 | キヤノン株式会社 | IMAGING DEVICE, IMAGING DEVICE CONTROL METHOD, AND PROGRAM |
US9551697B2 (en) | 2013-10-17 | 2017-01-24 | Genia Technologies, Inc. | Non-faradaic, capacitively coupled measurement in a nanopore cell array |
CN105723222B (en) | 2013-10-23 | 2019-01-22 | 吉尼亚科技公司 | It is sensed using the high-velocity molecular of nano-pore |
US9322062B2 (en) | 2013-10-23 | 2016-04-26 | Genia Technologies, Inc. | Process for biosensor well formation |
KR102210539B1 (en) | 2013-12-26 | 2021-02-01 | 삼성전자주식회사 | correlated double sampling circuit, analog-to digital converter and image sensor including the same |
EP3117757B1 (en) * | 2014-03-12 | 2020-02-19 | FUJIFILM Corporation | Endoscope system |
JP2015216625A (en) | 2014-04-22 | 2015-12-03 | キヤノン株式会社 | Imaging element and imaging apparatus |
KR20150127923A (en) | 2014-05-07 | 2015-11-18 | 에스케이하이닉스 주식회사 | Image sensing device |
JP6612056B2 (en) * | 2014-05-16 | 2019-11-27 | 株式会社半導体エネルギー研究所 | Imaging device and monitoring device |
US10250824B2 (en) | 2014-06-12 | 2019-04-02 | The University Of North Carolina At Chapel Hill | Camera sensor with event token based image capture and reconstruction |
KR102261595B1 (en) | 2014-09-19 | 2021-06-04 | 삼성전자주식회사 | An image sensor, and an image processing system including the same |
JP5914612B2 (en) * | 2014-10-08 | 2016-05-11 | キヤノン株式会社 | Solid-state imaging device and camera |
KR102210513B1 (en) * | 2014-12-11 | 2021-02-02 | 삼성전자주식회사 | Image sensor for performing coupling-free readout, and device having the same |
US9531979B2 (en) * | 2014-12-30 | 2016-12-27 | Stmicroelectronics (Grenoble 2) Sas | IC image sensor device with twisted pixel lines and related methods |
JP6502968B2 (en) * | 2015-01-13 | 2019-04-17 | オリンパス株式会社 | Imaging device and imaging system |
US10306168B2 (en) | 2015-05-04 | 2019-05-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, imaging system, and electronic device |
RU2679011C1 (en) | 2015-09-16 | 2019-02-05 | Кэнон Кабусики Кайся | Image sensor and image capture device |
CN112040118B (en) | 2015-09-16 | 2022-06-07 | 佳能株式会社 | camera equipment |
CN107135359B (en) * | 2016-02-26 | 2020-04-14 | 上海箩箕技术有限公司 | Image acquisition method of TFT flat-panel image sensor |
US9955096B2 (en) * | 2016-03-22 | 2018-04-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for high-speed down-sampled CMOS image sensor readout |
KR102527110B1 (en) * | 2016-05-23 | 2023-05-03 | 에스케이하이닉스 주식회사 | Analog-digital converting apparatus and operating method |
JP6701001B2 (en) | 2016-06-22 | 2020-05-27 | キヤノン株式会社 | Imaging device, control method thereof, program, and storage medium |
US9711231B1 (en) * | 2016-06-24 | 2017-07-18 | Sandisk Technologies Llc | System solution for first read issue using time dependent read voltages |
JP6792361B2 (en) | 2016-07-20 | 2020-11-25 | キヤノン株式会社 | Imaging device and its control method |
EP3512193B1 (en) * | 2016-09-08 | 2024-05-29 | Sony Group Corporation | Imaging element and driving method, and electronic apparatus |
JP6530736B2 (en) | 2016-10-18 | 2019-06-12 | キヤノン株式会社 | Image pickup apparatus and control method thereof |
US9952944B1 (en) | 2016-10-25 | 2018-04-24 | Sandisk Technologies Llc | First read solution for memory |
US10262743B2 (en) | 2016-10-25 | 2019-04-16 | Sandisk Technologies Llc | Command sequence for first read solution for memory |
JP6903417B2 (en) | 2016-11-07 | 2021-07-14 | ソニーセミコンダクタソリューションズ株式会社 | Solid-state image sensor and control method, and electronic equipment |
CN109906388B (en) * | 2016-11-15 | 2023-03-03 | 深圳帧观德芯科技有限公司 | Image sensor with a plurality of pixels |
KR102617441B1 (en) * | 2016-12-29 | 2023-12-27 | 에스케이하이닉스 주식회사 | Analog-digital converting apparatus and operating method |
CN107174268A (en) * | 2017-04-24 | 2017-09-19 | 沈阳东软医疗系统有限公司 | A kind of collecting method and device |
US10090030B1 (en) | 2017-04-28 | 2018-10-02 | Hewlett Packard Enterprise Development Lp | Signal conversion using an analog-to-digital converter and reference voltage comparison |
JP6528819B2 (en) * | 2017-09-01 | 2019-06-12 | 株式会社リコー | PHOTOELECTRIC CONVERSION ELEMENT, IMAGE READING APPARATUS, IMAGE FORMING APPARATUS, AND IMAGE READING METHOD |
CN109561264B (en) | 2017-09-26 | 2020-12-22 | 普里露尼库斯股份有限公司 | Solid-state imaging device, driving method of solid-state imaging device, and electronic device |
JP7072362B2 (en) | 2017-09-26 | 2022-05-20 | ブリルニクス シンガポール プライベート リミテッド | Solid-state image sensor, solid-state image sensor driving method, and electronic equipment |
WO2019078483A1 (en) * | 2017-10-19 | 2019-04-25 | 광주과학기술원 | Compressive sensing image sensor which can improve frame rate, and operating method therefor |
JP7100439B2 (en) | 2017-10-20 | 2022-07-13 | ブリルニクス シンガポール プライベート リミテッド | Solid-state image sensor, solid-state image sensor driving method, and electronic equipment |
JP6987603B2 (en) | 2017-10-26 | 2022-01-05 | ブリルニクス シンガポール プライベート リミテッド | Solid-state image sensor, solid-state image sensor driving method, and electronic equipment |
US10347315B2 (en) | 2017-10-31 | 2019-07-09 | Sandisk Technologies Llc | Group read refresh |
JP7018293B2 (en) | 2017-11-06 | 2022-02-10 | ブリルニクス シンガポール プライベート リミテッド | Solid-state image sensor, solid-state image sensor driving method, and electronic equipment |
JP7018294B2 (en) | 2017-11-10 | 2022-02-10 | ブリルニクス シンガポール プライベート リミテッド | Solid-state image sensor, solid-state image sensor driving method, and electronic equipment |
US10692179B2 (en) * | 2017-11-17 | 2020-06-23 | Semiconductor Components Industries, Llc | Methods and apparatus for signal distribution in an image sensor |
KR102474449B1 (en) * | 2018-03-07 | 2022-12-06 | 삼성전자주식회사 | Image sensor and electronic system including the same |
JP6693537B2 (en) * | 2018-04-20 | 2020-05-13 | ソニー株式会社 | Imaging device and imaging device |
KR102538220B1 (en) * | 2018-10-02 | 2023-06-01 | 삼성전자주식회사 | Image sensing system and operating method of the same |
JP2020088481A (en) * | 2018-11-19 | 2020-06-04 | ソニーセミコンダクタソリューションズ株式会社 | Solid-state imaging device and imaging device |
US11360704B2 (en) | 2018-12-21 | 2022-06-14 | Micron Technology, Inc. | Multiplexed signal development in a memory device |
JP7341659B2 (en) | 2018-12-25 | 2023-09-11 | ブリルニクス シンガポール プライベート リミテッド | Solid-state imaging device, driving method for solid-state imaging device, and electronic equipment |
JP7319780B2 (en) | 2019-01-11 | 2023-08-02 | ブリルニクス シンガポール プライベート リミテッド | Solid-state imaging device, driving method for solid-state imaging device, and electronic device |
JP7338974B2 (en) | 2019-01-11 | 2023-09-05 | ブリルニクス シンガポール プライベート リミテッド | Solid-state imaging device, driving method for solid-state imaging device, and electronic device |
JP7460345B2 (en) | 2019-09-30 | 2024-04-02 | ブリルニクス シンガポール プライベート リミテッド | Solid-state imaging device, driving method for solid-state imaging device, and electronic device |
US11297270B2 (en) | 2019-12-26 | 2022-04-05 | Sony Corporation | Readout circuit and method for time-of-flight image sensor |
CN115104300A (en) | 2020-03-24 | 2022-09-23 | 索尼半导体解决方案公司 | camera |
JP2022071317A (en) | 2020-10-28 | 2022-05-16 | ブリルニクス シンガポール プライベート リミテッド | Solid-state imaging device, method for driving solid-state imaging device, and electronic apparatus |
US11777515B2 (en) * | 2021-04-27 | 2023-10-03 | Novatek Microelectronics Corp. | Column analog-to-digital converter and local counting method thereof |
EP4358505A4 (en) * | 2021-07-13 | 2025-02-26 | Hamamatsu Photonics Kk | X-RAY IMAGE ACQUISITION DEVICE AND X-RAY IMAGE ACQUISITION SYSTEM |
KR20230094416A (en) | 2021-12-21 | 2023-06-28 | 삼성전자주식회사 | Image sensing device, method for image sensing and electronic device |
CN115297285B (en) * | 2022-10-09 | 2023-01-06 | 天津希格玛微电子技术有限公司 | Method, device, computer and storage medium for reading image data |
CN117714907B (en) * | 2024-02-06 | 2024-04-19 | 安徽大学 | FIR filter and ADC module used in CMOS image sensor |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4996413A (en) * | 1990-02-27 | 1991-02-26 | General Electric Company | Apparatus and method for reading data from an image detector |
US5877715A (en) * | 1997-06-12 | 1999-03-02 | International Business Machines Corporation | Correlated double sampling with up/down counter |
US7408443B2 (en) * | 2003-01-13 | 2008-08-05 | Samsung Electronics Co., Ltd. | Circuit and method for reducing fixed pattern noise |
Family Cites Families (110)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0799868B2 (en) * | 1984-12-26 | 1995-10-25 | 日本放送協会 | Solid-state imaging device |
JPS63206867A (en) * | 1987-02-23 | 1988-08-26 | Akai Electric Co Ltd | Digital signal processor |
JPH01191520A (en) * | 1988-01-27 | 1989-08-01 | Sony Corp | A/d conversion circuit |
US5014056A (en) * | 1988-05-11 | 1991-05-07 | Analog Devices Kk | A/D converter with a main range up/down counter and a subrange A/D converter |
JPH04258787A (en) * | 1991-02-13 | 1992-09-14 | Fujitsu Ltd | Counting method and timer using this method |
EP0762747B1 (en) * | 1995-09-08 | 2005-03-16 | Canon Kabushiki Kaisha | Image sensing apparatus using a non-interlace or progressive scanning type image sensing device |
GB9619088D0 (en) * | 1996-09-12 | 1996-10-23 | Vlsi Vision Ltd | Ofset cancellation in array image sensors |
US6344877B1 (en) * | 1997-06-12 | 2002-02-05 | International Business Machines Corporation | Image sensor with dummy pixel or dummy pixel array |
US6115066A (en) * | 1997-06-12 | 2000-09-05 | International Business Machines Corporation | Image sensor with direct digital correlated sampling |
US5920274A (en) * | 1997-08-05 | 1999-07-06 | International Business Machines Corporation | Image sensor employing non-uniform A/D conversion |
EP0940031B1 (en) * | 1997-09-22 | 2010-04-07 | Cypress Semiconductor Corporation (Belgium) BVBA | Devices and methods for improving the image quality in an image sensor |
JP3548410B2 (en) * | 1997-12-25 | 2004-07-28 | キヤノン株式会社 | Solid-state imaging device and signal reading method of solid-state imaging device |
US6330030B1 (en) * | 1998-01-05 | 2001-12-11 | Intel Corporation | Digital image sensor with low device count per pixel analog-to-digital conversion |
US6512546B1 (en) * | 1998-07-17 | 2003-01-28 | Analog Devices, Inc. | Image sensor using multiple array readout lines |
US6587145B1 (en) * | 1998-08-20 | 2003-07-01 | Syscan Technology (Shenzhen) Co., Ltd. | Image sensors generating digital signals from light integration processes |
KR100284309B1 (en) * | 1998-12-30 | 2001-03-02 | 김영환 | Reset voltage regulator to automatically adjust the reset voltage at the image sensor |
US6624850B1 (en) * | 1998-12-30 | 2003-09-23 | Eastman Kodak Company | Photogate active pixel sensor with high fill factor and correlated double sampling |
US6661457B1 (en) * | 1999-03-22 | 2003-12-09 | Biomorphic Vlsi, Inc. | Pixel read-out architecture |
US6992714B1 (en) * | 1999-05-31 | 2006-01-31 | Canon Kabushiki Kaisha | Image pickup apparatus having plural pixels arranged two-dimensionally, and selective addition of different pixel color signals to control spatial color arrangement |
KR100306876B1 (en) * | 1999-10-30 | 2001-11-02 | 박종섭 | High speed image sensor having feedback circuit |
US6498576B1 (en) * | 2000-05-09 | 2002-12-24 | Pixim, Inc. | Selective analog-to-digital conversion for a digital pixel sensor |
GB0020280D0 (en) * | 2000-08-18 | 2000-10-04 | Vlsi Vision Ltd | Modification of column fixed pattern column noise in solid image sensors |
US7154548B2 (en) * | 2001-01-29 | 2006-12-26 | Valley Oak Semiconductor | Multiplexed and pipelined column buffer for use with an array of photo sensors |
US7903159B2 (en) * | 2001-03-26 | 2011-03-08 | Panavision Imaging Llc | Image sensor ADC and CDS per column |
US6965407B2 (en) * | 2001-03-26 | 2005-11-15 | Silicon Video, Inc. | Image sensor ADC and CDS per column |
US8169517B2 (en) * | 2001-03-26 | 2012-05-01 | Panavision Imaging Llc | Image sensor ADC and CDS per column with oversampling |
CN1252987C (en) * | 2001-08-17 | 2006-04-19 | 微米技术有限公司 | Doubling of speed in CMOS sensor with column-parallel adcs |
US6667769B2 (en) * | 2001-12-10 | 2003-12-23 | Motorola, Inc. | Time integrating pixel sensor |
US6590610B2 (en) * | 2001-12-10 | 2003-07-08 | Motorola, Inc. | Digital double sampling in time integrating pixel sensors |
KR100477158B1 (en) * | 2001-12-18 | 2005-03-17 | 매그나칩 반도체 유한회사 | Cmos image sensor with digital-analog converter |
US6838651B1 (en) * | 2002-03-28 | 2005-01-04 | Ess Technology, Inc. | High sensitivity snap shot CMOS image sensor |
KR100833177B1 (en) * | 2002-05-14 | 2008-05-28 | 삼성전자주식회사 | Signal conversion circuit and method for automatically adjusting offset |
US6903670B1 (en) * | 2002-10-04 | 2005-06-07 | Smal Camera Technologies | Circuit and method for cancellation of column pattern noise in CMOS imagers |
US7859581B2 (en) * | 2003-07-15 | 2010-12-28 | Eastman Kodak Company | Image sensor with charge binning and dual channel readout |
JP4107269B2 (en) * | 2004-02-23 | 2008-06-25 | ソニー株式会社 | Solid-state imaging device |
US7129883B2 (en) * | 2004-02-23 | 2006-10-31 | Sony Corporation | Method and apparatus for AD conversion, semiconductor device for detecting distribution of physical quantity, and electronic apparatus |
JP4655500B2 (en) * | 2004-04-12 | 2011-03-23 | ソニー株式会社 | AD converter, semiconductor device for detecting physical quantity distribution, and electronic apparatus |
JP4289206B2 (en) * | 2004-04-26 | 2009-07-01 | ソニー株式会社 | Counter circuit |
JP4449565B2 (en) * | 2004-05-12 | 2010-04-14 | ソニー株式会社 | Semiconductor device for physical quantity distribution detection |
JP4380439B2 (en) * | 2004-07-16 | 2009-12-09 | ソニー株式会社 | Data processing method, data processing apparatus, semiconductor device for detecting physical quantity distribution, and electronic apparatus |
JP4193768B2 (en) * | 2004-07-16 | 2008-12-10 | ソニー株式会社 | Data processing method, physical quantity distribution detection semiconductor device and electronic apparatus |
JP4289244B2 (en) * | 2004-07-16 | 2009-07-01 | ソニー株式会社 | Image processing method, semiconductor device for detecting physical quantity distribution, and electronic apparatus |
JP4157083B2 (en) * | 2004-09-09 | 2008-09-24 | マイクロン テクノロジー,インコーポレイテッド | Image sensor with on-chip half-parallel pipelined analog-to-digital converter |
EP2065714B1 (en) * | 2004-11-08 | 2012-01-04 | Sony Corporation | Comparing method and device for analog-to-digital conversion method, analog-to-digital converter, semiconductor device for detecting distribution of physical quantity |
KR100660862B1 (en) * | 2005-02-23 | 2006-12-26 | 삼성전자주식회사 | A color image pickup device for adding and outputting pixel data of the same color and a pixel data reading method thereof |
JP5005179B2 (en) * | 2005-03-23 | 2012-08-22 | ソニー株式会社 | Solid-state imaging device |
TWI429066B (en) * | 2005-06-02 | 2014-03-01 | Sony Corp | Semiconductor image sensor module and manufacturing method thereof |
JP4442515B2 (en) * | 2005-06-02 | 2010-03-31 | ソニー株式会社 | Solid-state imaging device, analog-digital conversion method in solid-state imaging device, and imaging device |
JP4524652B2 (en) * | 2005-07-06 | 2010-08-18 | ソニー株式会社 | AD converter and semiconductor device |
CN101199199B (en) * | 2005-07-15 | 2010-09-29 | 松下电器产业株式会社 | Camera data processing device, camera data processing method, and camera element |
JP4682750B2 (en) * | 2005-08-22 | 2011-05-11 | ソニー株式会社 | DA converter |
KR100744117B1 (en) * | 2005-08-24 | 2007-08-01 | 삼성전자주식회사 | Image sensor and manufacturing method with lossless nonlinear analog gain controller |
JP4654857B2 (en) * | 2005-09-26 | 2011-03-23 | ソニー株式会社 | DA converter, AD converter, semiconductor device |
US8179296B2 (en) * | 2005-09-30 | 2012-05-15 | The Massachusetts Institute Of Technology | Digital readout method and apparatus |
JP4396655B2 (en) * | 2006-03-06 | 2010-01-13 | ソニー株式会社 | Solid-state imaging device |
JP4959207B2 (en) * | 2006-03-06 | 2012-06-20 | ソニー株式会社 | Solid-state imaging device |
US7342212B2 (en) * | 2006-03-31 | 2008-03-11 | Micron Technology, Inc. | Analog vertical sub-sampling in an active pixel sensor (APS) image sensor |
JP4615472B2 (en) * | 2006-04-03 | 2011-01-19 | ソニー株式会社 | Physical quantity distribution detection device and imaging device |
JP4744343B2 (en) * | 2006-04-10 | 2011-08-10 | ソニー株式会社 | Solid-state imaging device and driving method of solid-state imaging device |
WO2007146158A1 (en) * | 2006-06-07 | 2007-12-21 | The Trustees Of Columbia University In The City Of New York | Dna sequencing by nanopore using modified nucleotides |
US20100226495A1 (en) * | 2007-10-29 | 2010-09-09 | Michael Kelly | Digital readout method and apparatus |
JP5067011B2 (en) * | 2007-05-18 | 2012-11-07 | ソニー株式会社 | Solid-state imaging device, imaging device, electronic equipment |
US7538702B2 (en) * | 2007-06-15 | 2009-05-26 | Micron Technology, Inc. | Quantizing circuits with variable parameters |
US7884871B2 (en) * | 2007-06-15 | 2011-02-08 | Aptina Imaging Corporation | Images with high speed digital frame transfer and frame processing |
US7889257B2 (en) * | 2007-07-18 | 2011-02-15 | Mesa Imaging Ag | On-chip time-based digital conversion of pixel outputs |
JP4929090B2 (en) * | 2007-07-26 | 2012-05-09 | パナソニック株式会社 | Solid-state imaging device and driving method thereof |
US7746400B2 (en) * | 2007-07-31 | 2010-06-29 | Aptina Imaging Corporation | Method, apparatus, and system providing multi-column shared readout for imagers |
JP5187550B2 (en) * | 2007-08-21 | 2013-04-24 | ソニー株式会社 | Imaging device |
US7920190B2 (en) * | 2007-10-11 | 2011-04-05 | Aptina Imaging Corporation | Method and apparatus providing column parallel architecture for imagers |
JP2009124514A (en) * | 2007-11-15 | 2009-06-04 | Sony Corp | Solid-state imaging device and camera system |
JP4403435B2 (en) * | 2007-11-16 | 2010-01-27 | ソニー株式会社 | Solid-state imaging device, drive control method, and imaging device |
KR101448918B1 (en) * | 2007-12-18 | 2014-10-15 | 삼성전자주식회사 | CMOS image sensor capable of high-speed output of pixel data |
US8144226B2 (en) * | 2008-01-04 | 2012-03-27 | AltaSens, Inc | Two-by-two pixel structure in an imaging system-on-chip |
JP4442695B2 (en) * | 2008-02-29 | 2010-03-31 | ソニー株式会社 | Solid-state imaging device and camera device |
JP5059669B2 (en) * | 2008-03-26 | 2012-10-24 | オリンパス株式会社 | Solid-state imaging device |
JP4500862B2 (en) * | 2008-04-11 | 2010-07-14 | キヤノン株式会社 | Driving method of solid-state imaging device |
US8023022B2 (en) * | 2008-05-13 | 2011-09-20 | Olympus Corporation | Solid-state imaging apparatus |
JP5279352B2 (en) * | 2008-06-06 | 2013-09-04 | キヤノン株式会社 | Solid-state imaging device |
US8253809B2 (en) * | 2008-08-27 | 2012-08-28 | Sony Corporation | Analog-digital converter, analog-digital conversion method, image pickup device, method of driving the same, and camera |
JP5165520B2 (en) * | 2008-10-01 | 2013-03-21 | ソニー株式会社 | Solid-state imaging device, imaging device, and AD conversion method for solid-state imaging device |
JP5251592B2 (en) * | 2009-02-25 | 2013-07-31 | ソニー株式会社 | Solid-state imaging device, imaging device, semiconductor device |
JP5272860B2 (en) * | 2009-04-08 | 2013-08-28 | ソニー株式会社 | Solid-state imaging device and camera system |
JP5233828B2 (en) * | 2009-05-11 | 2013-07-10 | ソニー株式会社 | Solid-state imaging device, driving method of solid-state imaging device, and electronic apparatus |
KR101597785B1 (en) * | 2009-07-14 | 2016-02-25 | 삼성전자주식회사 | Image sensor and image processing method |
JP5218309B2 (en) * | 2009-07-14 | 2013-06-26 | ソニー株式会社 | Solid-state imaging device, control method therefor, and camera system |
JP5251778B2 (en) * | 2009-08-03 | 2013-07-31 | ソニー株式会社 | Solid-state imaging device, analog-digital conversion method of solid-state imaging device, and electronic apparatus |
JP5434502B2 (en) * | 2009-11-13 | 2014-03-05 | ソニー株式会社 | Solid-state imaging device, driving method thereof, and camera system |
US8324914B2 (en) * | 2010-02-08 | 2012-12-04 | Genia Technologies, Inc. | Systems and methods for characterizing a molecule |
JP5493980B2 (en) * | 2010-02-19 | 2014-05-14 | ソニー株式会社 | Solid-state imaging device and camera system |
JP5526928B2 (en) * | 2010-03-30 | 2014-06-18 | ソニー株式会社 | Solid-state imaging device and imaging device |
US8716643B2 (en) * | 2010-09-06 | 2014-05-06 | King Abdulaziz City Science And Technology | Single photon counting image sensor and method |
JP5664141B2 (en) * | 2010-11-08 | 2015-02-04 | ソニー株式会社 | Solid-state imaging device and camera system |
DE102010051440A1 (en) * | 2010-11-15 | 2012-05-16 | Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg | image sensor |
KR101758090B1 (en) * | 2010-12-06 | 2017-07-17 | 삼성전자주식회사 | Image sensor and camera system including image sensor |
JP2012124729A (en) * | 2010-12-09 | 2012-06-28 | Sony Corp | Image pickup device and imaging apparatus |
US8962242B2 (en) * | 2011-01-24 | 2015-02-24 | Genia Technologies, Inc. | System for detecting electrical properties of a molecular complex |
US9110478B2 (en) * | 2011-01-27 | 2015-08-18 | Genia Technologies, Inc. | Temperature regulation of measurement arrays |
US9052497B2 (en) * | 2011-03-10 | 2015-06-09 | King Abdulaziz City For Science And Technology | Computing imaging data using intensity correlation interferometry |
US9099214B2 (en) * | 2011-04-19 | 2015-08-04 | King Abdulaziz City For Science And Technology | Controlling microparticles through a light field having controllable intensity and periodicity of maxima thereof |
WO2013006188A1 (en) * | 2011-07-01 | 2013-01-10 | Schultz Kenneth I | Methods and apparatus for in-pixel filtering in focal plane arrays |
JP5935274B2 (en) * | 2011-09-22 | 2016-06-15 | ソニー株式会社 | Solid-state imaging device, control method for solid-state imaging device, and control program for solid-state imaging device |
JP6037289B2 (en) * | 2011-12-09 | 2016-12-07 | パナソニックIpマネジメント株式会社 | Solid-state imaging device and imaging device including the same |
US8986629B2 (en) * | 2012-02-27 | 2015-03-24 | Genia Technologies, Inc. | Sensor circuit for controlling, detecting, and measuring a molecular complex |
JP6151530B2 (en) * | 2012-02-29 | 2017-06-21 | 株式会社半導体エネルギー研究所 | Image sensor, camera, and surveillance system |
KR101934260B1 (en) * | 2012-03-19 | 2019-01-03 | 삼성전자 주식회사 | A image sensor |
US8830361B2 (en) * | 2012-04-12 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of reducing column fixed pattern noise |
JP5841894B2 (en) * | 2012-04-25 | 2016-01-13 | ルネサスエレクトロニクス株式会社 | Solid-state imaging device |
JP6053398B2 (en) * | 2012-09-03 | 2016-12-27 | キヤノン株式会社 | Imaging device driving method, imaging system driving method, imaging device, and imaging system |
GB201300999D0 (en) * | 2013-01-21 | 2013-03-06 | Cmosis Nv | Analog-to-digital conversation in pixel arrays |
US9322062B2 (en) * | 2013-10-23 | 2016-04-26 | Genia Technologies, Inc. | Process for biosensor well formation |
-
2004
- 2004-07-15 JP JP2004208038A patent/JP4107269B2/en not_active Expired - Lifetime
-
2005
- 2005-02-16 US US11/058,851 patent/US7623173B2/en not_active Expired - Fee Related
- 2005-02-21 EP EP05003683A patent/EP1566959B1/en not_active Expired - Lifetime
- 2005-02-22 KR KR1020050014555A patent/KR101141449B1/en not_active Expired - Lifetime
- 2005-02-23 TW TW094105484A patent/TWI260162B/en active
-
2009
- 2009-04-06 US US12/419,077 patent/US7710479B2/en not_active Expired - Fee Related
-
2010
- 2010-05-03 US US12/772,573 patent/US7961238B2/en not_active Expired - Fee Related
-
2011
- 2011-04-26 US US13/094,420 patent/US8553122B2/en not_active Expired - Fee Related
-
2013
- 2013-09-10 US US14/023,239 patent/US8786746B2/en not_active Expired - Fee Related
-
2014
- 2014-06-03 US US14/294,942 patent/US9313435B2/en not_active Expired - Lifetime
-
2015
- 2015-12-02 US US14/957,407 patent/US9392200B2/en not_active Expired - Lifetime
-
2016
- 2016-06-13 US US15/180,300 patent/US9769411B2/en not_active Expired - Lifetime
-
2017
- 2017-07-07 US US15/644,539 patent/US9942505B2/en not_active Expired - Lifetime
-
2018
- 2018-02-09 US US15/893,425 patent/US10057531B2/en not_active Expired - Lifetime
- 2018-07-10 US US16/031,390 patent/US10764525B2/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4996413A (en) * | 1990-02-27 | 1991-02-26 | General Electric Company | Apparatus and method for reading data from an image detector |
US5877715A (en) * | 1997-06-12 | 1999-03-02 | International Business Machines Corporation | Correlated double sampling with up/down counter |
US7408443B2 (en) * | 2003-01-13 | 2008-08-05 | Samsung Electronics Co., Ltd. | Circuit and method for reducing fixed pattern noise |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4358535A4 (en) * | 2021-07-13 | 2025-03-19 | Hamamatsu Photonics Kk | IMAGE CAPTURE DEVICE |
Also Published As
Publication number | Publication date |
---|---|
EP1566959B1 (en) | 2012-11-14 |
US9392200B2 (en) | 2016-07-12 |
US20140285697A1 (en) | 2014-09-25 |
TW200541328A (en) | 2005-12-16 |
US20100245649A1 (en) | 2010-09-30 |
EP1566959A2 (en) | 2005-08-24 |
US20160088252A1 (en) | 2016-03-24 |
US20110199526A1 (en) | 2011-08-18 |
US20180184032A1 (en) | 2018-06-28 |
US9313435B2 (en) | 2016-04-12 |
US10764525B2 (en) | 2020-09-01 |
US20140016011A1 (en) | 2014-01-16 |
US8553122B2 (en) | 2013-10-08 |
US9769411B2 (en) | 2017-09-19 |
US8786746B2 (en) | 2014-07-22 |
US7623173B2 (en) | 2009-11-24 |
US9942505B2 (en) | 2018-04-10 |
US20050195304A1 (en) | 2005-09-08 |
US20160295145A1 (en) | 2016-10-06 |
US7710479B2 (en) | 2010-05-04 |
EP1566959A3 (en) | 2007-11-21 |
US7961238B2 (en) | 2011-06-14 |
TWI260162B (en) | 2006-08-11 |
KR101141449B1 (en) | 2012-05-04 |
US20090190021A1 (en) | 2009-07-30 |
JP2005278135A (en) | 2005-10-06 |
JP4107269B2 (en) | 2008-06-25 |
US10057531B2 (en) | 2018-08-21 |
KR20060043071A (en) | 2006-05-15 |
US20180324376A1 (en) | 2018-11-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10764525B2 (en) | Solid-state image pickup device and method for driving the same in solid-state imaging pickup device and method for driving the same in a number of modes | |
JP4453761B2 (en) | Solid-state imaging device and driving method of solid-state imaging device | |
EP2071831B1 (en) | Solid state imaging device, solid state imaging device drive method, and imaging device | |
US8269872B2 (en) | Analog-to-digital converter, analog-to-digital converting method, solid-state image pickup device, and camera system | |
US8130295B2 (en) | Analog-to-digital converter, solid-state image pickup device, and camera system | |
US20180324381A1 (en) | Solid-state imaging device and camera system | |
US7230558B2 (en) | Column analog-to-digital conversion apparatus and method supporting a high frame rate in a sub-sampling mode | |
US8659693B2 (en) | Solid-state image pickup element and camera system | |
JP2004015208A (en) | Solid-state imaging device and signal processing method thereof | |
CN101755450B (en) | Solid-state image sensor and camera system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: SONY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NITTA, YOSHIKAZU;FUKUSHIMA, NORIYUKI;MURAMATSU, YOSHINORI;AND OTHERS;SIGNING DATES FROM 20131017 TO 20131024;REEL/FRAME:052710/0496 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |