US20170179254A1 - Channel replacement and bimodal doping scheme for bulk finfet threshold voltage modulation with reduced performance penalty - Google Patents
Channel replacement and bimodal doping scheme for bulk finfet threshold voltage modulation with reduced performance penalty Download PDFInfo
- Publication number
- US20170179254A1 US20170179254A1 US15/180,499 US201615180499A US2017179254A1 US 20170179254 A1 US20170179254 A1 US 20170179254A1 US 201615180499 A US201615180499 A US 201615180499A US 2017179254 A1 US2017179254 A1 US 2017179254A1
- Authority
- US
- United States
- Prior art keywords
- finfet structure
- channel
- fin
- punch
- stopper
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000002902 bimodal effect Effects 0.000 title description 4
- 239000007943 implant Substances 0.000 claims abstract description 34
- 239000000758 substrate Substances 0.000 claims abstract description 29
- 239000002019 doping agent Substances 0.000 claims abstract description 26
- 239000000463 material Substances 0.000 claims abstract description 11
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 7
- 238000000034 method Methods 0.000 abstract description 14
- 238000000059 patterning Methods 0.000 abstract description 6
- 238000002513 implantation Methods 0.000 abstract description 4
- 238000000407 epitaxy Methods 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 230000000694 effects Effects 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 238000000137 annealing Methods 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 238000006731 degradation reaction Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000004615 ingredient Substances 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000000306 component Substances 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000013208 measuring procedure Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H01L29/66537—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0217—Manufacture or treatment of FETs having insulated gates [IGFET] forming self-aligned punch-through stoppers or threshold implants under gate regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/225—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
- H01L21/2251—Diffusion into or out of group IV semiconductors
- H01L21/2252—Diffusion into or out of group IV semiconductors using predeposition of impurities into the semiconductor surface, e.g. from a gaseous phase
- H01L21/2253—Diffusion into or out of group IV semiconductors using predeposition of impurities into the semiconductor surface, e.g. from a gaseous phase by ion implantation
-
- H01L27/0924—
-
- H01L29/0638—
-
- H01L29/1054—
-
- H01L29/1608—
-
- H01L29/161—
-
- H01L29/165—
-
- H01L29/20—
-
- H01L29/205—
-
- H01L29/7851—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/112—Constructional design considerations for preventing surface leakage or controlling electric field concentration for preventing surface leakage due to surface inversion layers, e.g. by using channel stoppers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/60—Impurity distributions or concentrations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/824—Heterojunctions comprising only Group III-V materials heterojunctions, e.g. GaN/AlGaN heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0193—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/371—Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
Definitions
- the present disclosure relates to the field of semiconductor fabrication, and more specifically, to threshold voltage tuning for fin field effect transistors (finFET) on a substrate while reducing performance penalties due to the tuning.
- finFET fin field effect transistors
- Integrated circuits can include large numbers of devices on a single substrate. As the number of devices formed per IC substrate and the density of the devices on the substrate increases, the dimensions of the individual devices drops significantly. In particular, the dimensions of gate thickness and channel separation of source and drain elements of field effect transistor (FET) devices may be reduced such that there are only micrometer and nanometer separations of the source, drain, and gate in the substrate. Although devices are being steadily reduced in size, the performance characteristics of the devices must be maintained or improved. In addition to performance characteristics, performance reliability, and durability of devices, manufacturing reliability and cost are also critical.
- FET field effect transistor
- a finFET is a type of field effect transistor structure that exhibits reduced short channel effects.
- the channel is formed as a vertical silicon fin structure on top of a substrate, with the gate also being located in the fin structure on top of the channel.
- a finFET may be formed on an undoped or low-doped substrate. FinFETs can have superior carrier mobility, due to lowered effective field (Eeff) and reduced carrier scattering.
- a finFET structure may also alleviate random dopant fluctuation (RDF) at relatively small devices dimensions as compared to a standard FET.
- finFETs having different threshold voltages may need to be present in the IC.
- Vt threshold voltage
- the threshold voltage may be modulated by tuning the finFET gate stack work functions, but gate stack patterning to tune the work functions in gate-first finFET fabrication is challenging, and the choice of gate metals that results in different work functions that may be used in gate-last processing is relatively limited.
- carrier mobility, effective channel length and overlap capacitance can be adversely affected.
- a finFET structure includes a punch through stopper disposed between an active fin and a substrate; a channel region formed in the active fin to the punch through stopper; a channel implant disposed in a top portion of the channel; and a vertically bi-modal dopant distribution.
- a finFET structure includes a punch through stopper disposed between an active fin and a substrate; a channel region located in the active fin through to a portion of the punch through stopper; a channel implant disposed in a top portion of the channel; and a vertically bi-modal dopant distribution.
- FIG. 1 is a cross-sectional illustration of a structure before active fins are formed.
- FIG. 2A is a cross-section illustration of the structure of FIG. 1 with patterned removal of a NFET channel region.
- FIG. 2B is a cross-sectional illustration of the structure of FIG. 1 with patterned replacement of a NFET channel region.
- FIG. 3A is a cross-section illustration of the structure of FIG. 1 with patterned removal of a PFET channel region.
- FIG. 3B is a cross-sectional illustration of the structure of FIG. 1 with patterned replacement of a PFET channel region.
- FIG. 4A is a cross-sectional illustration of the structure of FIG. 1 after epitaxial growth.
- FIG. 4B is a cross-sectional illustration of the amount of doping, active fin height target, and depth into the substrate.
- FIG. 5A is a cross-sectional illustration of the structure of FIG. 1 with shallow p-type implants.
- FIG. 5B is a cross-sectional illustration of the structure of FIG. 1 with shallow n-type implants.
- FIG. 6A is a cross-sectional illustration of the structure of FIG. 1 after the shallow implants and post implant annealing.
- FIG. 6B is a representation of the doping gap present after shallow implantation and annealing.
- FIG. 7A is a cross-sectional illustration of fin patterning the structure of FIG. 1 .
- FIG. 7B is a cross-sectional illustration of the fin patterning the structure of FIG. 1 .
- FIG. 8 is a cross-sectional illustration of a fin reveal etch and hardmask removal.
- FIG. 9 is a graphical illustration of the effective drive current versus threshold voltage shift.
- FIG. 10 is a graphical illustration of the threshold voltage shift versus the implant dose.
- FIG. 11 is a graphical illustration of the threshold voltage shift versus the overlap capacitance.
- FIG. 12 is a graphical illustration of the doping profile in the fin for a 120 millivolt threshold voltage shift.
- FIG. 13 is a graphical illustration of the doping profile in the fin for a 70 millivolt threshold voltage shift.
- CMOS complementary metal oxide semiconductor
- the additional threshold voltages can be reached by a supplementary means, for example, doping of the fin.
- adjusting the threshold voltage of a finFET structure by doping can degrade mobility and overlap capacitance (Cov) and therefore effective drive current (left).
- the majority of fin doping exists towards a bottom of the fin. This means that the source/drain junction profile toward bottom of the fin is further away from the channel than toward the top of the fin.
- Cov at the fin bottom is lower than at the fin top.
- Cov at the fin bottom drops further while Cov at the fin top is largely unchanged. This further degrades current conduction toward the fin bottom, resulting in a significant degradation of Ieff.
- Doping can be accomplished with a punch through stopper implant, generally performed before the fin patterning etch.
- the punch through stopper has an implant peak toward the bottom of the active fin (e.g., the bottom portion of the fin where the gate electrode can electrostatically couple to), and an implant tail that extends upward and downward, away from the peak.
- the portion of the tail extending upward into the active fin dopes the fin and modulates the threshold voltage.
- Such a dopant distribution is non-uniform about its fin height.
- adding doping near the top of the fin can mean adding more doping toward the bottom of the fin (i.e., increasing the punch through stopper implant dose) and having it diffuse upwards, which results in the top of the fin never contributing much to threshold voltage modulation as compared to the bottom of the fin.
- the bottom of the fin since it is so heavily doped, can exhibit high junction leakage. Having high doping toward the bottom of the fin for meaningful threshold voltage shifts can result in a corresponding mobility penalty and overlap capacitance reduction in this region, thereby resulting in a corresponding mobility penalty relative to achieving the same threshold voltage by gate work function.
- Disclosed herein is a method of tuning threshold voltage by fin doping, but resulting in a lower effective drive current penalty and a lower overlap capacitance penalty simultaneously at the equivalent threshold voltage shift as other fin doping methods.
- a top portion of a substrate (e.g., a bulk substrate) can be removed after the punch through stopper is implanted.
- a removal depth of the top portion of the substrate can be equivalent to the punch through stopper peak doping.
- Epitaxial growth of undoped substrate material can then occur.
- the undoped substrate material can be the same as or different from the underlying substrate. This removes the tail of the punch through stopper that would otherwise extend up and into the active fin and degrade mobility, while retaining the punch through stopper profile beneath the active fin, which can suppress sub-fin leakage.
- a shallow intermediate implant can be performed, which can introduce dopants toward the top of the substrate, after which the fin pattering etch can be performed.
- the doping gap can assist in channel mobility, while the bimodal doping distribution can improve doping and overlap capacitance uniformity across the fin height. This can allow the top of the fin to contribute more to the threshold voltage modulation and can result in higher effective drive current at the same doping induced threshold voltage shift as compared to another punch through stopper implantation scheme without the doping gap.
- a method for pattering fins as described herein is disclosed.
- a substrate 200 as previously described herein can be implanted with a Nwell and a P field effect transistor (PFET) punch through stopper layer 206 (also referred to herein as a PFET sub-fin region) and a Pwell and a NFET punch through stopper layer 208 (also referred to herein as a NFET sub-fin region).
- the active fin height target 210 is also shown in FIG. 1 .
- a channel region can be patterned and removed as demonstrated in FIGS. 2A and 2B .
- Either the NFET or PFET channel region can be removed first.
- an NFET first scheme is shown.
- an NFET channel 216 can be etched down to the punch through stopper peak 212 with a hardmask 214 disposed over the PFET sub-fin region 206 .
- the NFET channel 216 can then be grown as shown in FIG. 2B with undoped epitaxy.
- the process is then repeated for a PFET channel 218 where a PFET channel 218 can be etched down to the punch stopper peak 220 in FIG. 3A .
- the PFET channel 218 can then be grown as shown in FIG. 3B with undoped epitaxy.
- the regrown channel 216 , 218 can each, independently, comprise a material that is the same as or different from the underlying substrate 200 .
- the regrown channels 216 , 218 can each comprise a multi-stack layer (e.g., graded SiGe, Si/SiGe/Si/SiGe heteroepitaxial stack, graded III-V, etc.) or otherwise a material that is different from the sub-fin regions 206 , 208 and/or the substrate 200 .
- a multi-stack layer e.g., graded SiGe, Si/SiGe/Si/SiGe heteroepitaxial stack, graded III-V, etc.
- FIG. 4A shows the structure after epitaxy growth where an NFET channel 216 and a PFET channel 218 are both present.
- both the NFET channel 216 and the PFET channel 218 are undoped due to etching away of the original channel material that had the punch through stopper tail extending into it (see FIG. 4B ) and replacement with an undoped epitaxial channel.
- the profile for the structure disclosed herein 222 has an abrupt punch through stopper tail with diffusion limited since most of the fin is undoped at that point.
- FIGS. 5A and 5B intermediate shallow implants are performed.
- n-implant 226 is implanted over the PFET channel 218 in FIG. 5B .
- These intermediate implants are designed to fill a top portion of the channel material, but not extend all the way to the punch through stopper, leaving an undoped or low-doped gap between the top implant profile and the bottom punch through stopper profile.
- These shallow intermediate implants can function to adjust the threshold voltage while minimizing drive current penalties.
- FIG. 6A shows the structure after implantation of the shallow implants and post-implant annealing.
- FIG. 6B shows the bimodal doping structure with doping gap 228 located between the shallow implant 230 and the abrupt punch through stopper tail 222 located at the bottom of the fin.
- FIGS. 7A and 7B show the structure after fin patterning where reactive ion etching 232 is performed to form fins in a portion of the PFET channel 218 , PFET sub-fin region 206 , NFET channel 216 , and NFET sub-fin region 208 .
- a fin reaction ion etching hard mask 234 can be disposed over a portion of each of these before reactive ion etching 232 is performed.
- a local trench oxide 236 can be used to fill before chemical mechanical planarization is conducted as shown in FIG. 7B .
- the hard mask can include silicon, nitride, or a combination comprising at least one of the foregoing.
- the fin reveal etch and hardmask removal are shown. Revealed active fins 240 are shown along with the fin depth 242 down to the punch through stopper peaks 212 , 220 .
- processing can be performed to form the gate stack, sidewall spacers, source/drain regions, contact regions, etc.
- FIG. 9 is a graphical illustration of the effective drive current versus threshold voltage shift, where effective drive current is measured in microamperes per micron of total channel width, referenced at an off-state leakage current of 10 nanoamperes per micron, and threshold voltage shift with doping measured in millivolts (mV).
- FIG. 10 is a graphical illustration of the threshold voltage shift versus the implant dose, where threshold voltage shift was measured in Volts (V) and implant dose measured in inverse square centimeters (1/cm 2 ).
- FIG. 11 is a graphical illustration of the threshold voltage shift versus the overlap capacitance, where threshold voltage shift is measured in mV and overlap capacitance measured in femtofarads per micron of total channel width.
- the early punch through stopper requires a high implant dose and cuts off bottom access to the channel, in addition to mobility degradation toward the fin bottom, resulting in a significant effective drive current degradation compared to the intermediate punch through stopper cases, for the same threshold voltage shift.
- Intermediate punch through stopper has the highest performance across the full range of threshold voltage shifts.
- FIG. 12 is a graphical illustration of the doping profile in the fin for a 120 millivolt threshold voltage shift, where doping concentration, measured in atoms per cubic centimeter (atoms/cm 3 ), is plotted against depth into the substrate measured in micrometers ( ⁇ m).
- the intermediate punch through stopper case has a higher doping at the fin top and a lower doping at the fin bottom than any of the other cases at the same threshold voltage shift. This results in the top of the fin contributing more to threshold voltage modulation than the other cases.
- a bi-modal dopant distribution in the intermediate punch through stopper implant case one dopant peak toward the fin top and another dopant peak toward the fin bottom).
- FIG. 13 is a graphical illustration of the doping profile in the fin for a 70 millivolt threshold voltage shift where doping concentration measured in atoms per cubic centimeter (atoms/cm 3 ) is plotted again depth into the substrate measured in micrometers ( ⁇ m).
- the intermediate punch through stopper case has a higher doping at the fin top and a lower doping at the fin bottom than any of the other cases at the same threshold voltage shift, resulting in the same trend as sown in FIG. 13 and the same type of bi-modal dopant distribution.
- shallow post epitaxy implant into the top portion of the channel can place the dopants where they are of greatest effect for threshold voltage modulation while minimizing mobility and overlap capacitance penalties toward the bottom of the fin.
- a lower implant dose can be used to achieve the same threshold voltage shift, which means less implant damage and less random dopant fluctuation.
- Channel replacement eliminates the punch through stopper tail, which would otherwise extend into the fin, from the bottom toward the top, and replaces this with undoped epitaxy, resulting in higher mobility.
- the punch through stopper profile of the method and system disclosed herein can extend up into the active channel and is abrupt, with little upward diffusion into the channel.
- a secondary dopant peak exists toward the top of the fin, resulting in a bimodal dopant distribution (i.e., one at the top and one at the bottom).
- the channel replacement disclosed herein can enable introduction of channel materials different from the substrate material.
- compositions comprising, “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion.
- a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
- the term “about” modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like.
- the term “about” means within 10% of the reported numerical value.
- the term “about” means within 56% of the reported numerical value.
- the term “about” means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present application is a divisional of U.S. patent application Ser. No. 14/974,537, filed on Dec. 18, 2015, which is hereby incorporated by reference in its entirety.
- The present disclosure relates to the field of semiconductor fabrication, and more specifically, to threshold voltage tuning for fin field effect transistors (finFET) on a substrate while reducing performance penalties due to the tuning.
- Integrated circuits (ICs) can include large numbers of devices on a single substrate. As the number of devices formed per IC substrate and the density of the devices on the substrate increases, the dimensions of the individual devices drops significantly. In particular, the dimensions of gate thickness and channel separation of source and drain elements of field effect transistor (FET) devices may be reduced such that there are only micrometer and nanometer separations of the source, drain, and gate in the substrate. Although devices are being steadily reduced in size, the performance characteristics of the devices must be maintained or improved. In addition to performance characteristics, performance reliability, and durability of devices, manufacturing reliability and cost are also critical.
- Several problems can arise with the miniaturization of devices, including short channel effects, punch-through, and current leakage. These problems affect both the performance of the devices and the manufacturing process. The impact of short channel effects on device performance is seen in a reduction in the device threshold voltage and an increase of sub-threshold current. More particularly, as the channel length becomes smaller, the source and drain depletion regions get closer to each other. The depletion regions may essentially occupy the entire channel area between the source and drain. As a result of this effective occupation of the channel area by the source and drain depletion regions, the channel is in part depleted and the gate charge necessary to alter the source and drain current flow is reduced.
- A finFET is a type of field effect transistor structure that exhibits reduced short channel effects. In a finFET structure, the channel is formed as a vertical silicon fin structure on top of a substrate, with the gate also being located in the fin structure on top of the channel. A finFET may be formed on an undoped or low-doped substrate. FinFETs can have superior carrier mobility, due to lowered effective field (Eeff) and reduced carrier scattering. A finFET structure may also alleviate random dopant fluctuation (RDF) at relatively small devices dimensions as compared to a standard FET.
- Depending on the application for which an IC chip is used, finFETs having different threshold voltages (Vt) may need to be present in the IC. However, variation of the threshold voltages across a large number of finFETs on a single substrate may present difficulties. The threshold voltage may be modulated by tuning the finFET gate stack work functions, but gate stack patterning to tune the work functions in gate-first finFET fabrication is challenging, and the choice of gate metals that results in different work functions that may be used in gate-last processing is relatively limited. Furthermore, carrier mobility, effective channel length and overlap capacitance can be adversely affected.
- According to an embodiment, a finFET structure includes a punch through stopper disposed between an active fin and a substrate; a channel region formed in the active fin to the punch through stopper; a channel implant disposed in a top portion of the channel; and a vertically bi-modal dopant distribution.
- According to another embodiment, a finFET structure includes a punch through stopper disposed between an active fin and a substrate; a channel region located in the active fin through to a portion of the punch through stopper; a channel implant disposed in a top portion of the channel; and a vertically bi-modal dopant distribution.
- The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 is a cross-sectional illustration of a structure before active fins are formed. -
FIG. 2A is a cross-section illustration of the structure ofFIG. 1 with patterned removal of a NFET channel region. -
FIG. 2B is a cross-sectional illustration of the structure ofFIG. 1 with patterned replacement of a NFET channel region. -
FIG. 3A is a cross-section illustration of the structure ofFIG. 1 with patterned removal of a PFET channel region. -
FIG. 3B is a cross-sectional illustration of the structure ofFIG. 1 with patterned replacement of a PFET channel region. -
FIG. 4A is a cross-sectional illustration of the structure ofFIG. 1 after epitaxial growth. -
FIG. 4B is a cross-sectional illustration of the amount of doping, active fin height target, and depth into the substrate. -
FIG. 5A is a cross-sectional illustration of the structure ofFIG. 1 with shallow p-type implants. -
FIG. 5B is a cross-sectional illustration of the structure ofFIG. 1 with shallow n-type implants. -
FIG. 6A is a cross-sectional illustration of the structure ofFIG. 1 after the shallow implants and post implant annealing. -
FIG. 6B is a representation of the doping gap present after shallow implantation and annealing. -
FIG. 7A is a cross-sectional illustration of fin patterning the structure ofFIG. 1 . -
FIG. 7B is a cross-sectional illustration of the fin patterning the structure ofFIG. 1 . -
FIG. 8 is a cross-sectional illustration of a fin reveal etch and hardmask removal. -
FIG. 9 is a graphical illustration of the effective drive current versus threshold voltage shift. -
FIG. 10 is a graphical illustration of the threshold voltage shift versus the implant dose. -
FIG. 11 is a graphical illustration of the threshold voltage shift versus the overlap capacitance. -
FIG. 12 is a graphical illustration of the doping profile in the fin for a 120 millivolt threshold voltage shift. -
FIG. 13 is a graphical illustration of the doping profile in the fin for a 70 millivolt threshold voltage shift. - Generally, a complementary metal oxide semiconductor (CMOS) can include more threshold voltages than can be covered by gate work function alone. The additional threshold voltages can be reached by a supplementary means, for example, doping of the fin. However, adjusting the threshold voltage of a finFET structure by doping can degrade mobility and overlap capacitance (Cov) and therefore effective drive current (left). In a bulk finFET, the majority of fin doping exists towards a bottom of the fin. This means that the source/drain junction profile toward bottom of the fin is further away from the channel than toward the top of the fin. Thus, Cov at the fin bottom is lower than at the fin top. By adding more doping toward the fin bottom to adjust the threshold voltage, Cov at the fin bottom drops further while Cov at the fin top is largely unchanged. This further degrades current conduction toward the fin bottom, resulting in a significant degradation of Ieff.
- Doping can be accomplished with a punch through stopper implant, generally performed before the fin patterning etch. The punch through stopper has an implant peak toward the bottom of the active fin (e.g., the bottom portion of the fin where the gate electrode can electrostatically couple to), and an implant tail that extends upward and downward, away from the peak. The portion of the tail extending upward into the active fin dopes the fin and modulates the threshold voltage. Such a dopant distribution is non-uniform about its fin height. Stated another way, adding doping near the top of the fin can mean adding more doping toward the bottom of the fin (i.e., increasing the punch through stopper implant dose) and having it diffuse upwards, which results in the top of the fin never contributing much to threshold voltage modulation as compared to the bottom of the fin. At the same time, the bottom of the fin, since it is so heavily doped, can exhibit high junction leakage. Having high doping toward the bottom of the fin for meaningful threshold voltage shifts can result in a corresponding mobility penalty and overlap capacitance reduction in this region, thereby resulting in a corresponding mobility penalty relative to achieving the same threshold voltage by gate work function. Disclosed herein is a method of tuning threshold voltage by fin doping, but resulting in a lower effective drive current penalty and a lower overlap capacitance penalty simultaneously at the equivalent threshold voltage shift as other fin doping methods.
- In the method and systems disclosed herein, a top portion of a substrate (e.g., a bulk substrate) can be removed after the punch through stopper is implanted. A removal depth of the top portion of the substrate can be equivalent to the punch through stopper peak doping. Epitaxial growth of undoped substrate material can then occur. The undoped substrate material can be the same as or different from the underlying substrate. This removes the tail of the punch through stopper that would otherwise extend up and into the active fin and degrade mobility, while retaining the punch through stopper profile beneath the active fin, which can suppress sub-fin leakage. Next, a shallow intermediate implant can be performed, which can introduce dopants toward the top of the substrate, after which the fin pattering etch can be performed. This leaves a doping gap between the punch through stopper peak (at the fin bottom) and the intermediate implant profile (toward the fin top). The doping gap can assist in channel mobility, while the bimodal doping distribution can improve doping and overlap capacitance uniformity across the fin height. This can allow the top of the fin to contribute more to the threshold voltage modulation and can result in higher effective drive current at the same doping induced threshold voltage shift as compared to another punch through stopper implantation scheme without the doping gap.
- With reference to
FIGS. 1-8 , a method for pattering fins as described herein is disclosed. As shown inFIG. 1 , asubstrate 200 as previously described herein can be implanted with a Nwell and a P field effect transistor (PFET) punch through stopper layer 206 (also referred to herein as a PFET sub-fin region) and a Pwell and a NFET punch through stopper layer 208 (also referred to herein as a NFET sub-fin region). The activefin height target 210 is also shown inFIG. 1 . - Next, a channel region can be patterned and removed as demonstrated in
FIGS. 2A and 2B . Either the NFET or PFET channel region can be removed first. In this illustrative, non-limiting embodiment, an NFET first scheme is shown. As seen inFIGS. 2A and 2B , anNFET channel 216 can be etched down to the punch throughstopper peak 212 with ahardmask 214 disposed over thePFET sub-fin region 206. TheNFET channel 216 can then be grown as shown inFIG. 2B with undoped epitaxy. The process is then repeated for aPFET channel 218 where aPFET channel 218 can be etched down to thepunch stopper peak 220 inFIG. 3A . ThePFET channel 218 can then be grown as shown inFIG. 3B with undoped epitaxy. Theregrown channel underlying substrate 200. The regrownchannels sub-fin regions substrate 200. -
FIG. 4A shows the structure after epitaxy growth where anNFET channel 216 and aPFET channel 218 are both present. InFIG. 4A , both theNFET channel 216 and thePFET channel 218 are undoped due to etching away of the original channel material that had the punch through stopper tail extending into it (seeFIG. 4B ) and replacement with an undoped epitaxial channel. As can be seen inFIG. 4B , the profile for the structure disclosed herein 222 has an abrupt punch through stopper tail with diffusion limited since most of the fin is undoped at that point. Turning now toFIGS. 5A and 5B , intermediate shallow implants are performed. A shallow type p-implant 224 implanted over theNFET channel 216 inFIG. 5A and a shallow type n-implant 226 is implanted over thePFET channel 218 inFIG. 5B . These intermediate implants are designed to fill a top portion of the channel material, but not extend all the way to the punch through stopper, leaving an undoped or low-doped gap between the top implant profile and the bottom punch through stopper profile. These shallow intermediate implants can function to adjust the threshold voltage while minimizing drive current penalties. -
FIG. 6A shows the structure after implantation of the shallow implants and post-implant annealing.FIG. 6B shows the bimodal doping structure withdoping gap 228 located between theshallow implant 230 and the abrupt punch throughstopper tail 222 located at the bottom of the fin. -
FIGS. 7A and 7B show the structure after fin patterning wherereactive ion etching 232 is performed to form fins in a portion of thePFET channel 218, PFETsub-fin region 206,NFET channel 216, and NFETsub-fin region 208. A fin reaction ion etchinghard mask 234 can be disposed over a portion of each of these beforereactive ion etching 232 is performed. Alocal trench oxide 236 can be used to fill before chemical mechanical planarization is conducted as shown inFIG. 7B . The hard mask can include silicon, nitride, or a combination comprising at least one of the foregoing. InFIG. 8 , the fin reveal etch and hardmask removal are shown. Revealedactive fins 240 are shown along with thefin depth 242 down to the punch throughstopper peaks - From this structure, processing can be performed to form the gate stack, sidewall spacers, source/drain regions, contact regions, etc.
-
FIG. 9 is a graphical illustration of the effective drive current versus threshold voltage shift, where effective drive current is measured in microamperes per micron of total channel width, referenced at an off-state leakage current of 10 nanoamperes per micron, and threshold voltage shift with doping measured in millivolts (mV).FIG. 10 is a graphical illustration of the threshold voltage shift versus the implant dose, where threshold voltage shift was measured in Volts (V) and implant dose measured in inverse square centimeters (1/cm2).FIG. 11 is a graphical illustration of the threshold voltage shift versus the overlap capacitance, where threshold voltage shift is measured in mV and overlap capacitance measured in femtofarads per micron of total channel width. As can be seen, the early punch through stopper requires a high implant dose and cuts off bottom access to the channel, in addition to mobility degradation toward the fin bottom, resulting in a significant effective drive current degradation compared to the intermediate punch through stopper cases, for the same threshold voltage shift. Intermediate punch through stopper has the highest performance across the full range of threshold voltage shifts. -
FIG. 12 is a graphical illustration of the doping profile in the fin for a 120 millivolt threshold voltage shift, where doping concentration, measured in atoms per cubic centimeter (atoms/cm3), is plotted against depth into the substrate measured in micrometers (μm). The intermediate punch through stopper case has a higher doping at the fin top and a lower doping at the fin bottom than any of the other cases at the same threshold voltage shift. This results in the top of the fin contributing more to threshold voltage modulation than the other cases. Also shown here is a bi-modal dopant distribution in the intermediate punch through stopper implant case (one dopant peak toward the fin top and another dopant peak toward the fin bottom). -
FIG. 13 is a graphical illustration of the doping profile in the fin for a 70 millivolt threshold voltage shift where doping concentration measured in atoms per cubic centimeter (atoms/cm3) is plotted again depth into the substrate measured in micrometers (μm). Again, the intermediate punch through stopper case has a higher doping at the fin top and a lower doping at the fin bottom than any of the other cases at the same threshold voltage shift, resulting in the same trend as sown inFIG. 13 and the same type of bi-modal dopant distribution. - With the method and system disclosed herein, shallow post epitaxy implant into the top portion of the channel (NFET or PFET) can place the dopants where they are of greatest effect for threshold voltage modulation while minimizing mobility and overlap capacitance penalties toward the bottom of the fin. A lower implant dose can be used to achieve the same threshold voltage shift, which means less implant damage and less random dopant fluctuation. Channel replacement eliminates the punch through stopper tail, which would otherwise extend into the fin, from the bottom toward the top, and replaces this with undoped epitaxy, resulting in higher mobility. The punch through stopper profile of the method and system disclosed herein can extend up into the active channel and is abrupt, with little upward diffusion into the channel. A secondary dopant peak exists toward the top of the fin, resulting in a bimodal dopant distribution (i.e., one at the top and one at the bottom). Moreover, the channel replacement disclosed herein can enable introduction of channel materials different from the substrate material.
- The following definitions and abbreviations are to be used for the interpretation of the claims and the specification. As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
- As used herein, the term “about” modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like. In one aspect, the term “about” means within 10% of the reported numerical value. In another aspect, the term “about” means within 56% of the reported numerical value. Yet, in another aspect, the term “about” means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
- The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/180,499 US10032885B2 (en) | 2015-12-18 | 2016-06-13 | Channel replacement and bimodal doping scheme for bulk finFet threshold voltage modulation with reduced performance penalty |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/974,537 US9735275B2 (en) | 2015-12-18 | 2015-12-18 | Channel replacement and bimodal doping scheme for bulk finFET threshold voltage modulation with reduced performance penalty |
US15/180,499 US10032885B2 (en) | 2015-12-18 | 2016-06-13 | Channel replacement and bimodal doping scheme for bulk finFet threshold voltage modulation with reduced performance penalty |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/974,537 Division US9735275B2 (en) | 2015-12-18 | 2015-12-18 | Channel replacement and bimodal doping scheme for bulk finFET threshold voltage modulation with reduced performance penalty |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170179254A1 true US20170179254A1 (en) | 2017-06-22 |
US10032885B2 US10032885B2 (en) | 2018-07-24 |
Family
ID=59066384
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/974,537 Expired - Fee Related US9735275B2 (en) | 2015-12-18 | 2015-12-18 | Channel replacement and bimodal doping scheme for bulk finFET threshold voltage modulation with reduced performance penalty |
US15/180,499 Expired - Fee Related US10032885B2 (en) | 2015-12-18 | 2016-06-13 | Channel replacement and bimodal doping scheme for bulk finFet threshold voltage modulation with reduced performance penalty |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/974,537 Expired - Fee Related US9735275B2 (en) | 2015-12-18 | 2015-12-18 | Channel replacement and bimodal doping scheme for bulk finFET threshold voltage modulation with reduced performance penalty |
Country Status (1)
Country | Link |
---|---|
US (2) | US9735275B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109508500A (en) * | 2018-11-16 | 2019-03-22 | 杭州电子科技大学 | A method of estimation metal gate crystal grain random orientation causes FinFET threshold statistical to be distributed |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10446406B2 (en) | 2016-11-28 | 2019-10-15 | Taiwan Semiconductor Manufacturing Company Limited | High-density semiconductor device |
US10319817B2 (en) * | 2017-09-11 | 2019-06-11 | International Business Machines Corporation | Lattice matched epitaxial oxide layer for a super steep retrograde well |
US11404413B2 (en) * | 2017-11-08 | 2022-08-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
KR102465356B1 (en) | 2018-02-09 | 2022-11-10 | 삼성전자주식회사 | Semiconductor device |
US10916659B2 (en) | 2018-09-18 | 2021-02-09 | International Business Machines Corporation | Asymmetric threshold voltage FinFET device by partial channel doping variation |
US11094597B2 (en) * | 2018-09-28 | 2021-08-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with fin structures |
Citations (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7102181B1 (en) * | 2005-04-22 | 2006-09-05 | International Business Machines Corporation | Structure and method for dual-gate FET with SOI substrate |
US20070155075A1 (en) * | 2005-12-29 | 2007-07-05 | Hynix Semiconductor, Inc. | Method for forming fin transistor |
US20100038679A1 (en) * | 2008-08-14 | 2010-02-18 | International Business Machines Corporation | Finfet with longitudinal stress in a channel |
US20110309333A1 (en) * | 2010-06-21 | 2011-12-22 | International Business Machines Corporation | Semiconductor devices fabricated by doped material layer as dopant source |
US20120112248A1 (en) * | 2010-11-08 | 2012-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming ultra shallow junction |
US20130105914A1 (en) * | 2011-10-26 | 2013-05-02 | Chien-Ting Lin | Structure of field effect transistor with fin structure and fabricating method thereof |
US20130134485A1 (en) * | 2011-11-24 | 2013-05-30 | Semiconductor Manufacturing International Corporation | Semiconductor device and manufacturing method thereof |
US20130172470A1 (en) * | 2011-12-30 | 2013-07-04 | E I Du Pont De Nemours And Company | Optionally reinforced polyamide composition containing ionomer |
US20130252349A1 (en) * | 2012-03-22 | 2013-09-26 | Varian Semiconductor Equipment Associates, Inc. | Finfet Device Fabrication Using Thermal Implantation |
US20140054679A1 (en) * | 2012-08-22 | 2014-02-27 | Advanced Ion Beam Technology, Inc. | Doping a non-planar semiconductor device |
US20140227846A1 (en) * | 2013-02-08 | 2014-08-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double Channel Doping in Transistor Formation |
US20140312393A1 (en) * | 2013-04-10 | 2014-10-23 | Samsung Electronics Co., Ltd. | Fin-fet transistor with punchthrough barrier and leakage protection regions |
US20150001591A1 (en) * | 2013-06-26 | 2015-01-01 | GlobalFoundries, Inc. | Bulk finfet with partial dielectric isolation featuring a punch-through stopping layer under the oxide |
US20150041923A1 (en) * | 2012-07-03 | 2015-02-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-Gate FETs and Methods for Forming the Same |
US20150069474A1 (en) * | 2013-09-11 | 2015-03-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Isolation Structure of Fin Field Effect Transistor |
US9054219B1 (en) * | 2011-08-05 | 2015-06-09 | Mie Fujitsu Semiconductor Limited | Semiconductor devices having fin structures and fabrication methods thereof |
US9082698B1 (en) * | 2014-03-07 | 2015-07-14 | Globalfoundries Inc. | Methods to improve FinFet semiconductor device behavior using co-implantation under the channel region |
US20150255456A1 (en) * | 2014-03-04 | 2015-09-10 | Globalfoundries Inc. | Replacement fin insolation in a semiconductor device |
US20150311123A1 (en) * | 2012-11-09 | 2015-10-29 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and method for manufacturing the same |
US20150340292A1 (en) * | 2014-05-20 | 2015-11-26 | International Business Machines Corporation | Patterning process for fin implantation |
US20160049402A1 (en) * | 2014-08-18 | 2016-02-18 | Stmicroelectronics, Inc. | Semiconductor device having fins with in-situ doped, punch-through stopper layer and related methods |
US20160056269A1 (en) * | 2014-08-22 | 2016-02-25 | Samsung Electronics Co., Ltd. | Method of fabricating a semiconductor device |
US9287264B1 (en) * | 2014-12-05 | 2016-03-15 | Globalfoundries Inc. | Epitaxially grown silicon germanium channel FinFET with silicon underlayer |
US20160093619A1 (en) * | 2014-09-29 | 2016-03-31 | International Business Machines Corporation | III-V FinFET CMOS WITH III-V AND GERMANIUM-CONTAINING CHANNEL CLOSELY SPACED |
US20160190137A1 (en) * | 2014-12-26 | 2016-06-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Finfet structure and method for manufacturing thereof |
US20160218104A1 (en) * | 2015-01-28 | 2016-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier layer above anti-punch through (apt) implant region to improve mobility of channel region of fin field effect transistor (finfet) device structure |
US20160322358A1 (en) * | 2015-04-30 | 2016-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fets and methods of forming fets |
US20170005002A1 (en) * | 2015-06-30 | 2017-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Finfet channel on oxide structures and related methods |
US9543215B2 (en) * | 2015-04-20 | 2017-01-10 | Globalfoundries Inc. | Punch-through-stop after partial fin etch |
US9570561B2 (en) * | 2014-02-13 | 2017-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Modified channel position to suppress hot carrier injection in FinFETs |
US20170047425A1 (en) * | 2015-08-14 | 2017-02-16 | Globalfoundries Inc. | Early pts with buffer for channel doping control |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6300182B1 (en) | 2000-12-11 | 2001-10-09 | Advanced Micro Devices, Inc. | Field effect transistor having dual gates with asymmetrical doping for reduced threshold voltage |
EP1519421A1 (en) | 2003-09-25 | 2005-03-30 | Interuniversitair Microelektronica Centrum Vzw | Multiple gate semiconductor device and method for forming same |
US7262104B1 (en) | 2004-06-02 | 2007-08-28 | Advanced Micro Devices, Inc. | Selective channel implantation for forming semiconductor devices with different threshold voltages |
KR100801315B1 (en) | 2006-09-29 | 2008-02-05 | 주식회사 하이닉스반도체 | Method of manufacturing a semiconductor device with a projection transistor |
US8426923B2 (en) * | 2009-12-02 | 2013-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multiple-gate semiconductor device and method |
US8487378B2 (en) | 2011-01-21 | 2013-07-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-uniform channel junction-less transistor |
US8772149B2 (en) | 2011-10-19 | 2014-07-08 | International Business Machines Corporation | FinFET structure and method to adjust threshold voltage in a FinFET structure |
US9040399B2 (en) | 2011-10-27 | 2015-05-26 | International Business Machines Corporation | Threshold voltage adjustment for thin body MOSFETs |
US9041158B2 (en) | 2012-02-23 | 2015-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming fin field-effect transistors having controlled fin height |
US8932918B2 (en) | 2012-08-29 | 2015-01-13 | International Business Machines Corporation | FinFET with self-aligned punchthrough stopper |
-
2015
- 2015-12-18 US US14/974,537 patent/US9735275B2/en not_active Expired - Fee Related
-
2016
- 2016-06-13 US US15/180,499 patent/US10032885B2/en not_active Expired - Fee Related
Patent Citations (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7102181B1 (en) * | 2005-04-22 | 2006-09-05 | International Business Machines Corporation | Structure and method for dual-gate FET with SOI substrate |
US20070155075A1 (en) * | 2005-12-29 | 2007-07-05 | Hynix Semiconductor, Inc. | Method for forming fin transistor |
US20100038679A1 (en) * | 2008-08-14 | 2010-02-18 | International Business Machines Corporation | Finfet with longitudinal stress in a channel |
US20110309333A1 (en) * | 2010-06-21 | 2011-12-22 | International Business Machines Corporation | Semiconductor devices fabricated by doped material layer as dopant source |
US20120112248A1 (en) * | 2010-11-08 | 2012-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming ultra shallow junction |
US8298925B2 (en) * | 2010-11-08 | 2012-10-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming ultra shallow junction |
US20130334605A1 (en) * | 2010-11-08 | 2013-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming ultra shallow junction |
US9054219B1 (en) * | 2011-08-05 | 2015-06-09 | Mie Fujitsu Semiconductor Limited | Semiconductor devices having fin structures and fabrication methods thereof |
US20130105914A1 (en) * | 2011-10-26 | 2013-05-02 | Chien-Ting Lin | Structure of field effect transistor with fin structure and fabricating method thereof |
US20130134485A1 (en) * | 2011-11-24 | 2013-05-30 | Semiconductor Manufacturing International Corporation | Semiconductor device and manufacturing method thereof |
US20130172470A1 (en) * | 2011-12-30 | 2013-07-04 | E I Du Pont De Nemours And Company | Optionally reinforced polyamide composition containing ionomer |
US20130252349A1 (en) * | 2012-03-22 | 2013-09-26 | Varian Semiconductor Equipment Associates, Inc. | Finfet Device Fabrication Using Thermal Implantation |
US20150041923A1 (en) * | 2012-07-03 | 2015-02-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-Gate FETs and Methods for Forming the Same |
US20140054679A1 (en) * | 2012-08-22 | 2014-02-27 | Advanced Ion Beam Technology, Inc. | Doping a non-planar semiconductor device |
US9159810B2 (en) * | 2012-08-22 | 2015-10-13 | Advanced Ion Beam Technology, Inc. | Doping a non-planar semiconductor device |
US20150311123A1 (en) * | 2012-11-09 | 2015-10-29 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and method for manufacturing the same |
US8859372B2 (en) * | 2013-02-08 | 2014-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double channel doping in transistor formation |
US20140227846A1 (en) * | 2013-02-08 | 2014-08-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double Channel Doping in Transistor Formation |
US9263549B2 (en) * | 2013-04-10 | 2016-02-16 | Samsung Electronics Co., Ltd. | Fin-FET transistor with punchthrough barrier and leakage protection regions |
US20140312393A1 (en) * | 2013-04-10 | 2014-10-23 | Samsung Electronics Co., Ltd. | Fin-fet transistor with punchthrough barrier and leakage protection regions |
US20150001591A1 (en) * | 2013-06-26 | 2015-01-01 | GlobalFoundries, Inc. | Bulk finfet with partial dielectric isolation featuring a punch-through stopping layer under the oxide |
US20150069474A1 (en) * | 2013-09-11 | 2015-03-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Isolation Structure of Fin Field Effect Transistor |
US9306069B2 (en) * | 2013-09-11 | 2016-04-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Isolation structure of fin field effect transistor |
US9570561B2 (en) * | 2014-02-13 | 2017-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Modified channel position to suppress hot carrier injection in FinFETs |
US20150255456A1 (en) * | 2014-03-04 | 2015-09-10 | Globalfoundries Inc. | Replacement fin insolation in a semiconductor device |
US9082698B1 (en) * | 2014-03-07 | 2015-07-14 | Globalfoundries Inc. | Methods to improve FinFet semiconductor device behavior using co-implantation under the channel region |
US20150340292A1 (en) * | 2014-05-20 | 2015-11-26 | International Business Machines Corporation | Patterning process for fin implantation |
US20160049402A1 (en) * | 2014-08-18 | 2016-02-18 | Stmicroelectronics, Inc. | Semiconductor device having fins with in-situ doped, punch-through stopper layer and related methods |
US20160056269A1 (en) * | 2014-08-22 | 2016-02-25 | Samsung Electronics Co., Ltd. | Method of fabricating a semiconductor device |
US20160093619A1 (en) * | 2014-09-29 | 2016-03-31 | International Business Machines Corporation | III-V FinFET CMOS WITH III-V AND GERMANIUM-CONTAINING CHANNEL CLOSELY SPACED |
US9287264B1 (en) * | 2014-12-05 | 2016-03-15 | Globalfoundries Inc. | Epitaxially grown silicon germanium channel FinFET with silicon underlayer |
US20160190137A1 (en) * | 2014-12-26 | 2016-06-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Finfet structure and method for manufacturing thereof |
US20160218104A1 (en) * | 2015-01-28 | 2016-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier layer above anti-punch through (apt) implant region to improve mobility of channel region of fin field effect transistor (finfet) device structure |
US9543215B2 (en) * | 2015-04-20 | 2017-01-10 | Globalfoundries Inc. | Punch-through-stop after partial fin etch |
US20160322358A1 (en) * | 2015-04-30 | 2016-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fets and methods of forming fets |
US20170005002A1 (en) * | 2015-06-30 | 2017-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Finfet channel on oxide structures and related methods |
US20170047425A1 (en) * | 2015-08-14 | 2017-02-16 | Globalfoundries Inc. | Early pts with buffer for channel doping control |
Non-Patent Citations (1)
Title |
---|
Franssila, Sami. Introduction to Microfabrication. John Wiley & Sons Ltd., 2004, pages 159-164. * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109508500A (en) * | 2018-11-16 | 2019-03-22 | 杭州电子科技大学 | A method of estimation metal gate crystal grain random orientation causes FinFET threshold statistical to be distributed |
Also Published As
Publication number | Publication date |
---|---|
US10032885B2 (en) | 2018-07-24 |
US9735275B2 (en) | 2017-08-15 |
US20170179274A1 (en) | 2017-06-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10032885B2 (en) | Channel replacement and bimodal doping scheme for bulk finFet threshold voltage modulation with reduced performance penalty | |
US8994112B2 (en) | Fin field effect transistor (finFET) | |
US7675126B2 (en) | Metal oxide semiconductor field effect transistor and method of fabricating the same | |
US8900960B2 (en) | Integrated circuit device with well controlled surface proximity and method of manufacturing same | |
US8815659B2 (en) | Methods of forming a FinFET semiconductor device by performing an epitaxial growth process | |
US8445940B2 (en) | Source and drain feature profile for improving device performance | |
US10854729B2 (en) | Method to reduce etch variation using ion implantation | |
US7781859B2 (en) | Schottky diode structures having deep wells for improving breakdown voltages | |
US10008501B2 (en) | Sandwich EPI channel for device enhancement | |
US9209277B2 (en) | Manufacturing methods for laterally diffused metal oxide semiconductor devices | |
US20140252480A1 (en) | Combination finfet and planar fet semiconductor device and methods of making such a device | |
US9768297B2 (en) | Process design to improve transistor variations and performance | |
US20230215916A1 (en) | Circuit Structure and Method for Reducing Electronic Noises | |
US20080318386A1 (en) | Metal oxide semiconductor field effect transistor and method of fabricating the same | |
US10535686B2 (en) | Semiconductor device and method of forming the same | |
KR20170095828A (en) | Prevention of subchannel leakage current | |
US11888062B2 (en) | Extended-drain metal-oxide-semiconductor devices with a silicon-germanium layer beneath a portion of the gate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KARVE, GAURI;ROBISON, ROBERT R.;VEGA, REINALDO A.;SIGNING DATES FROM 20151218 TO 20160105;REEL/FRAME:038899/0153 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: ELPIS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052644/0868 Effective date: 20200306 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220724 |