US20170148986A1 - Semiconductor apparatus and method for fabricating the same - Google Patents
Semiconductor apparatus and method for fabricating the same Download PDFInfo
- Publication number
- US20170148986A1 US20170148986A1 US15/402,804 US201715402804A US2017148986A1 US 20170148986 A1 US20170148986 A1 US 20170148986A1 US 201715402804 A US201715402804 A US 201715402804A US 2017148986 A1 US2017148986 A1 US 2017148986A1
- Authority
- US
- United States
- Prior art keywords
- variable resistor
- resistor device
- layer
- upper electrode
- semiconductor apparatus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
-
- H01L45/1675—
-
- H01L27/222—
-
- H01L27/2463—
-
- H01L43/08—
-
- H01L43/12—
-
- H01L45/1233—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N50/00—Galvanomagnetic devices
- H10N50/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N50/00—Galvanomagnetic devices
- H10N50/10—Magnetoresistive devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/063—Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8836—Complex metal oxides, e.g. perovskites, spinels
Definitions
- Various embodiments relate to a semiconductor apparatus having variable resistance characteristics, and a method for fabricating the same.
- variable resistive memory devices using a resistance material as a memory medium have been suggested as the next-generation memory devices.
- Typical examples of resistance variable memory devices include phase-change random access memories (PCRAMs), resistive RAMs (ReRAMs), magneto-resistive RAMs (MRAMs), and spin-transfer torque magnetoresistive RAMs (STTMRAMs).
- PCRAMs phase-change random access memories
- ReRAMs resistive RAMs
- MRAMs magneto-resistive RAMs
- STTMRAMs spin-transfer torque magnetoresistive RAMs
- a variable resistive memory device may include a semiconductor substrate having a switching device, a lower electrode, a variable resistor device, and an upper electrode. As the design is scaled down, the lower electrode, the variable resistor device, and the upper electrode may be formed in a small hole.
- the variable resistor device may be formed through a process of forming an insulating layer on the semiconductor substrate including the lower electrode, forming a hole in the insulating layer, gap-filling the hole with a variable resistance material, and performing a recess process on the variable resistance material.
- variable resistive memory device in the above-described process of gap-filling a hole with a lower electrode material, a variable resistor device, and an upper electrode and recessing the material is repeated, height variation among cells may increase and defects such as voids or seams may occur.
- a method for fabricating a semiconductor apparatus may include providing a semiconductor substrate including a bottom structure, stacking a conductive layer, a variable resistance layer, and a sacrificial layer on the semiconductor substrate, etching the conductive layer, the variable resistance layer, and the sacrificial layer to form a pillar structure which corresponds to the bottom structure and includes a lower electrode, a variable resistor device, and a sacrificial layer pattern, forming an intercell insulating layer between pillars, removing the sacrificial layer pattern, and forming an upper electrode having a contact cross-sectional area smaller than a cross-sectional area of the variable resistor device on the variable resistor device from which the sacrificial layer pattern is removed.
- a semiconductor apparatus may include a semiconductor substrate having a bottom structure, a lower electrode formed on a location of the semiconductor substrate corresponding to the bottom structure, a variable resistor device formed on the lower electrode, and an upper electrode formed on the variable resistor device.
- a contact cross-sectional area between the variable resistor device and the upper electrode may be smaller than a cross-sectional area of the variable resistor device.
- FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment
- FIG. 2 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- FIG. 3 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- FIG. 4 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- FIG. 5 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- FIG. 6 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- FIG. 7 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- Embodiments are described herein with reference to cross-section and/or plan illustrations that are schematic illustrations of the embodiments. However, the scope of the present invention is not limited to the embodiments.
- FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment.
- a semiconductor apparatus may include a semiconductor substrate 10 having a bottom structure, and a lower electrode 20 , a variable resistor device 30 , and an upper electrode 90 sequentially formed on the semiconductor substrate 10 .
- the lower electrode 20 , the variable resistor device 30 , and the upper electrode 90 may be formed substantially in pillar form on the semiconductor substrate 10 as illustrated in FIG. 1 .
- the bottom structure may include a word line (not shown) and an access device, and the word line and the access device are known, and thus a detailed description thereof will be omitted.
- the lower electrode 20 may be electrically coupled to the access device on the semiconductor substrate 10 , and the lower electrode 20 may include a doped polysilicon layer or a metal material having high resistivity.
- the lower electrode 20 may include titanium nitride (TiN).
- variable resistor device 30 may be formed on the lower electrode 20 .
- a variable resistance material for the variable resistor device 30 may include various materials such as a PCMO (Pr 1-x Ca x MnO 3 ) layer for a ReRAM, a chalcogenide layer for a PCRAM, a magnetic layer for a MRAM, a magnetization reversal device layer for a STTMRAM, or a polymer layer for a polymer RAM (PoRAM).
- the material for the variable resistor device 30 is not limited thereto, and may include any material having a variable resistance characteristic which is switched between different resistive states according to a voltage or current applied thereto.
- the upper electrode 90 may be formed on the variable resistor device 30 , and the upper electrode 90 may include the same material as the lower electrode 20 .
- the upper electrode may include a doped polysilicon layer or a metal material having high resistivity.
- the upper electrode 90 may include titanium nitride (TiN).
- a spacer 80 may be formed on an outer side of a lower portion of the upper electrode 90 .
- the spacer 80 may maintain cell resistance at a certain level, and may keep the height of the variable resistor device 30 uniform.
- the cell resistance of the semiconductor apparatus it is necessary to increase the height of the variable resistor device 30 by considering the contact area between the upper electrode 90 and the variable resistor device 30 .
- the cell resistance is easily ensured.
- the lower electrode 20 , the variable resistor device 30 , and the upper electrode 90 have to be formed in a pillar form, and this may result in leaning issues in with the pillar.
- a spacer 80 is formed on the outer side of the lower portion of the upper electrode 90 , and a bottom cross-sectional area of the upper electrode 90 which is in contact with the variable resistor device 30 becomes smaller than the cross-sectional area of the variable resistor device 30 . Therefore, the cell resistance may be easily ensured and simultaneously an increase in the height of the variable resistor device 30 may be prevented.
- the reference numeral 40 denotes a protection layer for preventing loss of the variable resistor device 30 .
- the reference numeral 60 denotes a capping layer for capping lateral surfaces (sidewalls) of a structure constituted of the lower electrode 20 , the variable resistor device 30 , the protection layer 40 , and the upper electrode 90 .
- the reference numeral 70 denotes an intercell insulating layer formed between cells.
- FIGS. 2 to 7 are cross-sectional views illustrating a method for fabricating a semiconductor apparatus according to an embodiment.
- a conductive layer 20 a , a variable resistance layer 30 a , a protection layer 40 a , and a sacrificial layer 50 a are sequentially formed on a semiconductor substrate 10 in which a bottom structure is formed.
- the bottom structure may include a word line (not shown) and an access device (not shown), and the word line and the access device are known, and thus a detailed description thereof will be omitted.
- the conductive layer 20 a is used to form a lower electrode (see 20 of FIG. 3 ).
- the conductive layer 20 a may be formed of titanium nitride (TiN), but the material for the conductive layer 20 a is not limited thereto.
- the variable resistance layer 30 a is used to form a variable resistor device (see 30 of FIG. 3 ).
- the variable resistor device 30 may include any one of a ReRAM, a PCRAM, a MRAM, a STTRAM, and a PoRAM.
- the chalcogenide material is formed on the conductive layer 20 a , and an atomic layer deposition (ALD) method as well as a physical vapor deposition (PVD) method may be used to deposit the chalcogenide material.
- ALD atomic layer deposition
- PVD physical vapor deposition
- the phase-change material may be selected amongst various options known to those skilled in the art.
- the protection layer 40 a serves to protect the variable resistance layer 30 a .
- the protection layer 40 a may be formed using a material which is not removed when a sacrificial layer pattern (see 50 of FIG. 3 ) is removed in a subsequent process.
- the protection layer 40 a may be formed of a material including silicon nitride or nitride-containing material.
- the sacrificial layer 50 a may be formed of a material including silicon oxide or oxide-containing material, which does not thermally attack the variable resistance layer 30 a when the sacrificial layer pattern 50 is removed in the subsequent process.
- the sacrificial layer 50 a , the protection layer 40 a , the variable resistance layer 30 a , and the conductive layer 20 a are patterned to form a pillar-shaped structure 100 .
- the pillar-shaped structure 100 may include the lower electrode 20 , the variable resistor device 30 , a protection layer pattern 40 , and the sacrificial layer pattern 50 .
- the process temperature may be in a range of 50 to 70° C.
- pressure may be about 5 to 10 mTorr
- plasma power may be 700 to 800 W
- a reaction gas may be BCl 3 , CHF 3 , N 2 gas, or a combination thereof.
- a capping layer 60 is formed on the semiconductor substrate in which the pillar-shaped structure 100 is formed.
- An intercell insulating layer 70 is gap-filled in a space between pillar-shaped structures 100 , and the intercell insulating layer 70 and the capping layer 60 are planarized to expose an upper surface of the sacrificial layer pattern 50 .
- the capping layer 60 may be formed of a material which is not removed when the sacrificial layer pattern 50 is removed in a subsequent process, that is, a material having an etch selectivity to the sacrificial layer pattern 50 .
- the capping layer 60 may include silicon nitride or nitride-containing material.
- the intercell insulating layer 70 may also be formed of a material which is not removed when the sacrificial layer pattern 50 is removed in a subsequent process, that is, a material having an etch selectivity to the sacrificial layer pattern 50 .
- the intercell insulating layer 70 may be formed of a material including silicon nitride or nitride-containing material.
- the exposed sacrificial layer pattern 50 is selectively removed to expose a surface of the protection layer pattern 40 .
- the sacrificial layer pattern 50 may be removed through a dip-out process, that is, a wet etch process using an oxide layer etchant, but the method of selectively removing the sacrificial layer pattern 50 is not limited thereto.
- the removing process only the sacrificial layer pattern 50 is selectively removed, and the intercell insulating layer 70 , the capping layer 60 , and the protection layer pattern 40 are formed of a material having a different etch selectivity from the sacrificial layer pattern 50 , and thus may not be removed.
- a spacer formation material (not shown) is thinly formed in a hole which is generated by removing the sacrificial layer pattern 50 .
- the spacer formation material is etched to form a spacer 80 .
- the spacer 80 may be formed of a material having the same etch selectivity to the protection layer pattern 40 or a material having etch selectivity similar to the protection layer pattern 40 .
- a portion of the protection layer pattern 40 having the same etch selectivity to the spacer 80 or having etch selectivity similar to the spacer 80 may be etched, and thus a partial surface of the variable resistor device 30 may be exposed.
- a conductive material is gap-filled in the hole in which the spacer 80 is formed.
- the conductive material is planarized to expose surfaces of the capping layer 60 and the intercell insulating layer 70 .
- an upper electrode 90 is formed.
- the conductive material for the upper electrode 90 may include titanium nitride (TiN), but the conductive material for the upper electrode 90 is not limited thereto.
- the semiconductor apparatus in an embodiment may be formed through a series of processes of forming the conductive layer 20 a , the variable resistance layer 30 a , and the sacrificial layer 50 a on the semiconductor substrate 10 including a bottom structure, spacer-etching the conductive layer 20 a , the variable resistance layer 30 a , and the sacrificial layer 50 a to form the lower electrode 20 , the variable resistor device 30 , and the sacrificial layer pattern 50 , removing the sacrificial layer pattern 50 , and forming the spacer 80 and the upper electrode 90 in a space (or a hole) from which the sacrificial layer pattern 50 is removed Therefore, each cell may have a certain height.
- the semiconductor apparatus of the embodiment is formed through a process of gap-filling the hole with a predetermined material (conductive material or variable resistance material) and recessing the material. Therefore, unlike the semiconductor apparatus in the related art in which height variation in cells is increased as the stacking is repeated, the cells may have uniform heights since the height of the variable resistor device 30 is determined through deposition.
- the semiconductor apparatus in an embodiment may be formed through a series of processes of forming the conductive layer 20 a , the variable resistance layer 30 a , and the sacrificial layer 50 a on the semiconductor substrate 10 including a bottom structure, spacer-etching the conductive layer 20 a , the variable resistance layer 30 a , and the sacrificial layer 50 a to form the lower electrode 20 , the variable resistor device 30 , and the sacrificial layer pattern 50 , removing the sacrificial layer pattern 50 , and forming the spacer 80 and the upper electrode 90 in a space from which the sacrificial layer pattern 50 is removed.
- the semiconductor apparatus in the embodiment may prevent the generation of defects.
- the semiconductor apparatus in an embodiment forms the spacer 80 on the variable resistor device 30 and then forms the upper electrode 90 .
- the spacer 80 reduces a bottom critical dimension of the upper electrode 90 which is in contact with the variable resistor device 30 . Therefore, cell resistance may be easily ensured and the height of the variable resistor device 30 may be reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
A method for fabricating a semiconductor apparatus includes providing a semiconductor substrate, stacking a conductive layer, a variable resistance layer, and a sacrificial layer on the semiconductor substrate, etching the conductive layer, the variable resistance layer, and the sacrificial layer to form a pillar structure including a lower electrode, a variable resistor device, and a sacrificial layer pattern, removing the sacrificial layer pattern, and forming an upper electrode over the variable resistor device in a hole which is formed by removing the sacrificial layer pattern.
Description
- This application is a division of U.S. patent application Ser. No. 14/516,172 filed on Oct. 16, 2014, which claims priority under 35 U.S.C. 119(a) to Korean application No. 10-2014-0086283, filed on Jul. 9, 2014, in the Korean Intellectual Property Office. The disclosure of each of the foregoing application is incorporated by reference in its entirety.
- 1. Technical Field
- Various embodiments relate to a semiconductor apparatus having variable resistance characteristics, and a method for fabricating the same.
- 2. Related Art
- With the rapid development of mobile and digital information communication and consumer-electronic industries, studies on existing electronic charge-controlled devices may encounter limitations. Thus, new functional memory devices other than the existing electronic charge-controlled devices need to be developed. In particular, next-generation memory devices with large capacity, ultra-high speed, and ultra-low power need to be developed to satisfy demands for large capacity memories in main information apparatuses.
- Currently, variable resistive memory devices using a resistance material as a memory medium have been suggested as the next-generation memory devices. Typical examples of resistance variable memory devices include phase-change random access memories (PCRAMs), resistive RAMs (ReRAMs), magneto-resistive RAMs (MRAMs), and spin-transfer torque magnetoresistive RAMs (STTMRAMs).
- A variable resistive memory device may include a semiconductor substrate having a switching device, a lower electrode, a variable resistor device, and an upper electrode. As the design is scaled down, the lower electrode, the variable resistor device, and the upper electrode may be formed in a small hole. For example, the variable resistor device may be formed through a process of forming an insulating layer on the semiconductor substrate including the lower electrode, forming a hole in the insulating layer, gap-filling the hole with a variable resistance material, and performing a recess process on the variable resistance material.
- However, in the variable resistive memory device of related art, in the above-described process of gap-filling a hole with a lower electrode material, a variable resistor device, and an upper electrode and recessing the material is repeated, height variation among cells may increase and defects such as voids or seams may occur.
- According to an embodiment, a method for fabricating a semiconductor apparatus is provided. The method may include providing a semiconductor substrate including a bottom structure, stacking a conductive layer, a variable resistance layer, and a sacrificial layer on the semiconductor substrate, etching the conductive layer, the variable resistance layer, and the sacrificial layer to form a pillar structure which corresponds to the bottom structure and includes a lower electrode, a variable resistor device, and a sacrificial layer pattern, forming an intercell insulating layer between pillars, removing the sacrificial layer pattern, and forming an upper electrode having a contact cross-sectional area smaller than a cross-sectional area of the variable resistor device on the variable resistor device from which the sacrificial layer pattern is removed.
- According to an embodiment, a semiconductor apparatus is provided. The semiconductor apparatus may include a semiconductor substrate having a bottom structure, a lower electrode formed on a location of the semiconductor substrate corresponding to the bottom structure, a variable resistor device formed on the lower electrode, and an upper electrode formed on the variable resistor device. A contact cross-sectional area between the variable resistor device and the upper electrode may be smaller than a cross-sectional area of the variable resistor device.
- These and other features, aspects, and embodiments are described below in the section entitled “DETAILED DESCRIPTION”.
- The above and other aspects, features and advantages of embodiments will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment; and -
FIG. 2 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. -
FIG. 3 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. -
FIG. 4 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. -
FIG. 5 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. -
FIG. 6 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. -
FIG. 7 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment. - Exemplary embodiments will be described in greater detail with reference to the accompanying drawings. Exemplary embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of exemplary embodiments (and intermediate structures). As such, variations in shapes of the illustrations, for example, due to differences in manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments should not be construed as limited to the particular shapes of regions illustrated herein but may include deviations in shapes that result, for example, from manufacturing techniques and/or tolerances. In the drawings, lengths and sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements. It is also understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other or substrate, or intervening layers may also be present. It is also noted that in this specification, “connected/coupled” refers to one component not only directly coupling another component but also indirectly coupling another component through an intermediate component. In addition, a singular form may include a plural form, and vice versa, as long as it is not specifically mentioned otherwise.
- Embodiments are described herein with reference to cross-section and/or plan illustrations that are schematic illustrations of the embodiments. However, the scope of the present invention is not limited to the embodiments.
-
FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment. - Referring to
FIG. 1 , a semiconductor apparatus according to an embodiment may include asemiconductor substrate 10 having a bottom structure, and alower electrode 20, avariable resistor device 30, and anupper electrode 90 sequentially formed on thesemiconductor substrate 10. Thelower electrode 20, thevariable resistor device 30, and theupper electrode 90 may be formed substantially in pillar form on thesemiconductor substrate 10 as illustrated inFIG. 1 . - The bottom structure may include a word line (not shown) and an access device, and the word line and the access device are known, and thus a detailed description thereof will be omitted.
- The
lower electrode 20 may be electrically coupled to the access device on thesemiconductor substrate 10, and thelower electrode 20 may include a doped polysilicon layer or a metal material having high resistivity. For example, thelower electrode 20 may include titanium nitride (TiN). - The
variable resistor device 30 may be formed on thelower electrode 20. A variable resistance material for thevariable resistor device 30 may include various materials such as a PCMO (Pr1-xCaxMnO3) layer for a ReRAM, a chalcogenide layer for a PCRAM, a magnetic layer for a MRAM, a magnetization reversal device layer for a STTMRAM, or a polymer layer for a polymer RAM (PoRAM). However, the material for thevariable resistor device 30 is not limited thereto, and may include any material having a variable resistance characteristic which is switched between different resistive states according to a voltage or current applied thereto. - The
upper electrode 90 may be formed on thevariable resistor device 30, and theupper electrode 90 may include the same material as thelower electrode 20. The upper electrode may include a doped polysilicon layer or a metal material having high resistivity. For example, theupper electrode 90 may include titanium nitride (TiN). - A
spacer 80 may be formed on an outer side of a lower portion of theupper electrode 90. Thespacer 80 may maintain cell resistance at a certain level, and may keep the height of thevariable resistor device 30 uniform. - In other words, to ensure the cell resistance of the semiconductor apparatus, it is necessary to increase the height of the
variable resistor device 30 by considering the contact area between theupper electrode 90 and thevariable resistor device 30. When the height of thevariable resistor device 30 is increased, the cell resistance is easily ensured. However, thelower electrode 20, thevariable resistor device 30, and theupper electrode 90 have to be formed in a pillar form, and this may result in leaning issues in with the pillar. However, in an embodiment, aspacer 80 is formed on the outer side of the lower portion of theupper electrode 90, and a bottom cross-sectional area of theupper electrode 90 which is in contact with thevariable resistor device 30 becomes smaller than the cross-sectional area of thevariable resistor device 30. Therefore, the cell resistance may be easily ensured and simultaneously an increase in the height of thevariable resistor device 30 may be prevented. - The
reference numeral 40 denotes a protection layer for preventing loss of thevariable resistor device 30. Thereference numeral 60 denotes a capping layer for capping lateral surfaces (sidewalls) of a structure constituted of thelower electrode 20, thevariable resistor device 30, theprotection layer 40, and theupper electrode 90. Thereference numeral 70 denotes an intercell insulating layer formed between cells. -
FIGS. 2 to 7 are cross-sectional views illustrating a method for fabricating a semiconductor apparatus according to an embodiment. - Referring to
FIG. 2 , aconductive layer 20 a, avariable resistance layer 30 a, aprotection layer 40 a, and asacrificial layer 50 a are sequentially formed on asemiconductor substrate 10 in which a bottom structure is formed. - The bottom structure may include a word line (not shown) and an access device (not shown), and the word line and the access device are known, and thus a detailed description thereof will be omitted.
- The
conductive layer 20 a is used to form a lower electrode (see 20 ofFIG. 3 ). Theconductive layer 20 a may be formed of titanium nitride (TiN), but the material for theconductive layer 20 a is not limited thereto. - The
variable resistance layer 30 a is used to form a variable resistor device (see 30 ofFIG. 3 ). Thevariable resistor device 30 may include any one of a ReRAM, a PCRAM, a MRAM, a STTRAM, and a PoRAM. In particular, when thevariable resistor device 30 is a PCRAM, the chalcogenide material is formed on theconductive layer 20 a, and an atomic layer deposition (ALD) method as well as a physical vapor deposition (PVD) method may be used to deposit the chalcogenide material. The phase-change material may be selected amongst various options known to those skilled in the art. - The
protection layer 40 a serves to protect thevariable resistance layer 30 a. Theprotection layer 40 a may be formed using a material which is not removed when a sacrificial layer pattern (see 50 ofFIG. 3 ) is removed in a subsequent process. For example, theprotection layer 40 a may be formed of a material including silicon nitride or nitride-containing material. - The
sacrificial layer 50 a may be formed of a material including silicon oxide or oxide-containing material, which does not thermally attack thevariable resistance layer 30 a when thesacrificial layer pattern 50 is removed in the subsequent process. - Referring to
FIG. 3 , thesacrificial layer 50 a, theprotection layer 40 a, thevariable resistance layer 30 a, and theconductive layer 20 a are patterned to form a pillar-shapedstructure 100. The pillar-shapedstructure 100 may include thelower electrode 20, thevariable resistor device 30, aprotection layer pattern 40, and thesacrificial layer pattern 50. In the patterning process, the process temperature may be in a range of 50 to 70° C., pressure may be about 5 to 10 mTorr, plasma power may be 700 to 800 W, and a reaction gas may be BCl3, CHF3, N2 gas, or a combination thereof. - Referring to
FIG. 4 , acapping layer 60 is formed on the semiconductor substrate in which the pillar-shapedstructure 100 is formed. An intercell insulatinglayer 70 is gap-filled in a space between pillar-shapedstructures 100, and the intercell insulatinglayer 70 and thecapping layer 60 are planarized to expose an upper surface of thesacrificial layer pattern 50. - The
capping layer 60 may be formed of a material which is not removed when thesacrificial layer pattern 50 is removed in a subsequent process, that is, a material having an etch selectivity to thesacrificial layer pattern 50. For example, thecapping layer 60 may include silicon nitride or nitride-containing material. - The intercell insulating
layer 70 may also be formed of a material which is not removed when thesacrificial layer pattern 50 is removed in a subsequent process, that is, a material having an etch selectivity to thesacrificial layer pattern 50. For example, the intercell insulatinglayer 70 may be formed of a material including silicon nitride or nitride-containing material. - Referring to
FIG. 5 , the exposedsacrificial layer pattern 50 is selectively removed to expose a surface of theprotection layer pattern 40. Thesacrificial layer pattern 50 may be removed through a dip-out process, that is, a wet etch process using an oxide layer etchant, but the method of selectively removing thesacrificial layer pattern 50 is not limited thereto. In the removing process, only thesacrificial layer pattern 50 is selectively removed, and the intercell insulatinglayer 70, thecapping layer 60, and theprotection layer pattern 40 are formed of a material having a different etch selectivity from thesacrificial layer pattern 50, and thus may not be removed. - Referring to
FIG. 6 , a spacer formation material (not shown) is thinly formed in a hole which is generated by removing thesacrificial layer pattern 50. The spacer formation material is etched to form aspacer 80. Thespacer 80 may be formed of a material having the same etch selectivity to theprotection layer pattern 40 or a material having etch selectivity similar to theprotection layer pattern 40. In the above-described etching process of the spacer formation material, a portion of theprotection layer pattern 40 having the same etch selectivity to thespacer 80 or having etch selectivity similar to thespacer 80 may be etched, and thus a partial surface of thevariable resistor device 30 may be exposed. - Referring to
FIG. 7 , a conductive material is gap-filled in the hole in which thespacer 80 is formed. The conductive material is planarized to expose surfaces of thecapping layer 60 and the intercell insulatinglayer 70. As a result, anupper electrode 90 is formed. The conductive material for theupper electrode 90 may include titanium nitride (TiN), but the conductive material for theupper electrode 90 is not limited thereto. - As described above, the semiconductor apparatus in an embodiment may be formed through a series of processes of forming the
conductive layer 20 a, thevariable resistance layer 30 a, and thesacrificial layer 50 a on thesemiconductor substrate 10 including a bottom structure, spacer-etching theconductive layer 20 a, thevariable resistance layer 30 a, and thesacrificial layer 50 a to form thelower electrode 20, thevariable resistor device 30, and thesacrificial layer pattern 50, removing thesacrificial layer pattern 50, and forming thespacer 80 and theupper electrode 90 in a space (or a hole) from which thesacrificial layer pattern 50 is removed Therefore, each cell may have a certain height. In other words, the semiconductor apparatus of the embodiment is formed through a process of gap-filling the hole with a predetermined material (conductive material or variable resistance material) and recessing the material. Therefore, unlike the semiconductor apparatus in the related art in which height variation in cells is increased as the stacking is repeated, the cells may have uniform heights since the height of thevariable resistor device 30 is determined through deposition. - The semiconductor apparatus in an embodiment may be formed through a series of processes of forming the
conductive layer 20 a, thevariable resistance layer 30 a, and thesacrificial layer 50 a on thesemiconductor substrate 10 including a bottom structure, spacer-etching theconductive layer 20 a, thevariable resistance layer 30 a, and thesacrificial layer 50 a to form thelower electrode 20, thevariable resistor device 30, and thesacrificial layer pattern 50, removing thesacrificial layer pattern 50, and forming thespacer 80 and theupper electrode 90 in a space from which thesacrificial layer pattern 50 is removed. Therefore, when thelower electrode 20 and thevariable resistor device 30 are formed, defects such as voids or seams may be prevented. In other words, unlike the semiconductor apparatus of the related art which is formed through a method of gap-filling the hole with a predetermined material (conductive material or variable resistance material) and recessing the material to cause defects in the gap-filling of the material, the semiconductor apparatus in the embodiment may prevent the generation of defects. - The semiconductor apparatus in an embodiment forms the
spacer 80 on thevariable resistor device 30 and then forms theupper electrode 90. Thespacer 80 reduces a bottom critical dimension of theupper electrode 90 which is in contact with thevariable resistor device 30. Therefore, cell resistance may be easily ensured and the height of thevariable resistor device 30 may be reduced. - The above embodiments are illustrative and not limitative. Various alternatives and modifications are possible. Nor are the embodiments limited to any specific type of semiconductor device.
Claims (4)
1. A semiconductor apparatus comprising:
a semiconductor substrate;
a lower electrode formed over the semiconductor substrate;
a variable resistor device formed over the lower electrode;
an upper electrode formed over the variable resistor device;
a spacer, which reduces a contact area between the variable resistor device and the upper electrode by narrowing down a bottom area of the upper electrode, formed over an outer sidewall of a lower portion of the upper electrode; and
an intercell insulating layer formed between structures each of which has the lower electrode, the variable resistor device, the spacer and the upper electrode,
wherein a contact area between the variable resistor device and the upper electrode is smaller than an upper surface area of the variable resistor device.
2. The semiconductor apparatus of claim 1 , further comprising:
a protection layer pattern suitable to protect the variable resistor device and provided between the variable resistor device and the spacer.
3. The semiconductor apparatus of claim 1 , further comprising:
a capping layer formed over outer sidewalls of the intercell insulating layer.
4. The semiconductor apparatus of claim 1 , wherein an upper surface of the intercell insulating layer and an upper surface of the upper electrode are coplanar.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/402,804 US20170148986A1 (en) | 2014-07-09 | 2017-01-10 | Semiconductor apparatus and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2014-0086283 | 2014-07-09 | ||
KR1020140086283A KR20160006544A (en) | 2014-07-09 | 2014-07-09 | Semiconductor apparatus and method for fabricating of the semiconductor apparatus |
US14/516,172 US9583706B2 (en) | 2014-07-09 | 2014-10-16 | Semiconductor apparatus and method for fabricating the same |
US15/402,804 US20170148986A1 (en) | 2014-07-09 | 2017-01-10 | Semiconductor apparatus and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/516,172 Division US9583706B2 (en) | 2014-07-09 | 2014-10-16 | Semiconductor apparatus and method for fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20170148986A1 true US20170148986A1 (en) | 2017-05-25 |
Family
ID=55068251
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/516,172 Active US9583706B2 (en) | 2014-07-09 | 2014-10-16 | Semiconductor apparatus and method for fabricating the same |
US15/402,804 Abandoned US20170148986A1 (en) | 2014-07-09 | 2017-01-10 | Semiconductor apparatus and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/516,172 Active US9583706B2 (en) | 2014-07-09 | 2014-10-16 | Semiconductor apparatus and method for fabricating the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US9583706B2 (en) |
KR (1) | KR20160006544A (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060118913A1 (en) * | 2004-12-06 | 2006-06-08 | Samsung Electronics Co., Ltd. | Phase changeable memory cells and methods of forming the same |
US20060226409A1 (en) * | 2005-04-06 | 2006-10-12 | International Business Machines Corporation | Structure for confining the switching current in phase memory (PCM) cells |
US7772581B2 (en) * | 2006-09-11 | 2010-08-10 | Macronix International Co., Ltd. | Memory device having wide area phase change element and small electrode contact area |
US20130126812A1 (en) * | 2011-11-17 | 2013-05-23 | Micron Technology, Inc. | Memory Cells, Integrated Devices, and Methods of Forming Memory Cells |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100951661B1 (en) | 2008-03-27 | 2010-04-07 | 주식회사 하이닉스반도체 | Phase change memory device having a protective film to protect the phase change material and manufacturing method thereof |
US8841196B1 (en) * | 2010-09-29 | 2014-09-23 | Crossbar, Inc. | Selective deposition of silver for non-volatile memory device fabrication |
-
2014
- 2014-07-09 KR KR1020140086283A patent/KR20160006544A/en not_active Withdrawn
- 2014-10-16 US US14/516,172 patent/US9583706B2/en active Active
-
2017
- 2017-01-10 US US15/402,804 patent/US20170148986A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060118913A1 (en) * | 2004-12-06 | 2006-06-08 | Samsung Electronics Co., Ltd. | Phase changeable memory cells and methods of forming the same |
US20060226409A1 (en) * | 2005-04-06 | 2006-10-12 | International Business Machines Corporation | Structure for confining the switching current in phase memory (PCM) cells |
US7772581B2 (en) * | 2006-09-11 | 2010-08-10 | Macronix International Co., Ltd. | Memory device having wide area phase change element and small electrode contact area |
US20130126812A1 (en) * | 2011-11-17 | 2013-05-23 | Micron Technology, Inc. | Memory Cells, Integrated Devices, and Methods of Forming Memory Cells |
Also Published As
Publication number | Publication date |
---|---|
US20160013408A1 (en) | 2016-01-14 |
US9583706B2 (en) | 2017-02-28 |
KR20160006544A (en) | 2016-01-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107093612B (en) | Variable resistance memory device and method of manufacturing the same | |
US9391269B2 (en) | Variable resistance memory devices | |
US10236444B2 (en) | Variable resistance memory device and method of manufacturing the same | |
US8933427B2 (en) | Variable resistance memory device and method for fabricating the same | |
US9508429B2 (en) | Vertical type semiconductor device, fabrication method thereof and operation method thereof | |
US9620566B2 (en) | Variable resistance memory device with shunt gate connected to corresponding gate | |
US9190613B2 (en) | Variable resistance memory device including phase change area defined by spacers | |
US10096654B2 (en) | Three-dimensional resistive random access memory containing self-aligned memory elements | |
KR102192895B1 (en) | Semiconductor device and method for manufacturing the same | |
TWI778799B (en) | Semiconductor device and method of manufacturing semiconductor device | |
US8987695B2 (en) | Variable resistance memory device and method for fabricating the same | |
US9935267B2 (en) | Variable resistance memory device with variable resistance material layer | |
US20130087757A1 (en) | Resistive memory device and method of manufacturing the same | |
KR20210087092A (en) | Three-dimensional memory device including limited current paths and methods of manufacturing the same | |
US9502648B2 (en) | Semiconductor apparatus with variable resistor having tapered double-layered sidewall spacers and method for fabricating the same | |
US9583706B2 (en) | Semiconductor apparatus and method for fabricating the same | |
KR20120133677A (en) | Fabrication Method Of Phase Change Random Access Memory Apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KIM, HYUNG KEUN;REEL/FRAME:040937/0001 Effective date: 20161107 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |