US20170148985A1 - Semiconductor apparatus and method for fabricating the same - Google Patents
Semiconductor apparatus and method for fabricating the same Download PDFInfo
- Publication number
- US20170148985A1 US20170148985A1 US15/423,201 US201715423201A US2017148985A1 US 20170148985 A1 US20170148985 A1 US 20170148985A1 US 201715423201 A US201715423201 A US 201715423201A US 2017148985 A1 US2017148985 A1 US 2017148985A1
- Authority
- US
- United States
- Prior art keywords
- layer
- variable resistance
- forming
- insert
- variable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 35
- 238000000034 method Methods 0.000 title claims description 34
- 239000010410 layer Substances 0.000 claims description 131
- 239000000463 material Substances 0.000 claims description 41
- 239000000758 substrate Substances 0.000 claims description 9
- 238000000231 atomic layer deposition Methods 0.000 claims description 6
- 238000005530 etching Methods 0.000 claims description 5
- 239000011229 interlayer Substances 0.000 claims description 4
- 239000010409 thin film Substances 0.000 description 7
- 230000008569 process Effects 0.000 description 6
- 239000012782 phase change material Substances 0.000 description 5
- JPNWDVUTVSTKMV-UHFFFAOYSA-N cobalt tungsten Chemical compound [Co].[W] JPNWDVUTVSTKMV-UHFFFAOYSA-N 0.000 description 4
- 239000004020 conductor Substances 0.000 description 4
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 4
- 150000004770 chalcogenides Chemical class 0.000 description 3
- 230000015654 memory Effects 0.000 description 3
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 description 2
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 description 2
- 239000003054 catalyst Substances 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- MOWMLACGTDMJRV-UHFFFAOYSA-N nickel tungsten Chemical compound [Ni].[W] MOWMLACGTDMJRV-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 239000004094 surface-active agent Substances 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 description 1
- 229910000618 GeSbTe Inorganic materials 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000005415 magnetization Effects 0.000 description 1
- 229910000473 manganese(VI) oxide Inorganic materials 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
-
- H01L45/1616—
-
- H01L43/12—
-
- H01L45/06—
-
- H01L45/08—
-
- H01L45/124—
-
- H01L45/144—
-
- H01L45/147—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N50/00—Galvanomagnetic devices
- H10N50/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/023—Formation of switching materials, e.g. deposition of layers by chemical vapor deposition, e.g. MOCVD, ALD
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
- H10N70/8265—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices on sidewalls of dielectric structures, e.g. mesa-shaped or cup-shaped devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8836—Complex metal oxides, e.g. perovskites, spinels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
Definitions
- Various embodiments of the inventive concept relate to a semiconductor apparatus having variable resistance characteristics, and a method for fabricating the same.
- variable resistive memory devices which use resistive properties as a memory medium, have been suggested as the next-generation of memory devices.
- Typical examples of variable resistance memory devices are resistive random access memories (ReRAMs), phase-change RAMs (PCRAMs), magneto-resistive RAMs (MRAMs), and spin-transfer torque magnetoresistive RAMs (STTMRAMs).
- ReRAMs resistive random access memories
- PCRAMs phase-change RAMs
- MRAMs magneto-resistive RAMs
- STTMRAMs spin-transfer torque magnetoresistive RAMs
- Each of the variable resistive memory devices may include a switch and a resistor, and store data “0” or “1” according to the state of the resistor.
- the PCRAM may include a phase-change material which is stabilized to either a crystalline state or an amorphous state by heat and has a switching characteristic between the different resistive states.
- the phase-change material may be a chalcogenide material, such as germanium-antimony-tellurium (Ge—Sb—Te, GST).
- a resistance of the conventional resistive element increases over time.
- a method for avoiding the resistance of the variable resistance layer increase over time.
- a semiconductor apparatus may include a variable resistor including a variable resistance layer, which is formed to surround on an inner surface of a resistive region, and an insert layer which is formed in the variable resistance layer and has a resistivity being different from that of the variable resistance layer.
- a method for fabricating a semiconductor apparatus may include forming a resistive region, forming a variable resistor in the resistive region.
- the forming of the variable resistor includes forming a variable resistance material on an inner surface of the resistive region, forming an insert material has a resistivity being different from that of the variable resistance material and is in the variable resistance material and forming a variable resistance layer and an insert layer by etching back the variable resistance material and the insert material to a predetermined height.
- FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 2 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 3 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 4 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 5 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 6 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention
- FIG. 7 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention.
- FIG. 8 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention.
- FIG. 9 is a view illustrating resistance drift of different semiconductor apparatuses including an embodiment of the present invention.
- FIG. 10 is an equipvalent circuit diagram illustrating a variable resistor of a semiconductor apparatus according to an embodiment of the present invention.
- FIG. 11 is a cross-sectional view illustrating a semiconductor apparatus according to another embodiment of the present invention.
- FIG. 12 is a perspective view illustrating a portion of a semiconductor apparatus according to an embodiment of the present invention.
- FIG. 13 is a perspective view illustrating a portion of a semiconductor apparatus according to another embodiment of the present invention.
- connection/coupled refers to one component not only directly coupling another component but also indirectly coupling another component through an intermediate component.
- a singular form may include a plural form, and vice versa, as long as it is not specifically mentioned.
- a semiconductor apparatus having resistance variable characteristics may include a lower electrode 30 , a variable resistor 60 , and an upper electrode 70 .
- the lower electrode 30 may be formed in a first insulating layer 20 , formed on a semiconductor substrate 10 , which is a base insulating layer.
- a switch (not shown) may be formed in the semiconductor substrate 10 and the first insulating layer 20 .
- the lower electrode 30 may include a doped polysilicon layer or a metal material having high resistivity.
- the variable resistor 60 may include a variable resistance layer 61 a and an insert layer 63 a.
- the variable resistance layer 61 a may be formed of a variable resistance material.
- the variable resistance material may include various materials, such as, a PCMO (Pr 1-x Ca x MnO 3 ) layer for a ReRAM, a chalcogenide layer for a PCRAM, a magnetic layer for a MRAM, a magnetization reversal device layer for a spin-transfer torque magnetoresistive RAM (STTMRAM), or a polymer layer for a polymer RAM (PoRAM).
- the material for the variable resistance layer is not limited thereto, and may include any material having variable resistance characteristics which are suitable for switching between different resistive states by applying a voltage or current.
- variable resistance material may include a phase-change material.
- the phase-change material may be a chalcogenide material, such as, GST (Ge—Sb—Te).
- GST GST
- the variable resistance layer 61 a including the phase-change material may be stabilized to either a crystalline state or an amorphous state by heat. This state change is responsible for the difference in resistive states.
- the variable resistance layer 61 a may be formed in a second insulating layer 40 and on the lower electrode 30 .
- the second insulating layer 40 may include a variable resistor region in which the variable resistor 60 is formed, and the variable resistor region may form of a hole (see 45 of FIG. 2 ) exposing the lower electrode 30 .
- the variable resistance layer 61 a may be formed by a thin film on an inner surface of the variable resistor region in the second insulating layer 40 .
- the insert layer 63 a may be formed in a space surrounded with the variable resistance layer 61 a. That is, when the variable resistance layer 61 a is formed in a thin film form in the hole 45 , a space may be formed in the variable resistance layer 61 a, and an insert material may be deposited in the empty space to form the insert layer 63 a.
- the insert layer 63 a may be formed to have substantially the same height as the variable resistance layer 61 a. A bottom of the insert layer 63 a may be located higher than that of the variable resistance layer 61 a.
- the insert layer 63 a may include a catalyst layer.
- the catalyst layer may include at least one of an aluminum nitride (AlN) layer, a boron nitride (BN) layer, an aluminum oxide (AlO) layer, a tantalum nitride (TaN) layer, a tungsten (W) layer, a tungsten nitride (WN) layer, a cobalt tungsten (CoW) layer, a nickel tungsten (NiW) layer, and an yttrium oxide layer.
- AlN aluminum nitride
- BN boron nitride
- AlO aluminum oxide
- TaN tantalum nitride
- W tungsten
- WN tungsten nitride
- CoW cobalt tungsten
- NiW nickel tungsten
- the upper electrode 70 may be formed on the variable resistance layer 61 a and the insert layer 63 a. Specifically, the upper electrode 70 may be formed to cover upper surfaces of the variable resistance layer 61 a and the insert layer 63 a and to surround a portion of a lateral surface of the variable resistance layer 61 a bordering the upper surface of the variable resistance layer 61 a.
- the insert layer 63 a is formed in the variable resistance layer 61 a which is formed by a thin film, and thus the variable resistance layer 61 a may be formed without defects such as voids or seams.
- FIGS. 2 to 8 A method for fabricating a semiconductor apparatus according to an embodiment of the present invention will be described with reference to FIGS. 2 to 8 .
- a base insulating layer 20 is formed on a semiconductor substrate 10 including a switching layer (not shown), and a contact hole 25 is formed by etching a predetermined portion of the base insulating layer 20 .
- a lower electrode 30 is formed by filling the contact hole 25 with a conductive material. The lower electrode 30 may be electrically coupled to the switching layer.
- An interlayer insulating layer 40 is formed on the semiconductor substrate on which the lower electrode 30 is formed.
- a hole 45 is formed to expose a surface of the lower electrode 30 by etching the interlayer insulating layer 40 .
- an insulating material is deposited on the semiconductor substrate in which the hole 45 is formed, to gap-fill the hole 45 .
- the insulating material is recessed by a predetermined thickness in such a manner that a gap-fill insulating layer 50 having a predetermined height is left in a lower portion of the hole 45 .
- the gap-fill insulating layer 50 may be a spin on dielectric (SOD) layer, but the material for the gap-fill insulating layer 50 is not limited thereto.
- a conductive material is deposited on the gap-fill insulating layer 50 then spacer-etched to form a first upper electrode 71 on an upper inner sidewall of the hole 45 .
- the first upper electrode 71 functions to surround a portion of a lateral surface of a variable resistance layer 61 a to be described later.
- variable resistance material 61 is deposited in the hole 45 in which the first upper electrode 71 is left.
- the variable resistance material 61 may be deposited in a thin film form on an inner surface of the hole 45 through an atomic layer deposition (ALD) method.
- ALD atomic layer deposition
- the variable resistance material 61 may be deposited in a temperature range of 200 to 400° C.
- the ALD-variable resistance material 61 may have an amorphous phase.
- variable resistance material 61 As the variable resistance material 61 is deposited in a thin film form in the hole 45 , an empty space 61 b may be formed in the variable resistance material 61 .
- an insert material 63 is deposited in the empty space (see 61 b of FIG. 5 ) of the variable resistance material 61 .
- the insert material 63 may be deposited through an ALD method.
- the insert material 63 may include at least one of an aluminum nitride (AIN) layer, a boron nitride (BN) layer, an aluminum oxide (AlO) layer, a tantalum nitride (TaN) layer, a tungsten (W) layer, a tungsten nitride (WN) layer, a cobalt tungsten (CoW) layer, a nickel tungsten (NiW) layer, and an yttrium oxide layer.
- AIN aluminum nitride
- BN boron nitride
- AlO aluminum oxide
- TaN tantalum nitride
- W tungsten
- WN tungsten nitride
- CoW cobalt tungsten
- NiW nickel tungs
- variable resistance material 61 and the insert material 63 are etched back to a predetermined height to form a region for an upper electrode (see 70 of FIG. 8 ) as well as a variable resistor 60 including the variable resistance layer 61 a and an insert layer 63 a.
- a second upper electrode 73 is formed through a process of gap-filling a region from which the variable resistance material 61 and the insert material 63 were etched back in FIG. 7 , with a conductive material, and planarizing the conductive material.
- the upper electrode 70 may include a second upper electrode 73 together with a first upper electrode 71 , which was previously formed. That is, the upper electrode 70 may include the first electrode 71 surrounding a portion of a lateral surface of the variable resistance layer 61 a and bordering an upper surface thereof, and the second upper electrode 73 covering the upper surfaces of the variable resistance layer 61 a and the insert layer 63 a.
- contact area between the upper electrode 70 and the variable resistor 60 is increased, contact resistance between the upper electrode 70 and the variable resistor 60 may be reduced, thus current efficiency may be improved.
- (a) indicates resistance drift of a conventional variable resistance layer, that is, resistance change over time
- (b) indicates resistance drift of a conventional insert layer
- (c) indicates resistance drift of the variable resistor (see 60 of FIG. 1 ) according to an embodiment of the present invention.
- variable resistor 60 including the variable resistance layer and the insert layer
- the resistance of the variable resistor may be represented as the sum of resistances of parallel resistors in a read operation. Therefore, the resistance drift (c) of the semiconductor apparatus in the embodiment of the present invention may be improved compared to a semiconductor apparatus having only a variable resistance layer.
- a semiconductor apparatus may include a lower electrode 30 , a variable resistor 160 , and an upper electrode 70 .
- the lower electrode 30 and the upper electrode 70 are the same as the lower electrode 30 and the upper electrode 70 illustrated in FIG. 1 , and thus a detailed description thereof will be omitted.
- the variable resistor 160 may include an insert layer 163 and a variable resistance layer 161 .
- the insert layer 163 in the embodiment may be formed on an inner sidewall of a hole (not shown) formed in a second insulating layer 40 in a thin film form and, specifically, only on the inner sidewall of the hole.
- the surfactant layer 163 may be formed on the inner sidewall of the hole.
- the insert layer 163 may be formed through a process of forming a surfactant material in thin film form in the hole, followed by removing a portion of the insert material on the bottom of the hole through an etch back method.
- the variable resistance layer 161 may be formed to fill the inside of the hole surrounded with the insert layer 163 . That is, the insert layer 163 surrounds a lateral surface of the variable resistance layer 161 .
- variable resistor 160 may be heat-treated during the process for fabricating the semiconductor apparatus.
- the insert layer 163 may react with the variable resistance layer 161 , thus the variable resistance layer 161 may be densely formed without defects.
- variable resistance layer 163 is in direct contact with the lower electrode 30 , and thus voltage drop, which could occur through the insert layer 163 interposed between the variable resistance layer 161 and the lower electrode 30 , may be avoided.
- variable resistance layer may be represented as the sum of resistance of parallel resistors in read operation, and the resistance of the variable resistance layer changes slightly over time.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
A semiconductor apparatus includes a variable resistor including a variable resistance layer, which is formed to surround on an inner surface of a resistive region, and an insert layer which is formed in the variable resistance layer and has a resistivity being different from that of the variable resistance layer.
Description
- This application claims priority under 35 U.S.C. 119(a) to Korean application No. 10-2014-0077504, filed on Jun. 24, 2014, which is incorporated by reference in its entirety.
- 1. Technical Field
- Various embodiments of the inventive concept relate to a semiconductor apparatus having variable resistance characteristics, and a method for fabricating the same.
- 2. Related Art
- With the rapid development of mobile and digital information communication and the consumer-electronics industry, studies on existing electronic charge-controlled devices have encountered limitations. Thus, new functional memory devices other than the existing electronic charge-controlled devices need to be developed. In particular, next-generation memory devices with large capacity, ultra-high speed, and ultra-low power consumption need to be developed to satisfy the demand of large capacity memories in main information apparatuses.
- Variable resistive memory devices, which use resistive properties as a memory medium, have been suggested as the next-generation of memory devices. Typical examples of variable resistance memory devices are resistive random access memories (ReRAMs), phase-change RAMs (PCRAMs), magneto-resistive RAMs (MRAMs), and spin-transfer torque magnetoresistive RAMs (STTMRAMs).
- Each of the variable resistive memory devices may include a switch and a resistor, and store data “0” or “1” according to the state of the resistor.
- In particular, the PCRAM may include a phase-change material which is stabilized to either a crystalline state or an amorphous state by heat and has a switching characteristic between the different resistive states. For example, the phase-change material may be a chalcogenide material, such as germanium-antimony-tellurium (Ge—Sb—Te, GST).
- A resistance of the conventional resistive element, such as a variable resistance layer, increases over time. Thus, there is high demand for a method for avoiding the resistance of the variable resistance layer increase over time.
- According to an embodiment of the present invention, a semiconductor apparatus may include a variable resistor including a variable resistance layer, which is formed to surround on an inner surface of a resistive region, and an insert layer which is formed in the variable resistance layer and has a resistivity being different from that of the variable resistance layer.
- According to an embodiment of the present invention a method for fabricating a semiconductor apparatus may include forming a resistive region, forming a variable resistor in the resistive region. The forming of the variable resistor includes forming a variable resistance material on an inner surface of the resistive region, forming an insert material has a resistivity being different from that of the variable resistance material and is in the variable resistance material and forming a variable resistance layer and an insert layer by etching back the variable resistance material and the insert material to a predetermined height.
- These and other features, aspects, and embodiments are described below.
- The above and other aspects, features and advantages of the subject matter of the present disclosure will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 is a cross-sectional view illustrating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 2 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 3 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 4 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 5 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 6 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 7 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 8 is a cross-sectional view illustrating a method for fabricating a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 9 is a view illustrating resistance drift of different semiconductor apparatuses including an embodiment of the present invention; -
FIG. 10 is an equipvalent circuit diagram illustrating a variable resistor of a semiconductor apparatus according to an embodiment of the present invention; -
FIG. 11 is a cross-sectional view illustrating a semiconductor apparatus according to another embodiment of the present invention; -
FIG. 12 is a perspective view illustrating a portion of a semiconductor apparatus according to an embodiment of the present invention; and -
FIG. 13 is a perspective view illustrating a portion of a semiconductor apparatus according to another embodiment of the present invention. - Exemplary embodiments will be described in greater detail with reference to the accompanying drawings. Variations in the shapes of the illustrations as a result of, for example, manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments should not be construed as limited to the particular shapes illustrated, but may include deviations in shapes that result, for example, from manufacturing and even design. In the drawings, lengths, widths, and heights of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements. It is also understood that when a layer is referred to as being “on” another layer or substrate, it may be directly on the layer or substrate, or intervening layers may be present. It is also noted that in this specification, “connected/coupled” refers to one component not only directly coupling another component but also indirectly coupling another component through an intermediate component. In addition, a singular form may include a plural form, and vice versa, as long as it is not specifically mentioned.
- The present invention is described herein through the use of preferred embodiments. However, the present invention should not be construed as limited to the disclosed embodiments. It should be appreciated by those of ordinary skill in the art that changes may be made to these exemplary embodiments without departing from the principles and spirit of the present invention. Finally, in this document, all “embodiment(s)” refer to embodiments of the present invention or the disclosed inventive concept, unless stated otherwise.
- Referring to
FIGS. 1 and 11 , a semiconductor apparatus having resistance variable characteristics may include alower electrode 30, avariable resistor 60, and anupper electrode 70. - The
lower electrode 30 may be formed in a firstinsulating layer 20, formed on asemiconductor substrate 10, which is a base insulating layer. A switch (not shown) may be formed in thesemiconductor substrate 10 and the firstinsulating layer 20. Thelower electrode 30 may include a doped polysilicon layer or a metal material having high resistivity. - The
variable resistor 60 may include avariable resistance layer 61 a and aninsert layer 63 a. - The
variable resistance layer 61 a may be formed of a variable resistance material. The variable resistance material may include various materials, such as, a PCMO (Pr1-xCaxMnO3) layer for a ReRAM, a chalcogenide layer for a PCRAM, a magnetic layer for a MRAM, a magnetization reversal device layer for a spin-transfer torque magnetoresistive RAM (STTMRAM), or a polymer layer for a polymer RAM (PoRAM). However, the material for the variable resistance layer is not limited thereto, and may include any material having variable resistance characteristics which are suitable for switching between different resistive states by applying a voltage or current. - For example, the variable resistance material may include a phase-change material. The phase-change material may be a chalcogenide material, such as, GST (Ge—Sb—Te). The
variable resistance layer 61 a including the phase-change material may be stabilized to either a crystalline state or an amorphous state by heat. This state change is responsible for the difference in resistive states. - The
variable resistance layer 61 a may be formed in a secondinsulating layer 40 and on thelower electrode 30. The secondinsulating layer 40 may include a variable resistor region in which thevariable resistor 60 is formed, and the variable resistor region may form of a hole (see 45 ofFIG. 2 ) exposing thelower electrode 30. Thevariable resistance layer 61 a may be formed by a thin film on an inner surface of the variable resistor region in the second insulatinglayer 40. - The
insert layer 63 a may be formed in a space surrounded with thevariable resistance layer 61 a. That is, when thevariable resistance layer 61 a is formed in a thin film form in thehole 45, a space may be formed in thevariable resistance layer 61 a, and an insert material may be deposited in the empty space to form theinsert layer 63 a. Theinsert layer 63 a may be formed to have substantially the same height as thevariable resistance layer 61 a. A bottom of theinsert layer 63 a may be located higher than that of thevariable resistance layer 61 a. - The
insert layer 63 a may include a catalyst layer. The catalyst layer may include at least one of an aluminum nitride (AlN) layer, a boron nitride (BN) layer, an aluminum oxide (AlO) layer, a tantalum nitride (TaN) layer, a tungsten (W) layer, a tungsten nitride (WN) layer, a cobalt tungsten (CoW) layer, a nickel tungsten (NiW) layer, and an yttrium oxide layer. - The
upper electrode 70 may be formed on thevariable resistance layer 61 a and theinsert layer 63 a. Specifically, theupper electrode 70 may be formed to cover upper surfaces of thevariable resistance layer 61 a and theinsert layer 63 a and to surround a portion of a lateral surface of thevariable resistance layer 61 a bordering the upper surface of thevariable resistance layer 61 a. - In the semiconductor apparatus having the above-described structure, the
insert layer 63 a is formed in thevariable resistance layer 61 a which is formed by a thin film, and thus thevariable resistance layer 61 a may be formed without defects such as voids or seams. - A method for fabricating a semiconductor apparatus according to an embodiment of the present invention will be described with reference to
FIGS. 2 to 8 . - Referring to
FIG. 2 , abase insulating layer 20 is formed on asemiconductor substrate 10 including a switching layer (not shown), and acontact hole 25 is formed by etching a predetermined portion of thebase insulating layer 20. Alower electrode 30 is formed by filling thecontact hole 25 with a conductive material. Thelower electrode 30 may be electrically coupled to the switching layer. - An interlayer insulating
layer 40 is formed on the semiconductor substrate on which thelower electrode 30 is formed. Ahole 45 is formed to expose a surface of thelower electrode 30 by etching theinterlayer insulating layer 40. - Referring to
FIG. 3 , an insulating material is deposited on the semiconductor substrate in which thehole 45 is formed, to gap-fill thehole 45. The insulating material is recessed by a predetermined thickness in such a manner that a gap-fill insulating layer 50 having a predetermined height is left in a lower portion of thehole 45. The gap-fill insulating layer 50 may be a spin on dielectric (SOD) layer, but the material for the gap-fill insulating layer 50 is not limited thereto. Through the recess process on the gap-fill insulating layer 50, an upper sidewall of thehole 45 is exposed. - Referring to
FIG. 4 , a conductive material is deposited on the gap-fill insulating layer 50 then spacer-etched to form a firstupper electrode 71 on an upper inner sidewall of thehole 45. The firstupper electrode 71 functions to surround a portion of a lateral surface of avariable resistance layer 61 a to be described later. - Referring to
FIG. 5 , the gap-fill insulating layer 50 shown inFIG. 4 , is removed and avariable resistance material 61 is deposited in thehole 45 in which the firstupper electrode 71 is left. In the process of forming thevariable resistance material 61, thevariable resistance material 61 may be deposited in a thin film form on an inner surface of thehole 45 through an atomic layer deposition (ALD) method. For example, thevariable resistance material 61 may be deposited in a temperature range of 200 to 400° C. The ALD-variable resistance material 61 may have an amorphous phase. - As the
variable resistance material 61 is deposited in a thin film form in thehole 45, an empty space 61 b may be formed in thevariable resistance material 61. - Referring to
FIG. 6 , aninsert material 63 is deposited in the empty space (see 61 b ofFIG. 5 ) of thevariable resistance material 61. Theinsert material 63 may be deposited through an ALD method. Theinsert material 63 may include at least one of an aluminum nitride (AIN) layer, a boron nitride (BN) layer, an aluminum oxide (AlO) layer, a tantalum nitride (TaN) layer, a tungsten (W) layer, a tungsten nitride (WN) layer, a cobalt tungsten (CoW) layer, a nickel tungsten (NiW) layer, and an yttrium oxide layer. - Referring to
FIG. 7 , thevariable resistance material 61 and theinsert material 63 are etched back to a predetermined height to form a region for an upper electrode (see 70 ofFIG. 8 ) as well as avariable resistor 60 including thevariable resistance layer 61 a and aninsert layer 63 a. - Referring to
FIG. 8 , after thevariable resistor 60 is formed, a secondupper electrode 73 is formed through a process of gap-filling a region from which thevariable resistance material 61 and theinsert material 63 were etched back inFIG. 7 , with a conductive material, and planarizing the conductive material. Theupper electrode 70 may include a secondupper electrode 73 together with a firstupper electrode 71, which was previously formed. That is, theupper electrode 70 may include thefirst electrode 71 surrounding a portion of a lateral surface of thevariable resistance layer 61 a and bordering an upper surface thereof, and the secondupper electrode 73 covering the upper surfaces of thevariable resistance layer 61 a and theinsert layer 63 a. As the contact area between theupper electrode 70 and thevariable resistor 60 is increased, contact resistance between theupper electrode 70 and thevariable resistor 60 may be reduced, thus current efficiency may be improved. - Referring to
FIG. 9 , (a) indicates resistance drift of a conventional variable resistance layer, that is, resistance change over time, (b) indicates resistance drift of a conventional insert layer, and (c) indicates resistance drift of the variable resistor (see 60 ofFIG. 1 ) according to an embodiment of the present invention. - It can be seen that the resistance of the conventional variable resistance layer (a) increases over time, and the resistance of the insert layer (b) changes slightly over time.
- In the
variable resistor 60 including the variable resistance layer and the insert layer, when the variable resistor includes a fixed resistor such as the insert layer, the resistance of the variable resistor may be represented as the sum of resistances of parallel resistors in a read operation. Therefore, the resistance drift (c) of the semiconductor apparatus in the embodiment of the present invention may be improved compared to a semiconductor apparatus having only a variable resistance layer. - Referring to
FIGS. 10 and 12 , a semiconductor apparatus may include alower electrode 30, avariable resistor 160, and anupper electrode 70. Thelower electrode 30 and theupper electrode 70 are the same as thelower electrode 30 and theupper electrode 70 illustrated in FIG.1, and thus a detailed description thereof will be omitted. - The
variable resistor 160 may include aninsert layer 163 and avariable resistance layer 161. Theinsert layer 163 in the embodiment may be formed on an inner sidewall of a hole (not shown) formed in a second insulatinglayer 40 in a thin film form and, specifically, only on the inner sidewall of the hole. Thesurfactant layer 163 may be formed on the inner sidewall of the hole. Theinsert layer 163 may be formed through a process of forming a surfactant material in thin film form in the hole, followed by removing a portion of the insert material on the bottom of the hole through an etch back method. - The
variable resistance layer 161 may be formed to fill the inside of the hole surrounded with theinsert layer 163. That is, theinsert layer 163 surrounds a lateral surface of thevariable resistance layer 161. - The
variable resistor 160 may be heat-treated during the process for fabricating the semiconductor apparatus. In the heat-treatment process, theinsert layer 163 may react with thevariable resistance layer 161, thus thevariable resistance layer 161 may be densely formed without defects. - Since the
insert layer 163 has the above-described structure, thevariable resistance layer 163 is in direct contact with thelower electrode 30, and thus voltage drop, which could occur through theinsert layer 163 interposed between thevariable resistance layer 161 and thelower electrode 30, may be avoided. - As described above, in the semiconductor apparatus according to the embodiment of the present invention, as a variable resistor includes a variable resistance layer and an insert layer, the variable resistance layer may be represented as the sum of resistance of parallel resistors in read operation, and the resistance of the variable resistance layer changes slightly over time.
- The above embodiments of the present invention are illustrative and not imitative. Various alternatives and equivalents are possible. The invention is not limited by the embodiments described herein. Nor is the invention limited to any specific type of semiconductor device. Other additions, subtractions, or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
Claims (10)
1-7. (canceled)
8. A method for fabricating a semiconductor apparatus, the method comprising:
forming a resistive region;
forming a variable resistor in the resistive region,
wherein the forming of the variable resistor includes:
forming a variable resistance material on an inner surface of the resistive region;
forming an insert material has a resistivity being different from that of the variable resistance material and is in the variable resistance material; and
forming a variable resistance layer and an insert layer by etching back the variable resistance material and the insert material to a predetermined height.
9. The method of claim 8 , wherein the forming of the resistive region includes:
forming a lower electrode on a semiconductor substrate;
forming an interlayer insulating layer on the semiconductor substrate; and
etching the interlayer insulating layer to form a hole exposing the lower electrode.
10. The method of claim 8 , wherein the variable resistance material is deposited through an atomic layer deposition (ALD) method.
11. The method of claim 8 , wherein the insert material is deposited through an ALD method.
12. The method of claim 9 , further comprising, between the forming of the hole and the forming of the variable resistor, forming a first upper electrode on a sidewall of the hole.
13. The method of claim 12 , wherein the forming of the first upper electrode includes:
forming a gap-fill insulating layer in the hole;
forming the first upper electrode, which is located in the sidewall of the hole and on the gap-fill insulating layer; and
removing the gap-fill insulating layer.
14. The method of claim 13 , wherein the variable resistor is formed in the hole from which the gap-fill insulating layer is removed.
15. The method of claim 13 , further comprising, after the forming of the variable resistance layer and insert layer, forming a second upper electrode on the variable resistance layer and the insert layer.
16. The method of claim 8 , the resistance of the variable resistor may be represented as the sum of resistances of parallel resistors in a read operation.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/423,201 US20170148985A1 (en) | 2014-06-24 | 2017-02-02 | Semiconductor apparatus and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2014-0077504 | 2014-06-24 | ||
KR1020140077504A KR20160000299A (en) | 2014-06-24 | 2014-06-24 | Semiconductor apparatus and method for fabricating of the semiconductor apparatus |
US14/600,944 US9601691B2 (en) | 2014-06-24 | 2015-01-20 | Semiconductor apparatus and method for fabricating the same |
US15/423,201 US20170148985A1 (en) | 2014-06-24 | 2017-02-02 | Semiconductor apparatus and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/600,944 Division US9601691B2 (en) | 2014-06-24 | 2015-01-20 | Semiconductor apparatus and method for fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20170148985A1 true US20170148985A1 (en) | 2017-05-25 |
Family
ID=54870385
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/600,944 Active US9601691B2 (en) | 2014-06-24 | 2015-01-20 | Semiconductor apparatus and method for fabricating the same |
US15/423,201 Abandoned US20170148985A1 (en) | 2014-06-24 | 2017-02-02 | Semiconductor apparatus and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/600,944 Active US9601691B2 (en) | 2014-06-24 | 2015-01-20 | Semiconductor apparatus and method for fabricating the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US9601691B2 (en) |
KR (1) | KR20160000299A (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2021048159A (en) | 2019-09-17 | 2021-03-25 | キオクシア株式会社 | Semiconductor storage device |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090230378A1 (en) * | 2008-03-11 | 2009-09-17 | Samsung Electronics Co., Ltd. | Resistive memory devices |
US20100003767A1 (en) * | 2008-07-03 | 2010-01-07 | Sang-Hoon Cho | Magnetic tunnel junction device, memory cell having the same, and method for fabricating the same |
US20110220861A1 (en) * | 2008-10-30 | 2011-09-15 | Atsushi Himeno | Nonvolatile semiconductor memory device and manufacturing method thereof |
US20120068136A1 (en) * | 2010-09-17 | 2012-03-22 | Samsung Electronics Co., Ltd. | Phase Change Memory Device, Storage System Having the Same and Fabricating Method Thereof |
US20130175622A1 (en) * | 2012-01-11 | 2013-07-11 | International Business Machines Corporation | Electrical isolation structures for ultra-thin semiconductor-on-insulator devices |
US20150129827A1 (en) * | 2013-11-08 | 2015-05-14 | Industrial Technology Research Institute | Via structure, memory array structure, three-dimensional resistance memory and method of forming the same |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009044769A1 (en) * | 2007-10-02 | 2009-04-09 | Ulvac, Inc. | Chalcogenide film and method for producing the same |
KR20110035784A (en) | 2009-09-30 | 2011-04-06 | 주식회사 하이닉스반도체 | Phase change memory device manufacturing method |
DE102010061572A1 (en) * | 2009-12-29 | 2011-07-14 | Samsung Electronics Co., Ltd., Kyonggi | Phase change structure, method of forming a phase change layer, phase change memory device, and method of manufacturing a phase change memory device |
KR20110090583A (en) * | 2010-02-04 | 2011-08-10 | 삼성전자주식회사 | Phase change memory device and forming method thereof |
US9029825B2 (en) * | 2010-06-16 | 2015-05-12 | Nec Corporation | Semiconductor device and manufacturing method for semiconductor device |
US20130140515A1 (en) * | 2011-02-23 | 2013-06-06 | Yoshio Kawashima | Nonvolatile memory element and method of manufacturing the same |
US20120267601A1 (en) | 2011-04-22 | 2012-10-25 | International Business Machines Corporation | Phase change memory cells with surfactant layers |
JP2015082545A (en) * | 2013-10-22 | 2015-04-27 | マイクロンメモリジャパン株式会社 | Resistance change element |
-
2014
- 2014-06-24 KR KR1020140077504A patent/KR20160000299A/en not_active Withdrawn
-
2015
- 2015-01-20 US US14/600,944 patent/US9601691B2/en active Active
-
2017
- 2017-02-02 US US15/423,201 patent/US20170148985A1/en not_active Abandoned
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090230378A1 (en) * | 2008-03-11 | 2009-09-17 | Samsung Electronics Co., Ltd. | Resistive memory devices |
US20100003767A1 (en) * | 2008-07-03 | 2010-01-07 | Sang-Hoon Cho | Magnetic tunnel junction device, memory cell having the same, and method for fabricating the same |
US20110220861A1 (en) * | 2008-10-30 | 2011-09-15 | Atsushi Himeno | Nonvolatile semiconductor memory device and manufacturing method thereof |
US20120068136A1 (en) * | 2010-09-17 | 2012-03-22 | Samsung Electronics Co., Ltd. | Phase Change Memory Device, Storage System Having the Same and Fabricating Method Thereof |
US20130175622A1 (en) * | 2012-01-11 | 2013-07-11 | International Business Machines Corporation | Electrical isolation structures for ultra-thin semiconductor-on-insulator devices |
US20150129827A1 (en) * | 2013-11-08 | 2015-05-14 | Industrial Technology Research Institute | Via structure, memory array structure, three-dimensional resistance memory and method of forming the same |
Non-Patent Citations (1)
Title |
---|
"Resistors in Series and in Parallel", University of Texas, http://farside.ph.utexas.edu/teaching/302l/lectures/node58.html (2007) (Year: 2007) * |
Also Published As
Publication number | Publication date |
---|---|
KR20160000299A (en) | 2016-01-04 |
US9601691B2 (en) | 2017-03-21 |
US20150372059A1 (en) | 2015-12-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10424732B2 (en) | Fin selector with gated RRAM | |
US11031435B2 (en) | Memory device containing ovonic threshold switch material thermal isolation and method of making the same | |
US7473921B2 (en) | Nonvolatile memory cell with concentric phase change material formed around a pillar arrangement | |
US8426967B2 (en) | Scaled-down phase change memory cell in recessed heater | |
US9698202B2 (en) | Parallel bit line three-dimensional resistive random access memory | |
US10454028B2 (en) | Semiconductor devices including a plurality of stacked cell structures | |
US10468594B2 (en) | Variable resistance memory devices | |
CN103165662B (en) | Resistive memory device and method of manufacturing the same | |
CN110690344A (en) | Phase change memory structure | |
CN103165638A (en) | Stack type semiconductor memory device | |
CN101447502A (en) | Non-volatile memory devices and methods of fabricating and using the same | |
KR20130077374A (en) | Resistance variable memory device and method for fabricating the same | |
KR20140014798A (en) | Resistance variable memory device and method for manufacturing the same | |
TWI678822B (en) | Resistive memory device and fabrication method thereof | |
US20080173860A1 (en) | Phase change memory device and method of fabricating the same | |
CN107274927B (en) | Phase change memory element and its application | |
US20170148985A1 (en) | Semiconductor apparatus and method for fabricating the same | |
CN110176471B (en) | Cross-point array device and method of manufacturing the same | |
US9502648B2 (en) | Semiconductor apparatus with variable resistor having tapered double-layered sidewall spacers and method for fabricating the same | |
US10700127B2 (en) | Semiconductor memory device | |
US20160225983A1 (en) | Resistive memory device with ring-shaped metal oxide on top surfaces of ring-shaped metal layer and barrier layer | |
US8859385B1 (en) | Method of fabricating semiconductor device | |
US9583706B2 (en) | Semiconductor apparatus and method for fabricating the same | |
CN113270545A (en) | Phase change memory and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PARK, HAE CHAN;REEL/FRAME:041605/0694 Effective date: 20170116 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |