US20170084454A1 - Uniform height tall fins with varying silicon germanium concentrations - Google Patents
Uniform height tall fins with varying silicon germanium concentrations Download PDFInfo
- Publication number
- US20170084454A1 US20170084454A1 US14/856,930 US201514856930A US2017084454A1 US 20170084454 A1 US20170084454 A1 US 20170084454A1 US 201514856930 A US201514856930 A US 201514856930A US 2017084454 A1 US2017084454 A1 US 2017084454A1
- Authority
- US
- United States
- Prior art keywords
- fin
- silicon
- germanium
- layer
- soi
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02658—Pretreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3085—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by their behaviour during the process, e.g. soluble masks, redeposited masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
- H01L21/3247—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering for altering the shape, e.g. smoothing the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
- H01L21/76283—Lateral isolation by refilling of trenches with dielectric material
-
- H01L29/0649—
-
- H01L29/161—
-
- H01L29/66795—
-
- H01L29/785—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/011—Manufacture or treatment comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
- H10D86/215—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI comprising FinFETs
Definitions
- the present invention relates to metal-oxide-semiconductor field-effect transistors (MOSFET), and more specifically, to fin-type field-effect transistors (FinFET).
- MOSFET metal-oxide-semiconductor field-effect transistors
- FinFET fin-type field-effect transistors
- the MOSFET is a transistor used for amplifying or switching electronic signals.
- the MOSFET has a source, a drain, and a metal oxide gate electrode.
- the metal gate is electrically insulated from the main semiconductor n-channel or p-channel by a thin layer of insulating material, for example, silicon dioxide or glass, which makes the input resistance of the MOSFET relatively high.
- the gate voltage controls whether the path from drain to source is an open circuit (“off”) or a resistive path (“on”).
- the FinFET is a type of MOSFET.
- the FinFET is a double-gate silicon-on-insulator (SOI) device that mitigates the effects of short channels and reduces drain-induced barrier lowering.
- SOI silicon-on-insulator
- the “fin” refers to the narrow channel between source and drain regions.
- a thin insulating oxide layer on either side of the fin separates the fin from the gate.
- a method of making a semiconductor device includes forming a first fin in a first semiconducting material layer disposed over a substrate, the first semiconducting material layer including an element in a first concentration; and forming a second fin in a second semiconducting material layer disposed over the substrate and adjacent to the first semiconducting material layer, the second semiconducting material layer including the element in a second concentration; wherein the first concentration is different than the second concentration.
- a method of making a semiconductor device includes etching trenches in a semiconducting material disposed over a substrate to form a first active area and a second active area in the semiconducting material, the first active area being adjacent to the second active area; recessing the semiconducting material of the first active area and the second active area to different depths; growing a first epitaxial layer over the semiconducting material of the first active area and a second epitaxial layer over the semiconducting material of the second active area, the first epitaxial layer and the second epitaxial layer comprising a common element; performing a thermal mixing process to merge the first epitaxial layer with the semiconducting material of the first active area, distribute the common element of the first epitaxial layer within the semiconducting material of the first active area, and form a first merged active area comprising the first epitaxial layer and the semiconducting material of the first active area; and to merge the second epitaxial layer with the semiconducting material of the second active
- a semiconductor device includes a first fin disposed over a substrate, the first fin including a semiconductor material including an element in a first concentration; and a second fin disposed over the substrate and adjacent to the first fin, the second fin including a semiconductor material including the element in a second concentration; wherein the first concentration is different than the second concentration.
- FIGS. 1-7 illustrate an exemplary method of making semiconductor devices according to various embodiments, in which:
- FIG. 1 is a cross-sectional side view of a buried oxide (BOX) layer and silicon-on-insulator (SOI) disposed over a substrate;
- BOX buried oxide
- SOI silicon-on-insulator
- FIG. 2 is a cross-sectional side view after forming shallow trench isolation (STI) regions within the SOI to form two SOI regions that form active areas;
- STI shallow trench isolation
- FIG. 3 is a cross-sectional side view after recessing the two SOI regions to different depths
- FIG. 4A is a cross-sectional side view after growing epitaxial layers over the two SOI regions
- FIG. 4B is a cross-sectional side view after planarizing the epitaxial layers
- FIG. 5 is a cross-sectional side view after disposing a hard mask layer over the epitaxial layers
- FIG. 6 is a cross-sectional side view after thermal mixing to substantially uniformly distribute the epitaxial elements in the active regions.
- FIG. 7 is a cross-sectional side view after forming fins.
- fins may be used to improve device current densities. Fins including silicon germanium (SiGe) are also used to improve performance. Some applications, such as system-on-chip (SoC) applications, use fins with different SiGe concentrations.
- SoC system-on-chip
- Vt Multiple threshold (Vt) technology, which utilizes transistors with multiple threshold voltages to optimize delay or power, is one technology used in SoC systems.
- Fully depleted devices, such as FinFET devices may use work function tuning to achieve different threshold voltages.
- channel doping may not be effective to accomplish the work function tuning, and the current integration scheme used to enable multiple threshold voltages is complex.
- various embodiments described herein provide a structure and process to provide multiple Vt devices having fins of substantially uniform height.
- the structure and methods described provide at least two transistors with tall, substantially uniform fins with varying SiGe concentrations.
- Embodiments of the inventive structure and methods provide multiple transistors, on the same chip, with fins having different threshold voltages.
- Like reference numerals refer to like elements across different embodiments.
- compositions comprising, “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion.
- a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
- invention or “present invention” are non-limiting terms and not intended to refer to any single aspect of the particular invention but encompass all possible aspects as described in the specification and the claims.
- the term “about” modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like.
- the term “about” means within 10% of the reported numerical value.
- the term “about” means within 5% of the reported numerical value.
- the term “about” means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
- FIG. 1 is a cross-sectional side view of a buried oxide (BOX) layer 102 and silicon-on-insulator (SOI) 103 disposed over a substrate 101 .
- the substrate 101 , BOX layer 102 , and SOI 103 form a SOI wafer.
- Non-limiting examples of suitable substrate 101 materials include Si (silicon), strained Si, SiC (silicon carbide), Ge (germanium), SiGe (silicon germanium), SiGeC (silicon-germanium-carbon), Si alloys, Ge alloys, GaAs (gallium arsenide), InAs (indium arsenide), InP (indium phosphide), or any combination thereof.
- the thickness of the substrate 101 generally varies and is not intended to be limited. In one aspect, the thickness of the substrate 101 is in a range from about 50 micrometers to about 2000 micrometers.
- the buried oxide (BOX) layer 102 is disposed over the substrate 101 .
- the BOX layer 102 is an oxide, for example silicon dioxide, or a nitride, for example, silicon nitride.
- the thickness of BOX layer 102 generally varies and is not intended to be limited. In one aspect, the thickness of the BOX layer 102 is in a range from about 10 nm to about 1000 nm.
- the SOI 103 is a semiconducting material that includes silicon or silicon germanium.
- the thickness of the SOI 103 generally varies and is not intended to be limited. In one aspect, the thickness of the SOI 103 is in a range from about 10 nm to about 1000 nm. In another aspect, the thickness of the SOI 103 is in a range from about 30 nm to about 100 nm.
- the SOI 103 may include more than one type of material, for example, semiconducting materials.
- the SOI 103 includes silicon for forming an NFET and silicon germanium for forming a PFET.
- the SOI 103 includes one type of material, for example, silicon for forming NFETS or silicon germanium for forming PFETs.
- FIG. 2 is a cross-sectional side view after forming shallow trench isolation (STI) regions 201 within the SOI 103 to form two discrete SOI regions, first SOI region 210 and second SOI region 211 .
- First SOI region 210 forms the active area of a first transistor (first active area).
- Second SOI region 211 forms the active area of a second transistor (second active area).
- the first and second transistors may be the same type (e.g., PFET transistors).
- the first and second SOI regions 210 , 211 include different semiconducting materials to form different transistors (e.g., an NFET and a PFET).
- the STI regions 201 will later function as a planarization stop, as shown in FIG. 4B described below.
- the STI regions 201 are isolation regions formed by etching trenches in the SOI 103 and then filling the trenches with, for example, silicon dioxide.
- Other suitable oxide materials may be deposited to form the STI regions 201 .
- suitable oxide materials for the STI regions 201 include silicon dioxide, tetraethylorthosilicate (TEOS) oxide, high aspect ratio plasma (HARP) oxide, silicon oxide, high temperature oxide (HTO), high density plasma (HDP) oxide, oxides formed by an atomic layer deposition (ALD) process, or any combination thereof.
- FIG. 3 is a cross-sectional side view after recessing the first and second SOI regions 210 , 211 .
- the first and second SOI regions 210 , 211 are recessed by different amounts (different depths) by removing different amounts of the SOI 103 .
- the first SOI region 210 is recessed to form a SOI 103 having a thickness 301 (first thickness) in a range from about 4 to about 100 nm. In some embodiments, the first SOI region 210 is recessed to form a SOI 103 having a thickness 301 in a range from about 6 to about 20 nm.
- the second SOI region 211 is recessed to form a SOI 103 having a thickness 302 (second thickness) in a range from about 10 to about 100 nm. In some embodiments, the second SOI region 211 is recessed to form a SOI 103 having a thickness 302 in a range from about 8 to about 30 nm.
- the first and second SOI regions 210 , 211 are recessed to different depths in active regions of different transistors by disposing a mask (not shown) over the either side (first or second SOI region 210 , 211 ) and etching the respective exposed SOI 103 that is uncovered by the mask.
- a mask may be disposed over the first SOI region 210 , followed by etching of the second SOI region 211 .
- a mask is disposed over the second SOI region 211 , followed by etching the first SOI region 210 .
- the mask is removed, and the un-etched SOI 103 (first or second SOI region 210 ) is covered by another mask (not shown).
- the respective uncovered SOI 103 is then etched, and the second mask is removed.
- the mask may be any suitable resist. Suitable resists include photoresists, electron-beam resists, ion-beam resists, X-ray resists, and etchant resists.
- the resist may a polymeric spin on material or a polymeric material.
- the mask may be removed by, for example, an ashing process.
- the etching process employed to recess the SOI 103 may be any suitable reactive ion etching (RIE) process.
- RIE reactive ion etching
- suitable etching processes include silicon etching methods selective to oxides.
- FIG. 4A is a cross-sectional side view after depositing an epitaxial layer 401 over the recessed SOI 103 of the first and second SOI regions 210 , 211 to form first epitaxial layer 410 and second epitaxial layer 411 .
- First SOI region 210 and second SOI region 410 form a first active region 420 of a first transistor.
- Second SOI region 211 and second epitaxial layer 411 form a second active region 421 of a second transistor.
- the first and second epitaxial layers 410 , 411 make up at least 40 atomic % (at. %) of the first and second active regions 420 , 421 , respectively. In some embodiments, the first and second epitaxial layers 410 , 411 make up from about 40 to about 70 at. % of the first and second active regions 420 , 421 , respectively. In other embodiments, the first and second epitaxial layers 410 , 411 make up from about 40 to about 90 at. % of the first and second active regions 420 , 421 , respectively.
- An epitaxial growth process is used to form the epitaxial layers 401 specifically over the SOI 103 .
- the epitaxial growth process is performed to grow a crystalline layer of silicon germanium onto the crystalline SOI 103 beneath.
- the underlying silicon of the SOI 103 acts as a seed crystal.
- Epitaxial layers 401 may be grown from gaseous or liquid precursors.
- a non-limiting example of a suitable material (element) for the epitaxial layers 401 includes silicon germanium.
- the silicon germanium may have a germanium content of about 40 to about 70 atomic % (at. %).
- the epitaxial layers 401 may be grown using a suitable growth process, for example, chemical vapor deposition (CVD) (liquid phase (LP) or reduced pressure chemical vapor deposition (RPCVD), vapor-phase epitaxy (VPE), molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), metal organic chemical vapor deposition (MOCVD), or other suitable processes.
- CVD chemical vapor deposition
- LP liquid phase
- RPCVD reduced pressure chemical vapor deposition
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- MOCVD metal organic chemical vapor deposition
- first and second epitaxial regions 410 , 411 are substantially the same because they will be formed concomitantly through the patterned mask. Because the thickness of the SOI 103 in the first and second SOI regions 210 , 211 is different, first and second epitaxial regions 410 , 411 will protrude over the STI regions 201 by different amounts.
- FIG. 4B is a cross-sectional side view after planarizing the epitaxial layers 401 .
- the planarizing process may include, for example, a chemical mechanical planarization (CMP) process.
- CMP chemical mechanical planarization
- FIG. 5 is a cross-sectional side view after disposing an optional insulating layer 501 (hard mask layer) over the epitaxial layers 401 .
- the insulating layer 501 prevents oxidation of the epitaxial layers 401 during the thermal mixing process (see FIG. 6 ) by forming a capping layer.
- the insulating layer 501 also maintains the shape of the surface of the epitaxial layers 401 by preventing surface rearrangement during thermal mixing annealing.
- the insulating layer should be thick enough to prevent oxygen from penetrating through to the epitaxial layers 401 .
- the insulating layer 501 includes a suitable insulating or hard mask material.
- suitable materials for the insulating layer 501 include silicon nitride, silicon oxide, silicon dioxide, aluminum oxide, or a combination thereof.
- the insulating layer 501 may be formed using a suitable deposition process, including, but not limited to CVD, PVD, plasma enhanced CVD, atomic layer deposition (ALD), evaporation, chemical solution deposition, or like processes.
- the thickness of the insulating layer 501 may generally vary and is not intended to be limited. In some embodiments, the thickness of the insulating layer 501 is in a range from about 20 to about 200 nm. In other embodiments, the thickness of the insulating layer 501 is in a range from about 50 to about 100 nm.
- FIG. 6 is a cross-sectional side view after thermal mixing to substantially uniformly distribute elements from the epitaxial layers 401 within first and second active regions 420 , 421 .
- Thermal mixing combines the composition of the first SOI region 210 with the first epitaxial layer 410 and the composition of the second SOI region 211 with the second epitaxial layer 411 to form merged active areas (first and second merged active areas). Because the first epitaxial layer 410 and the second epitaxial layer 411 have different thicknesses and make up different proportions of the total active regions (first and second active regions 420 , 421 ), the resulting final active regions (first active region 601 and second active region 602 ) include different elemental concentrations.
- First active region 601 includes more or less of at least one element (e.g., germanium).
- the first active region 601 and the second active region 602 include a common element.
- the common element is present in different concentrations in the first and second active regions 601 , 602 .
- Thermal mixing is a thermal diffusion process that is performed at a temperature sufficient enough to cause diffusion of germanium out of the epitaxial layers 401 and into the SOI 103 .
- the thermal mixing is performed at a temperature from about 700° C. to about 1300° C.
- the thermal mixing is performed at a temperature from about 1000° C. to about 1200° C.
- the thermal mixing is performed in the present of an inert ambient gas.
- inert gases include helium (He), argon (Ar), nitrogen (N 2 ), xenon (Xe), krypton (Kr), or neon (Ne), or any combination thereof.
- the thermal mixing process of the present application may be carried out for a variable period of time. In one example, the thermal mixing process is carried out for a time period from 2 minutes to about 5 hours, depending on thermal mixing temperature. In another embodiment, the thermal mixing process may be carried out for a time period from 5 minutes to about 30 minutes.
- the thermal mixing process of the present application may be carried out at a single targeted temperature, or various ramp and soak cycles using various ramp rates and soak times can be employed.
- first active region 601 and second active region 602 include different amounts of at least one element.
- first and second SOI regions 210 , 211 include silicon, and first and second epitaxial layers 410 , 411 include silicon germanium.
- the first and second active regions 601 include different amounts of germanium.
- first active region 601 includes a higher amount of germanium than second active region 602 .
- first active region 601 includes germanium in an amount in a range from about 20 at. % to about 60 at. % and silicon in an amount in a range from about 40 at. % to about 80 at. %.
- Second active region 602 includes germanium in an amount in a range from about 10 atomic percent to about 20 atomic percent and silicon in an amount in a range from about 80 at. % to about 90 at. %.
- FIG. 7 is a cross-sectional side view after forming fins in the first and second active regions 601 , 602 .
- First fins 701 are formed in the first active region 601 .
- Second fins 702 are formed in the second active region 602 .
- the first and second fins 601 , 602 have different elemental concentrations for forming two different transistors.
- first and second fins 601 , 602 include different concentrations of silicon germanium. First and second fins 601 , 602 have different threshold voltages.
- the insulating layer 501 is removed before patterning first and second fins 701 , 702 .
- the insulating layer is removing by employing an etching process, for example, a wet etching process.
- suitable methods for etching the insulating layer 501 include processes including aqueous hydrofluoric acid (HF) when the insulating layer 501 is silicon dioxide and hot phosphoric acid when the insulating layer 501 is silicon nitride.
- the STI regions 201 are recessed during fin formation, described below. Etching processes, for example, wet etching processes with aqueous HF, may also be used to recess the STI regions 201 .
- the first and second fins 601 , 602 may be formed in the first and second active regions 601 , 602 by a lithographic patterning and etching process.
- the first and second fins 601 , 602 have different threshold voltages due to the different elemental concentrations (e.g., different silicon germanium concentrations).
- a hard mask material (not shown) may be disposed over the first and second active regions 601 , 602 .
- the first and second fins 601 , 602 are formed by etching material from the first and second active regions 601 , 602 using a suitable etching process such as reactive ion etching (RIE).
- RIE reactive ion etching
- first and second fins 601 , 602 To form fins (first and second fins 601 , 602 ) with substantially uniform height, a sidewall image transfer (SIT) process is employed.
- the height of the first and second fins 601 , 602 generally varies, as it depends on the type of device, and is not intended to be limited. In one aspect, the height of the first and second fins 601 , 602 is in a range from about 20 nm to about 150 nm. In another aspect, the height of the first and second fins 601 , 602 is in a range from about 30 nm to about 80 nm. In some embodiments, the height of the first and second fins 601 , 602 is substantially the same.
- various embodiments described herein provide a structure and process to provide multiple Vt devices having fins of uniform height.
- the structure and methods described provide at least two transistors with tall, substantially uniform fins with varying elemental (e.g., SiGe) concentrations.
- Embodiments of the inventive structure and methods provide multiple transistors, on the same chip, with fins having different threshold voltages.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates to metal-oxide-semiconductor field-effect transistors (MOSFET), and more specifically, to fin-type field-effect transistors (FinFET).
- The MOSFET is a transistor used for amplifying or switching electronic signals. The MOSFET has a source, a drain, and a metal oxide gate electrode. The metal gate is electrically insulated from the main semiconductor n-channel or p-channel by a thin layer of insulating material, for example, silicon dioxide or glass, which makes the input resistance of the MOSFET relatively high. The gate voltage controls whether the path from drain to source is an open circuit (“off”) or a resistive path (“on”).
- The FinFET is a type of MOSFET. The FinFET is a double-gate silicon-on-insulator (SOI) device that mitigates the effects of short channels and reduces drain-induced barrier lowering. The “fin” refers to the narrow channel between source and drain regions. A thin insulating oxide layer on either side of the fin separates the fin from the gate.
- According to an embodiment, a method of making a semiconductor device includes forming a first fin in a first semiconducting material layer disposed over a substrate, the first semiconducting material layer including an element in a first concentration; and forming a second fin in a second semiconducting material layer disposed over the substrate and adjacent to the first semiconducting material layer, the second semiconducting material layer including the element in a second concentration; wherein the first concentration is different than the second concentration.
- According to another embodiment, a method of making a semiconductor device includes etching trenches in a semiconducting material disposed over a substrate to form a first active area and a second active area in the semiconducting material, the first active area being adjacent to the second active area; recessing the semiconducting material of the first active area and the second active area to different depths; growing a first epitaxial layer over the semiconducting material of the first active area and a second epitaxial layer over the semiconducting material of the second active area, the first epitaxial layer and the second epitaxial layer comprising a common element; performing a thermal mixing process to merge the first epitaxial layer with the semiconducting material of the first active area, distribute the common element of the first epitaxial layer within the semiconducting material of the first active area, and form a first merged active area comprising the first epitaxial layer and the semiconducting material of the first active area; and to merge the second epitaxial layer with the semiconducting material of the second active area, distribute the common element of the second epitaxial layer within the semiconducting material of the second active area, and form a second merged active area comprising the second epitaxial layer and the semiconducting material of the second active area, the first merged active area and the second merged active area comprising the common element in different concentrations; forming a first fin in the first merged active area; and forming a second fin in the second merged active area.
- Yet, according to another embodiment, a semiconductor device includes a first fin disposed over a substrate, the first fin including a semiconductor material including an element in a first concentration; and a second fin disposed over the substrate and adjacent to the first fin, the second fin including a semiconductor material including the element in a second concentration; wherein the first concentration is different than the second concentration.
- The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIGS. 1-7 illustrate an exemplary method of making semiconductor devices according to various embodiments, in which: -
FIG. 1 is a cross-sectional side view of a buried oxide (BOX) layer and silicon-on-insulator (SOI) disposed over a substrate; -
FIG. 2 is a cross-sectional side view after forming shallow trench isolation (STI) regions within the SOI to form two SOI regions that form active areas; -
FIG. 3 is a cross-sectional side view after recessing the two SOI regions to different depths; -
FIG. 4A is a cross-sectional side view after growing epitaxial layers over the two SOI regions; -
FIG. 4B is a cross-sectional side view after planarizing the epitaxial layers; -
FIG. 5 is a cross-sectional side view after disposing a hard mask layer over the epitaxial layers; -
FIG. 6 is a cross-sectional side view after thermal mixing to substantially uniformly distribute the epitaxial elements in the active regions; and -
FIG. 7 is a cross-sectional side view after forming fins. - As semiconductor device dimensions get smaller, taller fins may be used to improve device current densities. Fins including silicon germanium (SiGe) are also used to improve performance. Some applications, such as system-on-chip (SoC) applications, use fins with different SiGe concentrations.
- Multiple threshold (Vt) technology, which utilizes transistors with multiple threshold voltages to optimize delay or power, is one technology used in SoC systems. Fully depleted devices, such as FinFET devices, may use work function tuning to achieve different threshold voltages. However, channel doping may not be effective to accomplish the work function tuning, and the current integration scheme used to enable multiple threshold voltages is complex.
- Accordingly, various embodiments described herein provide a structure and process to provide multiple Vt devices having fins of substantially uniform height. The structure and methods described provide at least two transistors with tall, substantially uniform fins with varying SiGe concentrations. Embodiments of the inventive structure and methods provide multiple transistors, on the same chip, with fins having different threshold voltages. Like reference numerals refer to like elements across different embodiments.
- The following definitions and abbreviations are to be used for the interpretation of the claims and the specification. As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
- As used herein, the articles “a” and “an” preceding an element or component are intended to be nonrestrictive regarding the number of instances (i.e. occurrences) of the element or component. Therefore, “a” or “an” should be read to include one or at least one, and the singular word form of the element or component also includes the plural unless the number is obviously meant to be singular.
- As used herein, the terms “invention” or “present invention” are non-limiting terms and not intended to refer to any single aspect of the particular invention but encompass all possible aspects as described in the specification and the claims.
- As used herein, the term “about” modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like. In one aspect, the term “about” means within 10% of the reported numerical value. In another aspect, the term “about” means within 5% of the reported numerical value. Yet, in another aspect, the term “about” means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
- Turning now to the Figures,
FIGS. 1-7 illustrate an exemplary method of making semiconductor devices according to various embodiments.FIG. 1 is a cross-sectional side view of a buried oxide (BOX)layer 102 and silicon-on-insulator (SOI) 103 disposed over asubstrate 101. Thesubstrate 101,BOX layer 102, andSOI 103 form a SOI wafer. - Non-limiting examples of
suitable substrate 101 materials include Si (silicon), strained Si, SiC (silicon carbide), Ge (germanium), SiGe (silicon germanium), SiGeC (silicon-germanium-carbon), Si alloys, Ge alloys, GaAs (gallium arsenide), InAs (indium arsenide), InP (indium phosphide), or any combination thereof. - The thickness of the
substrate 101 generally varies and is not intended to be limited. In one aspect, the thickness of thesubstrate 101 is in a range from about 50 micrometers to about 2000 micrometers. - The buried oxide (BOX)
layer 102 is disposed over thesubstrate 101. TheBOX layer 102 is an oxide, for example silicon dioxide, or a nitride, for example, silicon nitride. The thickness ofBOX layer 102 generally varies and is not intended to be limited. In one aspect, the thickness of theBOX layer 102 is in a range from about 10 nm to about 1000 nm. - The
SOI 103 is a semiconducting material that includes silicon or silicon germanium. The thickness of theSOI 103 generally varies and is not intended to be limited. In one aspect, the thickness of theSOI 103 is in a range from about 10 nm to about 1000 nm. In another aspect, the thickness of theSOI 103 is in a range from about 30 nm to about 100 nm. - Depending on the type of device, the SOI 103 may include more than one type of material, for example, semiconducting materials. In an exemplary embodiment, the
SOI 103 includes silicon for forming an NFET and silicon germanium for forming a PFET. In other exemplary embodiments, theSOI 103 includes one type of material, for example, silicon for forming NFETS or silicon germanium for forming PFETs. -
FIG. 2 is a cross-sectional side view after forming shallow trench isolation (STI)regions 201 within theSOI 103 to form two discrete SOI regions,first SOI region 210 andsecond SOI region 211.First SOI region 210 forms the active area of a first transistor (first active area).Second SOI region 211 forms the active area of a second transistor (second active area). The first and second transistors may be the same type (e.g., PFET transistors). In other embodiments, the first andsecond SOI regions STI regions 201 will later function as a planarization stop, as shown inFIG. 4B described below. - The
STI regions 201 are isolation regions formed by etching trenches in theSOI 103 and then filling the trenches with, for example, silicon dioxide. Other suitable oxide materials may be deposited to form theSTI regions 201. Non-limiting examples of suitable oxide materials for theSTI regions 201 include silicon dioxide, tetraethylorthosilicate (TEOS) oxide, high aspect ratio plasma (HARP) oxide, silicon oxide, high temperature oxide (HTO), high density plasma (HDP) oxide, oxides formed by an atomic layer deposition (ALD) process, or any combination thereof. -
FIG. 3 is a cross-sectional side view after recessing the first andsecond SOI regions second SOI regions SOI 103. - The
first SOI region 210 is recessed to form aSOI 103 having a thickness 301 (first thickness) in a range from about 4 to about 100 nm. In some embodiments, thefirst SOI region 210 is recessed to form aSOI 103 having athickness 301 in a range from about 6 to about 20 nm. - The
second SOI region 211 is recessed to form aSOI 103 having a thickness 302 (second thickness) in a range from about 10 to about 100 nm. In some embodiments, thesecond SOI region 211 is recessed to form aSOI 103 having athickness 302 in a range from about 8 to about 30 nm. - The first and
second SOI regions second SOI region 210, 211) and etching the respective exposedSOI 103 that is uncovered by the mask. For example, a mask may be disposed over thefirst SOI region 210, followed by etching of thesecond SOI region 211. In another example, a mask is disposed over thesecond SOI region 211, followed by etching thefirst SOI region 210. The mask is removed, and the un-etched SOI 103 (first or second SOI region 210) is covered by another mask (not shown). The respectiveuncovered SOI 103 is then etched, and the second mask is removed. - The mask may be any suitable resist. Suitable resists include photoresists, electron-beam resists, ion-beam resists, X-ray resists, and etchant resists. The resist may a polymeric spin on material or a polymeric material. The mask may be removed by, for example, an ashing process.
- The etching process employed to recess the
SOI 103 may be any suitable reactive ion etching (RIE) process. Non-limiting examples of suitable etching processes include silicon etching methods selective to oxides. -
FIG. 4A is a cross-sectional side view after depositing anepitaxial layer 401 over the recessedSOI 103 of the first andsecond SOI regions first epitaxial layer 410 andsecond epitaxial layer 411.First SOI region 210 andsecond SOI region 410 form a firstactive region 420 of a first transistor.Second SOI region 211 andsecond epitaxial layer 411 form a secondactive region 421 of a second transistor. - The first and second
epitaxial layers active regions epitaxial layers active regions epitaxial layers active regions - An epitaxial growth process is used to form the
epitaxial layers 401 specifically over theSOI 103. The epitaxial growth process is performed to grow a crystalline layer of silicon germanium onto thecrystalline SOI 103 beneath. The underlying silicon of theSOI 103 acts as a seed crystal. Epitaxial layers 401 may be grown from gaseous or liquid precursors. A non-limiting example of a suitable material (element) for theepitaxial layers 401 includes silicon germanium. The silicon germanium may have a germanium content of about 40 to about 70 atomic % (at. %). - The
epitaxial layers 401 may be grown using a suitable growth process, for example, chemical vapor deposition (CVD) (liquid phase (LP) or reduced pressure chemical vapor deposition (RPCVD), vapor-phase epitaxy (VPE), molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), metal organic chemical vapor deposition (MOCVD), or other suitable processes. - The thickness of the first and second
epitaxial regions SOI 103 in the first andsecond SOI regions epitaxial regions STI regions 201 by different amounts. -
FIG. 4B is a cross-sectional side view after planarizing the epitaxial layers 401. The planarizing process may include, for example, a chemical mechanical planarization (CMP) process. -
FIG. 5 is a cross-sectional side view after disposing an optional insulating layer 501 (hard mask layer) over the epitaxial layers 401. The insulatinglayer 501 prevents oxidation of theepitaxial layers 401 during the thermal mixing process (seeFIG. 6 ) by forming a capping layer. The insulatinglayer 501 also maintains the shape of the surface of theepitaxial layers 401 by preventing surface rearrangement during thermal mixing annealing. The insulating layer should be thick enough to prevent oxygen from penetrating through to the epitaxial layers 401. - The insulating
layer 501 includes a suitable insulating or hard mask material. Non-limiting examples of suitable materials for the insulatinglayer 501 include silicon nitride, silicon oxide, silicon dioxide, aluminum oxide, or a combination thereof. The insulatinglayer 501 may be formed using a suitable deposition process, including, but not limited to CVD, PVD, plasma enhanced CVD, atomic layer deposition (ALD), evaporation, chemical solution deposition, or like processes. - The thickness of the insulating
layer 501 may generally vary and is not intended to be limited. In some embodiments, the thickness of the insulatinglayer 501 is in a range from about 20 to about 200 nm. In other embodiments, the thickness of the insulatinglayer 501 is in a range from about 50 to about 100 nm. -
FIG. 6 is a cross-sectional side view after thermal mixing to substantially uniformly distribute elements from theepitaxial layers 401 within first and secondactive regions first SOI region 210 with thefirst epitaxial layer 410 and the composition of thesecond SOI region 211 with thesecond epitaxial layer 411 to form merged active areas (first and second merged active areas). Because thefirst epitaxial layer 410 and thesecond epitaxial layer 411 have different thicknesses and make up different proportions of the total active regions (first and secondactive regions 420, 421), the resulting final active regions (firstactive region 601 and second active region 602) include different elemental concentrations. Firstactive region 601 includes more or less of at least one element (e.g., germanium). The firstactive region 601 and the secondactive region 602 include a common element. The common element is present in different concentrations in the first and secondactive regions - Thermal mixing is a thermal diffusion process that is performed at a temperature sufficient enough to cause diffusion of germanium out of the
epitaxial layers 401 and into theSOI 103. In one embodiment, the thermal mixing is performed at a temperature from about 700° C. to about 1300° C. In another embodiment, the thermal mixing is performed at a temperature from about 1000° C. to about 1200° C. - In other embodiments, the thermal mixing is performed in the present of an inert ambient gas. Non-limiting examples of inert gases include helium (He), argon (Ar), nitrogen (N2), xenon (Xe), krypton (Kr), or neon (Ne), or any combination thereof.
- The thermal mixing process of the present application may be carried out for a variable period of time. In one example, the thermal mixing process is carried out for a time period from 2 minutes to about 5 hours, depending on thermal mixing temperature. In another embodiment, the thermal mixing process may be carried out for a time period from 5 minutes to about 30 minutes. The thermal mixing process of the present application may be carried out at a single targeted temperature, or various ramp and soak cycles using various ramp rates and soak times can be employed.
- The first
active region 601 and secondactive region 602 include different amounts of at least one element. In one exemplary embodiment, first andsecond SOI regions epitaxial layers active regions 601 include different amounts of germanium. In some embodiments, firstactive region 601 includes a higher amount of germanium than secondactive region 602. In other embodiments, firstactive region 601 includes germanium in an amount in a range from about 20 at. % to about 60 at. % and silicon in an amount in a range from about 40 at. % to about 80 at. %. Secondactive region 602 includes germanium in an amount in a range from about 10 atomic percent to about 20 atomic percent and silicon in an amount in a range from about 80 at. % to about 90 at. %. -
FIG. 7 is a cross-sectional side view after forming fins in the first and secondactive regions First fins 701 are formed in the firstactive region 601.Second fins 702 are formed in the secondactive region 602. The first andsecond fins - In an exemplary embodiment, first and
second fins second fins - When the insulating
layer 501 is used, the insulatinglayer 501 is removed before patterning first andsecond fins layer 501 include processes including aqueous hydrofluoric acid (HF) when the insulatinglayer 501 is silicon dioxide and hot phosphoric acid when the insulatinglayer 501 is silicon nitride. - The
STI regions 201 are recessed during fin formation, described below. Etching processes, for example, wet etching processes with aqueous HF, may also be used to recess theSTI regions 201. - The first and
second fins active regions second fins active regions second fins active regions - To form fins (first and
second fins 601, 602) with substantially uniform height, a sidewall image transfer (SIT) process is employed. The height of the first andsecond fins second fins second fins second fins - As described above, various embodiments described herein provide a structure and process to provide multiple Vt devices having fins of uniform height. The structure and methods described provide at least two transistors with tall, substantially uniform fins with varying elemental (e.g., SiGe) concentrations. Embodiments of the inventive structure and methods provide multiple transistors, on the same chip, with fins having different threshold voltages.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, element components, and/or groups thereof.
- The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
- The diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
- The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (8)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/856,930 US20170084454A1 (en) | 2015-09-17 | 2015-09-17 | Uniform height tall fins with varying silicon germanium concentrations |
US14/968,313 US9502540B1 (en) | 2015-09-17 | 2015-12-14 | Uniform height tall fins with varying silicon germanium concentrations |
US15/085,068 US9496186B1 (en) | 2015-09-17 | 2016-03-30 | Uniform height tall fins with varying silicon germanium concentrations |
US15/291,435 US9793114B2 (en) | 2015-09-17 | 2016-10-12 | Uniform height tall fins with varying silicon germanium concentrations |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/856,930 US20170084454A1 (en) | 2015-09-17 | 2015-09-17 | Uniform height tall fins with varying silicon germanium concentrations |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/968,313 Continuation US9502540B1 (en) | 2015-09-17 | 2015-12-14 | Uniform height tall fins with varying silicon germanium concentrations |
US15/085,068 Continuation US9496186B1 (en) | 2015-09-17 | 2016-03-30 | Uniform height tall fins with varying silicon germanium concentrations |
Publications (1)
Publication Number | Publication Date |
---|---|
US20170084454A1 true US20170084454A1 (en) | 2017-03-23 |
Family
ID=57234836
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/856,930 Abandoned US20170084454A1 (en) | 2015-09-17 | 2015-09-17 | Uniform height tall fins with varying silicon germanium concentrations |
US14/968,313 Expired - Fee Related US9502540B1 (en) | 2015-09-17 | 2015-12-14 | Uniform height tall fins with varying silicon germanium concentrations |
US15/085,068 Expired - Fee Related US9496186B1 (en) | 2015-09-17 | 2016-03-30 | Uniform height tall fins with varying silicon germanium concentrations |
US15/291,435 Expired - Fee Related US9793114B2 (en) | 2015-09-17 | 2016-10-12 | Uniform height tall fins with varying silicon germanium concentrations |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/968,313 Expired - Fee Related US9502540B1 (en) | 2015-09-17 | 2015-12-14 | Uniform height tall fins with varying silicon germanium concentrations |
US15/085,068 Expired - Fee Related US9496186B1 (en) | 2015-09-17 | 2016-03-30 | Uniform height tall fins with varying silicon germanium concentrations |
US15/291,435 Expired - Fee Related US9793114B2 (en) | 2015-09-17 | 2016-10-12 | Uniform height tall fins with varying silicon germanium concentrations |
Country Status (1)
Country | Link |
---|---|
US (4) | US20170084454A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9793114B2 (en) | 2015-09-17 | 2017-10-17 | International Business Machines Corporation | Uniform height tall fins with varying silicon germanium concentrations |
US20220238338A1 (en) * | 2021-01-26 | 2022-07-28 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Method for producing sige-based zones at different concentrations of ge |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9960273B2 (en) * | 2015-11-16 | 2018-05-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit structure with substrate isolation and un-doped channel |
KR102330087B1 (en) * | 2017-04-03 | 2021-11-22 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US9984937B1 (en) * | 2017-04-20 | 2018-05-29 | International Business Machines Corporation | Vertical silicon/silicon-germanium transistors with multiple threshold voltages |
US10141430B1 (en) * | 2017-07-27 | 2018-11-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin structures with uniform threshold voltage distribution and method of making the same |
US10720527B2 (en) | 2018-01-03 | 2020-07-21 | International Business Machines Corporation | Transistor having an oxide-isolated strained channel fin on a bulk substrate |
US10832969B2 (en) | 2018-10-15 | 2020-11-10 | International Business Machines Corporation | Single-fin CMOS transistors with embedded and cladded source/drain structures |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050161739A1 (en) * | 2004-01-28 | 2005-07-28 | International Business Machines Corporation | Method and structure to create multiple device widths in finfet technology in both bulk and soi |
US20050224890A1 (en) * | 2004-04-12 | 2005-10-13 | International Business Machines Corporation | FinFET transistor and circuit |
US20060151834A1 (en) * | 2005-01-13 | 2006-07-13 | International Business Machines Corporation | High mobility plane finfet with equal drive strength |
US20070052041A1 (en) * | 2003-05-30 | 2007-03-08 | Haruyuki Sorada | Semiconductor device and method of fabricating the same |
US20070065990A1 (en) * | 2005-09-16 | 2007-03-22 | Bart Degroote | Recursive spacer defined patterning |
US20070108528A1 (en) * | 2005-11-15 | 2007-05-17 | International Business Machines Corporation | Sram cell |
US20070241414A1 (en) * | 2004-06-10 | 2007-10-18 | Mitsuru Narihiro | Semiconductor Device and Manufacturing Process Therefor |
US20080020515A1 (en) * | 2006-07-20 | 2008-01-24 | White Ted R | Twisted Dual-Substrate Orientation (DSO) Substrates |
US20080128796A1 (en) * | 2006-11-30 | 2008-06-05 | International Business Machines Corporation | Triple gate and double gate finfets with different vertical dimension fins |
US20080179682A1 (en) * | 2007-01-31 | 2008-07-31 | Infineon Technologies Ag | Circuit layout for different performance and method |
US20090026523A1 (en) * | 2007-07-24 | 2009-01-29 | International Business Machines Corporation | Partially gated finfet |
US20110147811A1 (en) * | 2009-12-23 | 2011-06-23 | Kavalieros Jack T | Two-dimensional condensation for uniaxially strained semiconductor fins |
US20150041911A1 (en) * | 2013-08-08 | 2015-02-12 | GlobalFoundries, Inc. | 3d transistor channel mobility enhancement |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7767560B2 (en) * | 2007-09-29 | 2010-08-03 | Intel Corporation | Three dimensional strained quantum wells and three dimensional strained surface channels by Ge confinement method |
WO2013154574A1 (en) * | 2012-04-13 | 2013-10-17 | Intel Corporation | Conversion of strain-inducing buffer to electrical insulator |
US8828818B1 (en) | 2013-03-13 | 2014-09-09 | Samsung Electronics Co., Ltd. | Methods of fabricating integrated circuit device with fin transistors having different threshold voltages |
US9093533B2 (en) | 2013-07-24 | 2015-07-28 | International Business Machines Corporation | FinFET structures having silicon germanium and silicon channels |
US20150270344A1 (en) | 2014-03-21 | 2015-09-24 | International Business Machines Corporation | P-fet with graded silicon-germanium channel |
CN105489651B (en) * | 2014-09-19 | 2019-02-01 | 中国科学院微电子研究所 | Semiconductor device and method for manufacturing the same |
US20170084454A1 (en) | 2015-09-17 | 2017-03-23 | International Business Machines Corporation | Uniform height tall fins with varying silicon germanium concentrations |
-
2015
- 2015-09-17 US US14/856,930 patent/US20170084454A1/en not_active Abandoned
- 2015-12-14 US US14/968,313 patent/US9502540B1/en not_active Expired - Fee Related
-
2016
- 2016-03-30 US US15/085,068 patent/US9496186B1/en not_active Expired - Fee Related
- 2016-10-12 US US15/291,435 patent/US9793114B2/en not_active Expired - Fee Related
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070052041A1 (en) * | 2003-05-30 | 2007-03-08 | Haruyuki Sorada | Semiconductor device and method of fabricating the same |
US20050161739A1 (en) * | 2004-01-28 | 2005-07-28 | International Business Machines Corporation | Method and structure to create multiple device widths in finfet technology in both bulk and soi |
US20050224890A1 (en) * | 2004-04-12 | 2005-10-13 | International Business Machines Corporation | FinFET transistor and circuit |
US20070241414A1 (en) * | 2004-06-10 | 2007-10-18 | Mitsuru Narihiro | Semiconductor Device and Manufacturing Process Therefor |
US20060151834A1 (en) * | 2005-01-13 | 2006-07-13 | International Business Machines Corporation | High mobility plane finfet with equal drive strength |
US20070065990A1 (en) * | 2005-09-16 | 2007-03-22 | Bart Degroote | Recursive spacer defined patterning |
US20070108528A1 (en) * | 2005-11-15 | 2007-05-17 | International Business Machines Corporation | Sram cell |
US20080020515A1 (en) * | 2006-07-20 | 2008-01-24 | White Ted R | Twisted Dual-Substrate Orientation (DSO) Substrates |
US20080128796A1 (en) * | 2006-11-30 | 2008-06-05 | International Business Machines Corporation | Triple gate and double gate finfets with different vertical dimension fins |
US20080179682A1 (en) * | 2007-01-31 | 2008-07-31 | Infineon Technologies Ag | Circuit layout for different performance and method |
US20090026523A1 (en) * | 2007-07-24 | 2009-01-29 | International Business Machines Corporation | Partially gated finfet |
US20110147811A1 (en) * | 2009-12-23 | 2011-06-23 | Kavalieros Jack T | Two-dimensional condensation for uniaxially strained semiconductor fins |
US20150041911A1 (en) * | 2013-08-08 | 2015-02-12 | GlobalFoundries, Inc. | 3d transistor channel mobility enhancement |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9793114B2 (en) | 2015-09-17 | 2017-10-17 | International Business Machines Corporation | Uniform height tall fins with varying silicon germanium concentrations |
US20220238338A1 (en) * | 2021-01-26 | 2022-07-28 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Method for producing sige-based zones at different concentrations of ge |
US11854805B2 (en) * | 2021-01-26 | 2023-12-26 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Method for producing SiGe-based zones at different concentrations of Ge |
Also Published As
Publication number | Publication date |
---|---|
US9502540B1 (en) | 2016-11-22 |
US9496186B1 (en) | 2016-11-15 |
US9793114B2 (en) | 2017-10-17 |
US20170084501A1 (en) | 2017-03-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9793114B2 (en) | Uniform height tall fins with varying silicon germanium concentrations | |
US10229987B2 (en) | Epitaxial and silicide layer formation at top and bottom surfaces of semiconductor fins | |
US10424515B2 (en) | Vertical FET devices with multiple channel lengths | |
US9368569B1 (en) | Punch through stopper for semiconductor device | |
US9768263B2 (en) | Semiconductor devices and FinFET devices | |
US9397006B1 (en) | Co-integration of different fin pitches for logic and analog devices | |
US11031396B2 (en) | Spacer for dual epi CMOS devices | |
US10224207B2 (en) | Forming a contact for a tall fin transistor | |
US10896816B2 (en) | Silicon residue removal in nanosheet transistors | |
US9917089B2 (en) | III-V semiconductor CMOS FinFET device | |
US9786547B2 (en) | Channel silicon germanium formation method | |
US9698266B1 (en) | Semiconductor device strain relaxation buffer layer | |
US10170640B2 (en) | FinFET transistor gate and epitaxy formation | |
US20170084729A1 (en) | Nanowire semiconductor device | |
US10665698B2 (en) | Reducing gate-induced-drain-leakage current in a transistor by forming an enhanced band gap layer at the channel-to-drain interface | |
US9379110B1 (en) | Method of fabrication of ETSOI CMOS device by sidewall image transfer (SIT) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BEDELL, STEPHEN W.;DORIS, BRUCE B.;FOGEL, KEITH E.;AND OTHERS;SIGNING DATES FROM 20150901 TO 20150911;REEL/FRAME:036592/0074 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: ELPIS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052557/0327 Effective date: 20200306 |