US20160343682A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20160343682A1 US20160343682A1 US15/230,125 US201615230125A US2016343682A1 US 20160343682 A1 US20160343682 A1 US 20160343682A1 US 201615230125 A US201615230125 A US 201615230125A US 2016343682 A1 US2016343682 A1 US 2016343682A1
- Authority
- US
- United States
- Prior art keywords
- layer
- insulating layer
- bonded
- semiconductor device
- conductive material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 134
- 239000004020 conductor Substances 0.000 claims description 118
- 238000000034 method Methods 0.000 abstract description 80
- 238000004519 manufacturing process Methods 0.000 abstract description 62
- 239000007787 solid Substances 0.000 description 26
- 235000012431 wafers Nutrition 0.000 description 23
- 230000000052 comparative effect Effects 0.000 description 11
- 239000000758 substrate Substances 0.000 description 11
- 239000011810 insulating material Substances 0.000 description 10
- 238000012986 modification Methods 0.000 description 8
- 230000004048 modification Effects 0.000 description 8
- 238000005530 etching Methods 0.000 description 6
- 239000000126 substance Substances 0.000 description 5
- 230000007547 defect Effects 0.000 description 4
- 238000003466 welding Methods 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 239000011261 inert gas Substances 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000003825 pressing Methods 0.000 description 2
- 229910000838 Al alloy Inorganic materials 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
- H01L2224/03616—Chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/08111—Disposition the bonding area being disposed in a recess of the surface of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/08147—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a bonding area disposed in a recess of the surface of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/08148—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a bonding area protruding from the surface of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/215—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24145—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/24146—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the HDI interconnect connecting to the same level of the lower semiconductor or solid-state body at which the upper semiconductor or solid-state body is mounted
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80053—Bonding environment
- H01L2224/80054—Composition of the atmosphere
- H01L2224/80075—Composition of the atmosphere being inert
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/80053—Bonding environment
- H01L2224/8009—Vacuum
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/802—Applying energy for connecting
- H01L2224/80201—Compression bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8034—Bonding interfaces of the bonding area
- H01L2224/80357—Bonding interfaces of the bonding area being flush with the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80895—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80896—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically insulating surfaces, e.g. oxide or nitride layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/821—Forming a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06527—Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0504—14th Group
- H01L2924/05042—Si3N4
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/053—Oxides composed of metals from groups of the periodic table
- H01L2924/0544—14th Group
- H01L2924/05442—SiO2
Definitions
- Embodiments described herein relate generally to a method for manufacturing semiconductor device and a semiconductor device.
- the following method is known as a method for manufacturing a multilayer interconnection layer included in such a type of semiconductor devices.
- a first interconnection layer is formed on a first semiconductor substrate.
- the first interconnection layer has a surface polished by the CMP (Chemical Mechanical Polishing) method.
- CMP Chemical Mechanical Polishing
- a conductive layer such as a wire or a through hole conductive material, and an insulating layer are exposed.
- a second interconnection layer is formed on a second semiconductor substrate.
- the second interconnection layer has a surface polished by the CMP method.
- a conductive layer such as a wire or a through hole conductive material, and an insulating layer are exposed.
- the surface of the first interconnection layer and the surface of the second interconnection layer are bonded as solid state bonding by applying a pressure welding load to the first semiconductor substrate and the second semiconductor substrate. In this manner, the multilayer interconnection layer is manufactured.
- a semiconductor device including the multilayer interconnection layer manufactured as described above is manufactured by solid state bonding of the surface of the first interconnection layer and the surface of the second interconnection layer and therefore, electromagnetic radiation noise can easily be suppressed. Further, the semiconductor device including the multilayer interconnection layer manufactured as described above is manufactured by solid state bonding of through hole conductive materials and therefore, a wire can be made shorter and manufactured easily.
- a manufacturing method capable of manufacturing a more reliable semiconductor device by reliably bonding a conductive layer exposed from the surface of the first interconnection layer and a conductive layer exposed from the surface of the second interconnection layer is desired.
- FIG. 1 is a sectional view schematically showing principal portions of a semiconductor device manufactured by a method for manufacturing a semiconductor device according to a first embodiment
- FIG. 2 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 3 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 4 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 5 is a sectional view corresponding to FIG. 1 and illustrating t the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 6 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 7 is a plan view when a first semiconductor wafer in a process shown in FIG. 6 is viewed from above;
- FIG. 8 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 9 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 10 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 11 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 12 is a plan view schematically showing a bonded area of a first insulating layer and a second insulating layer and a non-bonded area;
- FIG. 13 is a sectional view corresponding to FIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment
- FIG. 14 is a sectional view illustrating the method for manufacturing a semiconductor device according to a comparative example
- FIG. 15 is a sectional view illustrating the method for manufacturing the semiconductor device according to the comparative example.
- FIG. 16 is a sectional view illustrating the method for manufacturing the semiconductor device according to the comparative example.
- FIG. 17 is a sectional view illustrating a method for manufacturing the semiconductor device according to a second embodiment
- FIG. 18 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment.
- FIG. 19 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment.
- FIG. 20 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment
- FIG. 21 is a plan view when the first semiconductor wafer in which a resist layer according to a modification is formed is viewed from above;
- FIG. 22 is a plan view schematically showing the bonded area of the first insulating layer and the second insulating layer and the non-bonded area when a lower layer portion and an upper layer portion are bonded by solid state bonding in the process after the resist layer according to the modification is formed.
- Certain embodiments provide a method for manufacturing a semiconductor device including forming a first interconnection layer on a first substrate, the first interconnection layer having a first conductive layer and a first insulating layer which are exposed from a surface of the first interconnection layer, forming a second interconnection layer on a second substrate, the second interconnection layer having a second conductive layer and a second insulating layer which are exposed from a surface of the second interconnection layer, forming a first non-bonded surface on the surface of the first insulating layer by making a partial area of the surface of the first insulating layer lower than the surface of the first conductive layer, the partial area containing surroundings of the first conductive layer, and electrically connecting the surface of the first conductive layer and the surface of the second conductive layer and also bonding the surface of the first insulating layer excluding the first non-bonded surface and the surface of the second insulating layer.
- Certain embodiments provide a semiconductor device including a first interconnection layer including a first conductive layer and a first insulating layer, the first interconnection layer including a first non-bonded surface from which the first conductive layer projects in a convex form, the first non-bonded surface being a partial area of a surface of the first insulating layer and containing the surface of the first insulating layer of a circumference of the first conductive layer, and a second interconnection layer including a second conductive layer and a second insulating layer, the second conductive layer being bonded to the surface of the first conductive layer and the second insulating layer being bonded to the surface of the first insulating layer excluding the first non-bonded surface.
- FIG. 1 is a sectional view schematically showing principal portions of a semiconductor device 10 manufactured by a method for manufacturing a semiconductor device according to a first embodiment.
- the semiconductor device 10 shown in FIG. 1 includes a multilayer interconnection layer 11 formed by mutual solid state bonding of a lower layer portion 11 a as a first portion and an upper layer portion 11 b as a second portion.
- the lower layer portion 11 a as the first portion includes a first substrate 12 a and a first interconnection layer 13 a formed on the first substrate 12 a .
- the first interconnection layer 13 a includes a first conductive layer such as a first wire 15 a and a first through hole conductive material 16 a and a first insulating layer 14 a .
- the first conductive layer is formed inside the first insulating layer 14 a .
- the illustrated first wire 15 a is the top layer wire of the first interconnection layer 13 a and the first interconnection layer 13 a may have a multilayer interconnection structure including the top layer wire 15 a.
- the first insulating layer 14 a as an insulating area and, for example, the first through hole conductive material 16 a as a conductive area are exposed from the surface of the first interconnection layer 13 a .
- the insulating area comprised of the first insulating layer 14 a is recessed in a portion thereof and the first through hole conductive material 16 a as a conductive area is exposed by being projected in a convex form from a recessed area of the insulating area.
- the bottom of the recessed area of the first insulating layer 14 a will be called a first non-contact surface.
- the first through hole conductive material 16 a projects in a convex form from the first non-contact surface.
- a first bonded surface Sa is formed from such an insulating area and a conductive area, that is, the surface of the first insulating layer 14 a excluding the first non-contact surface and the top end surface of the first through hole conductive material 16 a.
- the lower layer portion 11 b as the second portion similarly includes a second substrate 12 b and a second interconnection layer 13 b formed on the second substrate 12 b .
- the second interconnection layer 13 b includes a conductive layer such as a second wire 15 b and a second through hole conductive material 16 b and a second insulating layer 14 b .
- the second conductive layer is inside the second insulating layer 14 b .
- the illustrated second wire 15 b is the top layer wire of the second interconnection layer 13 b and the second interconnection layer 13 b may have a multilayer interconnection structure including the top layer wire 15 b.
- the second insulating layer 14 b as an insulating area and, for example, the second through hole conductive material 16 b as a conductive area are exposed from the surface of the second interconnection layer 13 b .
- the insulating area comprised of the second insulating layer 14 b is recessed in a portion thereof and the second through hole conductive material 16 b as a conductive area is exposed by being projected in a convex form from a recessed area of the insulating area.
- the bottom of the recessed area of the second insulating layer 14 b will be called a second non-contact surface.
- the second through hole conductive material 16 b projects in a convex form from the second non-contact surface.
- a second bonded surface Sb is formed from such an insulating area and a conductive area, that is, the surface of the second insulating layer 14 b excluding the second non-contact surface and the top end surface of the second through hole conductive material 16 b exposed from the surface of the second insulating layer.
- the multilayer interconnection layer 11 of the semiconductor device 10 shown in FIG. 1 is formed by solid state bonding of the first bonded surface Sa of the lower layer portion 11 a and the second bonded surface Sb of the upper layer portion 11 b and also by solid state bonding of the conductive area (top end surface of the first through hole conductive material 16 a ) of the first bonded surface Sa of the lower layer portion 11 a and the conductive area (top end surface of the second through hole conductive material 16 b ) of the second bonded surface Sb of the upper layer portion 11 b and by a first non-bonded surface of the lower layer portion 11 a and a second non-bonded surface of the upper layer portion 11 b being mutually spaced.
- the lower layer portion 11 a and the upper layer portion 11 b are bonded such that a space is formed between the first non-bonded surface and the second non-bonded surface.
- semiconductor devices such as transistors, capacitors and the like are actually formed in each of the lower layer portion 11 a and the upper layer portion 11 b.
- the multilayer interconnection layer 11 as described above is used as, for example, an interconnection layer electrically connecting a sensor unit provided in the upper layer portion 11 b to receive light and a logic circuit provided in the lower layer portion 11 a to process a signal obtained by the sensor unit.
- FIG. 7 is a plan view when a first semiconductor wafer in a process shown in FIG. 6 is viewed from above and
- FIG. 12 is a plan view schematically showing a bonded area of a first insulating layer and a second insulating layer and a non-bonded area.
- the lower layer portion 11 a ( FIG. 1 ) as the first portion will be manufactured.
- a first insulating material 22 a to be a portion of the first insulating layer 14 a ( FIG. 1 ) is formed on the surface of a first semiconductor wafer 21 a and the first wire 15 a as an example of the conductive layer is formed on the surface of the first insulating material 22 a .
- the first semiconductor wafer 21 a is an example of a first wafer to be the first substrate 12 a ( FIG. 1 ) later.
- the first semiconductor wafer 21 a is made of silicon or the like and the first wire 15 a is made of metal such as copper, aluminum alloy or the like, polysilicon doped with impurities, silicide and the like.
- the first insulating material 22 a is made of silicon oxide, silicon nitride or the like.
- An area D between two dotted lines shown in FIG. 2 is a cut area D (dicing line D) cut in a dicing process described later.
- the first wire 15 a described above is actually formed in each area on the surface of the first insulating material 22 a partitioned by the grid-like dicing lines D.
- a second insulating material 23 a made of silicon oxide, silicon nitride or the like is formed on the surface of the first insulating material 22 a including the first wire 15 a .
- a plurality of through holes 24 a including through holes reaching the first wire 15 a are formed in the second insulating material 23 a using technologies of photolithography and dry etching.
- the first insulating layer 14 a is formed from the above first insulating material 22 a and the second insulating material 23 a stacked thereon.
- a conductive layer 25 a made of, for example, copper is formed such that the whole first insulating layer 14 a is covered and the plurality of through holes 24 a is all filled.
- the conductive layer 25 a is polished by the CMP method until the surface of the first insulating layer 14 a is exposed to planarize the surface of the first insulating layer 14 a including the conductive layer 25 a .
- the conductive layer 25 a filling the through hole 24 a becomes the first through hole conductive material 16 a by this process.
- the top end surface of the first through hole conductive material 16 a and the surface of the first insulating layer 14 a are substantially planarized in this process, but the first through hole conductive material 16 a made of copper or the like has hardness lower than that of the first insulating layer 14 a made of silicon oxide, silicon nitride or the like and therefore, the surface of the first through hole conductive material 16 a is dented like a dish and becomes lower than the surface of the first insulating layer 14 a by CMP. That is, a dishing portion 26 a dented like a dish is formed on the top end surface of the first through hole conductive material 16 a.
- the first bonded surface Sa including the insulating area where the first insulating layer 14 a is exposed on the surface of the first interconnection layer 13 a of the lower layer portion 11 a as the first portion and the conductive area where the top end surface (dishing portion 26 a ) of the first through hole conductive material 16 a is exposed is formed.
- a resist layer 27 a is formed on the dicing line D and the periphery thereof (that is, on the surface of the periphery of the first insulating layer 14 a ) in the insulating area exposed from the first bonded surface Sa.
- the resist layer 27 a is formed by applying a resist material to the surface of the first insulating layer 14 a including the surface of the first through hole conductive material 16 a and removing an unnecessary portion of the resist material after undergoing exposure and development processes.
- the dicing line D is generally formed like a grid for the first semiconductor wafer 21 a .
- the formed resist layer 27 a is similarly formed like a grid on the surface of the first insulating layer 14 a formed on the first semiconductor wafer 21 a .
- the first through hole conductive material 16 a is also exposed from the area surrounded by the resist layer 27 a , but the first through hole conductive material is omitted in FIG. 7 .
- the first insulating layer 14 a is selectively etched by the reactive ion etching method until the height of the surface of the center portion of the first insulating layer 14 a exposed from the resist layer 27 a (insulating area of the first bonded surface Sa exposed from the resist layer 27 a ) is substantially as high as the bottom of the dishing portion 26 a of the first through hole conductive material 16 a .
- the reactive ion etching is selective and also anisotropic and therefore, the height of the surface of the center portion of the first insulating layer 14 a can be made substantially equal to the height of the bottom of the dishing portion 26 a by microprocessing of the first insulating layer 14 a.
- the height of the center portion as a partial area containing the surroundings of each of the first through hole conductive materials 16 a of the insulating area of the first bonded surface Sa falls below the top end surface of each of the first through hole conductive materials 16 a as the conductive area and a first non-bonded surface as the bottom of a concave area is formed in a partial area of the insulating area of the first bonded surface Sa. Then, each of the first through hole conductive materials 16 a projects from the first non-bonded surface in a convex form.
- the first through hole conductive material 16 a only needs to project from the surface (first non-bonded surface) of the surrounding first insulating layer 14 a in a convex form. Therefore, etching may be performed such that the height of the surface of the first insulating layer 14 a exposed from the resist layer 27 a becomes, for example, lower than the bottom of the dishing portion 26 a of the first through hole conductive material 16 a.
- the resist layer 27 a is removed by, for example, ashing.
- the lower layer portion 11 a of the semiconductor device 10 including the first bonded surface Sa constituted of the insulating area formed of the surface of the first insulating layer 14 a excluding the first non-bonded surface and the conductive area formed of the top end surface of the first through hole conductive material 16 a projecting from the first non-bonded surface in a convex form is formed.
- the upper layer portion 11 b of the semiconductor device 10 including the second bonded surface Sb constituted of the insulating area formed of the surface of the second insulating layer 14 b excluding the second non-bonded surface and the conductive area formed of the top end surface of the second through hole conductive material 16 b projecting from the second non-bonded surface in a convex form is formed.
- a dishing portion 26 b is formed on the top end surface of the second through hole conductive material 16 b.
- the first bonded surface Sa of the lower layer portion 11 a and the second bonded surface Sb of the upper layer portion 11 b are surface-treated. That is, the first and second bonded surfaces Sa, Sb are activated.
- the lower layer portion 11 a and the upper layer portion 11 b are arranged opposite to each other in a vacuum or in an atmosphere of an inert gas such that a space 28 is formed between the first non-bonded surface and the second non-bonded surface and also the insulating area of the first bonded surface Sa and the insulating area of the second bonded surface Sb are matched and the conductive area of the first bonded surface Sa and the conductive area of the second bonded surface Sb are matched.
- solid state bonding of the first through hole conductive material 16 a and the second through hole conductive material 16 b is caused and also a hydrogen bond of the periphery of the first insulating layer 14 a and that of the second insulating layer 14 b are caused by applying pressure welding loads F, F to the first semiconductor wafer 21 a of the lower layer portion 11 a and a second semiconductor wafer 21 b of the upper layer portion 11 b under a low temperature condition of about, for example, 150° C.
- the bonded semiconductor wafers 21 a , 21 b are heat-treated at about, for example, 400° C.
- the first through hole conductive material 16 a and the second through hole conductive material 16 b are bonded by a metallic bond and the first insulating layer 14 a and the second insulating layer 14 b are bonded by a covalent bond. Because the conductive area of the first bonded surface Sa is convex with respect to the insulating area of the first bonded surface Sa in the surroundings and also the conductive area of the second bonded surface Sb is convex with respect to the insulating area of the second bonded surface Sb in the surroundings, solid state bonding of the first through hole conductive material 16 a and the second through hole conductive material 16 b constituting the conductive areas of both can reliably be achieved. Then, a portion of the first through hole conductive material 16 a and a portion of the second through hole conductive material 16 b that are bonded to each other by solid state bonding are arranged inside the space 28 .
- a bonded area J where the periphery of the first insulating layer 14 a and that of the second insulating layer 14 b are bonded by a covalent bond is provided like a grid along the dicing line D. That is, a non-bonded area NJ including the first non-contact surface of the first insulating layer 14 a and the second non-contact surface of the second insulating layer 14 b becomes an area surrounded by the bonding areas J of both.
- the lower layer portion 11 a and the upper layer portion 11 b are cut along the dicing line D. That is, the first semiconductor wafer 21 a , the first insulating layer 14 a , the second insulating layer 14 b , and the second semiconductor wafer 21 b on the dicing line D are cut. Accordingly, a plurality of the semiconductor devices 10 is manufactured collectively.
- the space 28 is formed in the non-bonded area NJ of the first insulating layer 14 a and the second insulating layer 14 b and the space 28 is surrounded by the bonding areas J of the first insulating layer 14 a and the second insulating layer 14 b.
- the first through hole conductive material 16 a as a conductive layer of the lower layer portion 11 a is projected from the first non-contact surface provided in the surrounding first insulating layer 14 a in a convex form and also the second through hole conductive material 16 b as a conductive layer of the upper layer portion 11 b is projected from the second non-contact surface provided in the surrounding second insulating layer 14 b in a convex form and then, these through hole conductive materials are bonded by solid state bonding.
- the dishing portion 26 a is formed on the top end surface of the first through hole conductive material 16 a by the CMP method and the dishing portion 26 b is formed on the top end surface of the second through hole conductive material 16 b , these through hole conductive materials can reliably be bonded. Therefore, electric bonding of the first through hole conductive material 16 a and the second through hole conductive material 16 b can reliably be achieved and the semiconductor device 10 superior in reliability can be manufactured.
- the periphery surface of the first insulating layer 14 a of the lower layer portion 11 a and the periphery surface of the second insulating layer 14 b of the upper layer portion 11 b are bonded by solid state bonding.
- the first through hole conductive material 16 a and the second through hole conductive material 16 b are mutually bonded by solid state bonding inside the non-bonded area NJ (inside the space 28 between the first non-contact surface and the second non-contact surface) surrounded by the bonded areas J of the first insulating layer 14 a and the second insulating layer 14 b .
- the first through hole conductive material 16 a and the second through hole conductive material 16 b mutually bonded by solid state bonding are arranged in the space 28 so as to be surrounded by the bonded areas J of the first insulating layer 14 a and the second insulating layer 14 b . Therefore, defects of the first through hole conductive material 16 a and the second through hole conductive material 16 b by intrusion of a chemical from outside the semiconductor device 10 can be suppressed from arising.
- the area D cut in the dicing process as the final process is the bonded area J where the first insulating layer 14 a and the second insulating layer 14 b are bonded by a covalent bond.
- the first insulating layer 14 a and the second insulating layer 14 b are also suppressed from being damaged (chipped).
- defects of the first through hole conductive material 16 a and the second through hole conductive material 16 b by intrusion of a chemical are suppressed from arising and also the first insulating layer 14 a and the second insulating layer 14 b are suppressed from being damaged (chipped) in the dicing process. Therefore, the semiconductor device 10 more superior in reliability can be manufactured with high yields.
- the surface of the first insulating layer 14 a of the lower layer portion 11 a and the surface of the second insulating layer 14 b of the upper layer portion 11 b are bonded by a covalent bond and thus, the lower layer portion 11 a and the upper layer portion 11 b are bonded strongly. Therefore, the semiconductor device 10 more superior in reliability can be manufactured.
- FIGS. 14 to 16 are sectional views illustrating the method for manufacturing a semiconductor device according to the comparative example.
- the same reference numerals are attached to the same portions as those in the present embodiment.
- the surface of a first insulating layer 114 a where a first through hole conductive material 116 a is exposed is planarized by the CMP method after undergoing each process shown in FIGS. 2 to 5 and then, as shown in FIG. 14 , the whole surface of a first insulating layer 114 a is etched without forming a resist layer on the surface of the first insulating layer 114 a to project the first through hole conductive material 116 a in a convex form.
- the surface of a second insulating layer 114 b where a second through hole conductive material 116 b is exposed is planarized by the CMP method and then, the whole surface of a second insulating layer 114 b is etched without forming a resist layer on the surface of the second insulating layer 114 b to project the second through hole conductive material 116 b in a convex form.
- the surface of the lower layer portion 111 a where the first through hole conductive material 116 a projects from the first insulating layer 114 a in a convex form and the surface of the upper layer portion 111 b where the second through hole conductive material 116 b projects from the second insulating layer 114 b in a convex form are made clean surfaces by cleaning in a vacuum and then, as shown in FIG. 15 , the lower layer portion 111 a and the upper layer portion 111 b are arranged opposite to each other such that the first through hole conductive material 116 a and the second through hole conductive material 116 b are matched in a vacuum or in an atmosphere of an inert gas.
- first through hole conductive material 116 a and the second through hole conductive material 116 b are bonded by solid state bonding by applying pressure welding loads F, F to a first semiconductor wafer 121 a of the lower layer portion 111 a and a second semiconductor wafer 121 b of the upper layer portion 111 b.
- the lower layer portion 111 a and the upper layer portion 111 b are cut along the dicing line D in the final process to manufacture a plurality of semiconductor devices 100 together.
- the first through hole conductive material 116 a as a conductive layer of the lower layer portion 111 a is projected from the surrounding first insulating layer 114 a in a convex form and also the second through hole conductive material 116 b as a conductive layer of the upper layer portion 111 b is projected from the surrounding second insulating layer 114 b in a convex form and then, these through hole conductive materials are bonded by solid state bonding. Therefore, the first through hole conductive material 116 a and the second through hole conductive material 116 b can reliably be bonded.
- a gap 128 is formed between the first insulating layer 114 a and the second insulating layer 114 b . Then, the gap 128 is exposed from the side face of the device 100 . Therefore, defects of the first through hole conductive material 116 a and the second through hole conductive material 116 b are caused by intrusion of a chemical from outside the semiconductor device 100 . Therefore, when compared with the semiconductor device 10 manufactured by the method for manufacturing the semiconductor device according to the present embodiment, the semiconductor device 100 manufactured by the manufacturing method according to the comparative example is inferior in reliability.
- the semiconductor device 100 manufactured by the manufacturing method according to the comparative example is inferior in reliability and also manufacturing yields decrease.
- the method for manufacturing the semiconductor device 10 according to the present embodiment when compared with the manufacturing method of the semiconductor device 100 according to the comparative example, semiconductor devices more superior in reliability can be manufactured with high yields.
- the first through hole conductive material 16 a of the lower layer portion 11 a is projected from the surrounding first insulating layer 14 a (first non-contact surface) in a convex form and also the second through hole conductive material 16 b of the upper layer portion 11 b is projected from the surrounding second insulating layer 14 b (second non-contact surface) in a convex form and then, these through hole conductive materials are bonded by solid state bonding.
- both through hole conductive materials may reliably be bonded by solid state bonding by projecting only one of through hole conductive materials from the surrounding insulating layer in a convex form without the need to project the other through hole conductive material from the surrounding insulating layer.
- the manufacturing method will be described.
- FIGS. 17 to 20 are sectional views illustrating the method for manufacturing the semiconductor device according to the second embodiment.
- the same reference signs are attached to the same portions as those of a semiconductor device according to the first embodiment.
- a first insulating layer 34 a is etched. The etching is performed until the first insulating layer 34 a is as high as the bottom of the dishing portion 26 a of the first through hole conductive material 16 a or becomes lower. Accordingly, a first non-contact surface is formed on the surrounding first insulating layer 34 a of the first through hole conductive material 16 a.
- the first through hole conductive material 16 a projects in a big way from the surface (first non-contact surface) of the first insulating layer 34 a after the resist layer 27 a being removed.
- An insulating area made of the surface of the first insulating layer 34 a excluding such a first non-contact surface and a conductive area made of the top end surface of the first through hole conductive material 16 a become a first bonded surface Sa′.
- the conductive layer (conductive layer to become the second through hole conductive material 16 b ) is polished by the CMP method until the surface of a second insulating layer 34 b is exposed to planarize the surface of the second insulating layer 34 b where the second through hole conductive material 16 b is exposed. Then, an insulating area made of the surface of the second insulating layer 34 b in this state and a conductive area made of the top end surface of the second through hole conductive material 16 b become a second bonded surface Sb′.
- first and second bonded surfaces Sa′, Sb′ are surface-treated. That is, the first and second bonded surfaces Sa′, Sb′ are activated.
- the lower layer portion 31 a and the upper layer portion 31 b are arranged opposite to each other such that a space 38 is formed between the first non-bonded surface Sa′ and the second non-bonded surface Sb′ and also the insulating area of the first bonded surface Sa′ and the insulating area of the second bonded surface Sb′ are matched and the conductive area of the first bonded surface Sa′ and the conductive area of the second bonded surface Sb′ are matched in a vacuum or in an atmosphere of an inert gas.
- solid state bonding of the first through hole conductive material 16 a and the second through hole conductive material 16 b is caused and also a hydrogen bond of the periphery of the first insulating layer 34 a and that of the second insulating layer 34 b are caused by applying the pressure welding loads F, F to the first semiconductor wafer 21 a of the lower layer portion 31 a and a second semiconductor wafer 21 b of the upper layer portion 31 b under a low temperature condition of about, for example, 150° C.
- the bonded semiconductor wafers 21 a , 21 b are heat-treated at about, for example, 400° C.
- the first through hole conductive material 16 a and the second through hole conductive material 16 b are bonded by a metallic bond and the first insulating layer 34 a and the second insulating layer 34 b are bonded by a covalent bond. Because the conductive area of the first bonded surface Sa′ is convex with respect to the insulating area of the first bonded surface Sa′ in the surroundings, solid state bonding of the first through hole conductive material 16 a constituting the conductive area of the first bonded surface Sa′ and the second through hole conductive material 16 b constituting the conductive area of the second bonded surface Sb′ can reliably be achieved. Then, a portion of the first through hole conductive material 16 a and a portion of the second through hole conductive material 16 b are bonded to each other by solid state bonding are arranged inside the space 38 .
- the lower layer portion 31 a and the upper layer portion 31 b are cut along the dicing line D in the final process. Accordingly, a plurality of semiconductor devices 30 is manufactured collectively.
- the space 38 is formed in the non-bonded area NJ of the first insulating layer 34 a and the second insulating layer 34 b and the space 38 is surrounded by the bonding areas J of the first insulating layer 34 a and the second insulating layer 34 b.
- the first through hole conductive material 16 a as a conductive layer of the lower layer portion 31 a being projected from the first non-contact surface provided in the surrounding first insulating layer 34 a in a convex form
- the first through hole conductive material 16 a and the second through hole conductive material 16 b slightly dented and made lower than the surface of the second insulating material 34 b with the dishing portion 26 b formed thereon are bonded by solid state bonding.
- the dishing portions 26 a , 26 b are formed on the top end surface of the first through hole conductive material 16 a and the top end surface of the second through hole conductive material 16 b by the CMP method, these through hole conductive materials can reliably be bonded. Therefore, electric bonding of the first through hole conductive material 16 a and the second through hole conductive material 16 b can reliably be achieved and the semiconductor device 30 superior in reliability can be manufactured.
- the periphery surface of the first insulating layer 34 a of the lower layer portion 31 a and the periphery surface of the second insulating layer 34 b of the upper layer portion 31 b are bonded by solid state bonding.
- the first through hole conductive material 16 a and the second through hole conductive material 16 b are mutually bonded by solid state bonding inside the non-bonded area NJ (inside the space 38 between the first insulating layer 34 a and the second insulating layer 34 b ) surrounded by the bonded areas J of the first insulating layer 34 a and the second insulating layer 34 b .
- the first through hole conductive material 16 a and the second through hole conductive material 16 b mutually bonded by solid state bonding are arranged in the space 38 so as to be surrounded by the bonded areas J of the first insulating layer 34 a and the second insulating layer 34 b .
- defects of the first through hole conductive material 16 a and the second through hole conductive material 16 b by intrusion of a chemical from outside the semiconductor device 30 can be suppressed from arising and at the same time, in the dicing process, the first insulating layer 34 a and the second insulating layer 34 b are also suppressed from being damaged (chipped). Therefore, when compared with the semiconductor device 100 manufactured by the manufacturing method according to the comparative example described above, the semiconductor device 30 more superior in reliability can be manufactured with high yields.
- the first through hole conductive material 16 a is projected by only a partial area of the first insulating layer 34 a of the lower layer portion 31 a as the first portion being selectively etched and the second through hole conductive material 16 b is not projected without the second insulating layer 34 b of the upper layer portion 31 b as the second portion being selectively etched, but the first portion may be set as the upper layer portion 31 b and the second portion may be set as the upper layer portion 31 a .
- the second through hole conductive material 16 b may be projected by only a partial area of the second insulating layer 34 b of the upper layer portion 31 b being selectively etched and the first through hole conductive material 16 a may not be projected without the first insulating layer 34 a of the lower layer portion 31 a being selectively etched. Even such a manufacturing method can achieve effects similar to those of the method for manufacturing the semiconductor device 30 and the semiconductor device 30 according to the present embodiment.
- the resist layer 27 a used as a mask in the process of etching the first insulating layer or the second insulating layer is formed, as shown in FIG. 7 , in a grid-like shape along the dicing line D.
- the resist layer may not necessarily be formed as described above. A modification of the resist layer will be described below.
- FIG. 21 is a plan view when the first semiconductor wafer 21 a on which a resist layer 47 according to the modification is formed is viewed from above and
- FIG. 22 is a plan view schematically showing the bonded area J and the non-bonded area NJ of the first insulating layer and the second insulating layer when the lower layer portion and the upper layer portion are bonded by solid state bonding in a process after the resist layer 47 according to the modification is formed.
- the resist layer 47 may be provided, in addition to being provided along the dicing line D on the surface of the first insulating layer 14 a ( 34 a ), further along the circumference of the first semiconductor wafer 21 a on the surface of the first insulating layer 14 a ( 34 a ).
- the resist layer 47 is provided, in addition to being provided in a grid shape along the dicing line D, further along the circumference of the second semiconductor wafer 21 b on the surface of the second insulating layer 14 b . If the resist layer 47 is formed as described above, as shown in FIG.
- the bonded area J of the first insulating layer 14 a ( 34 a ) and the second insulating layer 14 b ( 34 b ) is provided, in addition to being provided in a grid shape along the dicing line D, further along the circumference of the first and second semiconductor wafers 21 a , 21 b and the non-bonded area NJ of the first insulating layer 14 a ( 34 a ) and the second insulating layer 14 b ( 34 b ) is surrounded by the bonded areas J.
- the conductive layer (conductive area constituting the first and second bonded surfaces) projected from the surface of the first and second insulating layers 14 a ( 34 a ), 14 b ( 34 b ) by etching these insulating layers 14 a ( 34 a ), 14 b ( 34 b ) may be a conductive material other than the through hole conductive materials 16 a , 16 b , for example, wires.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Certain embodiments provide a method for manufacturing a semiconductor device including forming a first interconnection layer having a first conductive layer and a first insulating layer which are exposed from a surface of the first interconnection layer, forming a second interconnection layer having a second conductive layer and a second insulating layer which are exposed from a surface of the second interconnection layer, forming a first non-bonded surface on the surface of the first insulating layer by making a partial area of the surface of the first insulating layer lower than the surface of the first conductive layer, the partial area containing surroundings of the first conductive layer, and connecting the surface of the first conductive layer and the surface of the second conductive layer and bonding the surface of the first insulating layer excluding the first non-bonded surface and the surface of the second insulating layer.
Description
- This application is a divisional of and is based upon and claims the benefit of priority Under 35 U.S.C. §120 for U.S. Ser. No. 14/518,389, filed Oct. 20, 2014. U.S. Ser. No. 14/518,389 claims the benefit of priority under 35 U.S.C. §119 from Japanese Patent Application No. 2013-256070 filed in Japan on Dec. 11, 2013; the entire contents of each of which are incorporated herein by reference.
- Embodiments described herein relate generally to a method for manufacturing semiconductor device and a semiconductor device.
- With increasingly higher degrees of integration and functionality of semiconductor integrated circuits in recent years, research on semiconductor devices having a multilayer interconnection layer in which wires are stacked in the vertical direction is under way.
- The following method is known as a method for manufacturing a multilayer interconnection layer included in such a type of semiconductor devices. First, a first interconnection layer is formed on a first semiconductor substrate. The first interconnection layer has a surface polished by the CMP (Chemical Mechanical Polishing) method. In the surface, a conductive layer such as a wire or a through hole conductive material, and an insulating layer are exposed. Subsequently, a second interconnection layer is formed on a second semiconductor substrate. The second interconnection layer has a surface polished by the CMP method. In the surface, a conductive layer such as a wire or a through hole conductive material, and an insulating layer are exposed. Next, the surface of the first interconnection layer and the surface of the second interconnection layer are bonded as solid state bonding by applying a pressure welding load to the first semiconductor substrate and the second semiconductor substrate. In this manner, the multilayer interconnection layer is manufactured.
- A semiconductor device including the multilayer interconnection layer manufactured as described above is manufactured by solid state bonding of the surface of the first interconnection layer and the surface of the second interconnection layer and therefore, electromagnetic radiation noise can easily be suppressed. Further, the semiconductor device including the multilayer interconnection layer manufactured as described above is manufactured by solid state bonding of through hole conductive materials and therefore, a wire can be made shorter and manufactured easily.
- In the above manufacturing method of the semiconductor device, a manufacturing method capable of manufacturing a more reliable semiconductor device by reliably bonding a conductive layer exposed from the surface of the first interconnection layer and a conductive layer exposed from the surface of the second interconnection layer is desired.
-
FIG. 1 is a sectional view schematically showing principal portions of a semiconductor device manufactured by a method for manufacturing a semiconductor device according to a first embodiment; -
FIG. 2 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 3 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 4 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 5 is a sectional view corresponding toFIG. 1 and illustrating t the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 6 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 7 is a plan view when a first semiconductor wafer in a process shown inFIG. 6 is viewed from above; -
FIG. 8 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 9 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 10 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 11 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 12 is a plan view schematically showing a bonded area of a first insulating layer and a second insulating layer and a non-bonded area; -
FIG. 13 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing the semiconductor device according to the first embodiment; -
FIG. 14 is a sectional view illustrating the method for manufacturing a semiconductor device according to a comparative example; -
FIG. 15 is a sectional view illustrating the method for manufacturing the semiconductor device according to the comparative example; -
FIG. 16 is a sectional view illustrating the method for manufacturing the semiconductor device according to the comparative example; -
FIG. 17 is a sectional view illustrating a method for manufacturing the semiconductor device according to a second embodiment; -
FIG. 18 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment; -
FIG. 19 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment; -
FIG. 20 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment; -
FIG. 21 is a plan view when the first semiconductor wafer in which a resist layer according to a modification is formed is viewed from above; and -
FIG. 22 is a plan view schematically showing the bonded area of the first insulating layer and the second insulating layer and the non-bonded area when a lower layer portion and an upper layer portion are bonded by solid state bonding in the process after the resist layer according to the modification is formed. - Certain embodiments provide a method for manufacturing a semiconductor device including forming a first interconnection layer on a first substrate, the first interconnection layer having a first conductive layer and a first insulating layer which are exposed from a surface of the first interconnection layer, forming a second interconnection layer on a second substrate, the second interconnection layer having a second conductive layer and a second insulating layer which are exposed from a surface of the second interconnection layer, forming a first non-bonded surface on the surface of the first insulating layer by making a partial area of the surface of the first insulating layer lower than the surface of the first conductive layer, the partial area containing surroundings of the first conductive layer, and electrically connecting the surface of the first conductive layer and the surface of the second conductive layer and also bonding the surface of the first insulating layer excluding the first non-bonded surface and the surface of the second insulating layer.
- Certain embodiments provide a semiconductor device including a first interconnection layer including a first conductive layer and a first insulating layer, the first interconnection layer including a first non-bonded surface from which the first conductive layer projects in a convex form, the first non-bonded surface being a partial area of a surface of the first insulating layer and containing the surface of the first insulating layer of a circumference of the first conductive layer, and a second interconnection layer including a second conductive layer and a second insulating layer, the second conductive layer being bonded to the surface of the first conductive layer and the second insulating layer being bonded to the surface of the first insulating layer excluding the first non-bonded surface.
- The manufacturing method of a semiconductor device and the semiconductor device according to the embodiments will be described below.
-
FIG. 1 is a sectional view schematically showing principal portions of asemiconductor device 10 manufactured by a method for manufacturing a semiconductor device according to a first embodiment. Thesemiconductor device 10 shown inFIG. 1 includes amultilayer interconnection layer 11 formed by mutual solid state bonding of alower layer portion 11 a as a first portion and anupper layer portion 11 b as a second portion. - That is, the
lower layer portion 11 a as the first portion includes afirst substrate 12 a and afirst interconnection layer 13 a formed on thefirst substrate 12 a. Thefirst interconnection layer 13 a includes a first conductive layer such as afirst wire 15 a and a first through holeconductive material 16 a and a firstinsulating layer 14 a. The first conductive layer is formed inside the first insulatinglayer 14 a. The illustratedfirst wire 15 a is the top layer wire of thefirst interconnection layer 13 a and thefirst interconnection layer 13 a may have a multilayer interconnection structure including thetop layer wire 15 a. - The first
insulating layer 14 a as an insulating area and, for example, the first through holeconductive material 16 a as a conductive area are exposed from the surface of thefirst interconnection layer 13 a. The insulating area comprised of the first insulatinglayer 14 a is recessed in a portion thereof and the first through holeconductive material 16 a as a conductive area is exposed by being projected in a convex form from a recessed area of the insulating area. In the description that follows, the bottom of the recessed area of the firstinsulating layer 14 a will be called a first non-contact surface. The first through holeconductive material 16 a projects in a convex form from the first non-contact surface. - A first bonded surface Sa is formed from such an insulating area and a conductive area, that is, the surface of the first
insulating layer 14 a excluding the first non-contact surface and the top end surface of the first through holeconductive material 16 a. - The
lower layer portion 11 b as the second portion similarly includes asecond substrate 12 b and asecond interconnection layer 13 b formed on thesecond substrate 12 b. Thesecond interconnection layer 13 b includes a conductive layer such as a second wire 15 b and a second through holeconductive material 16 b and a secondinsulating layer 14 b. The second conductive layer is inside the secondinsulating layer 14 b. The illustrated second wire 15 b is the top layer wire of thesecond interconnection layer 13 b and thesecond interconnection layer 13 b may have a multilayer interconnection structure including the top layer wire 15 b. - The second
insulating layer 14 b as an insulating area and, for example, the second through holeconductive material 16 b as a conductive area are exposed from the surface of thesecond interconnection layer 13 b. The insulating area comprised of the second insulatinglayer 14 b is recessed in a portion thereof and the second through holeconductive material 16 b as a conductive area is exposed by being projected in a convex form from a recessed area of the insulating area. In the description that follows, the bottom of the recessed area of the second insulatinglayer 14 b will be called a second non-contact surface. The second through holeconductive material 16 b projects in a convex form from the second non-contact surface. - A second bonded surface Sb is formed from such an insulating area and a conductive area, that is, the surface of the second insulating
layer 14 b excluding the second non-contact surface and the top end surface of the second through holeconductive material 16 b exposed from the surface of the second insulating layer. - Then, the
multilayer interconnection layer 11 of thesemiconductor device 10 shown inFIG. 1 is formed by solid state bonding of the first bonded surface Sa of thelower layer portion 11 a and the second bonded surface Sb of theupper layer portion 11 b and also by solid state bonding of the conductive area (top end surface of the first through holeconductive material 16 a) of the first bonded surface Sa of thelower layer portion 11 a and the conductive area (top end surface of the second through holeconductive material 16 b) of the second bonded surface Sb of theupper layer portion 11 b and by a first non-bonded surface of thelower layer portion 11 a and a second non-bonded surface of theupper layer portion 11 b being mutually spaced. As a result, thelower layer portion 11 a and theupper layer portion 11 b are bonded such that a space is formed between the first non-bonded surface and the second non-bonded surface. - Though not illustrated, semiconductor devices such as transistors, capacitors and the like are actually formed in each of the
lower layer portion 11 a and theupper layer portion 11 b. - The
multilayer interconnection layer 11 as described above is used as, for example, an interconnection layer electrically connecting a sensor unit provided in theupper layer portion 11 b to receive light and a logic circuit provided in thelower layer portion 11 a to process a signal obtained by the sensor unit. - The method for manufacturing the
semiconductor device 10 shown inFIG. 1 will be described below with reference to FIGS. 2 to 13. Each ofFIGS. 2 to 13 excludingFIGS. 7 and 12 is a sectional view corresponding toFIG. 1 and illustrating the method for manufacturing thesemiconductor device 10 according to the first embodiment.FIG. 7 is a plan view when a first semiconductor wafer in a process shown inFIG. 6 is viewed from above andFIG. 12 is a plan view schematically showing a bonded area of a first insulating layer and a second insulating layer and a non-bonded area. - First, the
lower layer portion 11 a (FIG. 1 ) as the first portion will be manufactured. First, as shown inFIG. 2 , a first insulatingmaterial 22 a to be a portion of the first insulatinglayer 14 a (FIG. 1 ) is formed on the surface of afirst semiconductor wafer 21 a and thefirst wire 15 a as an example of the conductive layer is formed on the surface of the first insulatingmaterial 22 a. Thefirst semiconductor wafer 21 a is an example of a first wafer to be thefirst substrate 12 a (FIG. 1 ) later. Thefirst semiconductor wafer 21 a is made of silicon or the like and thefirst wire 15 a is made of metal such as copper, aluminum alloy or the like, polysilicon doped with impurities, silicide and the like. The first insulatingmaterial 22 a is made of silicon oxide, silicon nitride or the like. - An area D between two dotted lines shown in
FIG. 2 is a cut area D (dicing line D) cut in a dicing process described later. Thefirst wire 15 a described above is actually formed in each area on the surface of the first insulatingmaterial 22 a partitioned by the grid-like dicing lines D. - Next, as shown in
FIG. 3 , a second insulatingmaterial 23 a made of silicon oxide, silicon nitride or the like is formed on the surface of the first insulatingmaterial 22 a including thefirst wire 15 a. Then, a plurality of throughholes 24 a including through holes reaching thefirst wire 15 a are formed in the second insulatingmaterial 23 a using technologies of photolithography and dry etching. - Incidentally, the first insulating
layer 14 a is formed from the above first insulatingmaterial 22 a and the second insulatingmaterial 23 a stacked thereon. - Next, as shown in
FIG. 4 , aconductive layer 25 a made of, for example, copper is formed such that the whole first insulatinglayer 14 a is covered and the plurality of throughholes 24 a is all filled. - Next, as shown in
FIG. 5 , theconductive layer 25 a is polished by the CMP method until the surface of the first insulatinglayer 14 a is exposed to planarize the surface of the first insulatinglayer 14 a including theconductive layer 25 a. Theconductive layer 25 a filling the throughhole 24 a becomes the first through holeconductive material 16 a by this process. - The top end surface of the first through hole
conductive material 16 a and the surface of the first insulatinglayer 14 a are substantially planarized in this process, but the first through holeconductive material 16 a made of copper or the like has hardness lower than that of the first insulatinglayer 14 a made of silicon oxide, silicon nitride or the like and therefore, the surface of the first through holeconductive material 16 a is dented like a dish and becomes lower than the surface of the first insulatinglayer 14 a by CMP. That is, a dishingportion 26 a dented like a dish is formed on the top end surface of the first through holeconductive material 16 a. - By the above process, the first bonded surface Sa including the insulating area where the first insulating
layer 14 a is exposed on the surface of thefirst interconnection layer 13 a of thelower layer portion 11 a as the first portion and the conductive area where the top end surface (dishingportion 26 a) of the first through holeconductive material 16 a is exposed is formed. - Next, as shown in
FIG. 6 , a resistlayer 27 a is formed on the dicing line D and the periphery thereof (that is, on the surface of the periphery of the first insulatinglayer 14 a) in the insulating area exposed from the first bonded surface Sa. The resistlayer 27 a is formed by applying a resist material to the surface of the first insulatinglayer 14 a including the surface of the first through holeconductive material 16 a and removing an unnecessary portion of the resist material after undergoing exposure and development processes. - Here, as shown in
FIG. 7 , the dicing line D is generally formed like a grid for thefirst semiconductor wafer 21 a. Thus, the formed resistlayer 27 a is similarly formed like a grid on the surface of the first insulatinglayer 14 a formed on thefirst semiconductor wafer 21 a. Actually, in addition to the first insulatinglayer 14 a, the first through holeconductive material 16 a is also exposed from the area surrounded by the resistlayer 27 a, but the first through hole conductive material is omitted inFIG. 7 . - Next, as shown in
FIG. 8 , the first insulatinglayer 14 a is selectively etched by the reactive ion etching method until the height of the surface of the center portion of the first insulatinglayer 14 a exposed from the resistlayer 27 a (insulating area of the first bonded surface Sa exposed from the resistlayer 27 a) is substantially as high as the bottom of the dishingportion 26 a of the first through holeconductive material 16 a. The reactive ion etching is selective and also anisotropic and therefore, the height of the surface of the center portion of the first insulatinglayer 14 a can be made substantially equal to the height of the bottom of the dishingportion 26 a by microprocessing of the first insulatinglayer 14 a. - By this process, the height of the center portion as a partial area containing the surroundings of each of the first through hole
conductive materials 16 a of the insulating area of the first bonded surface Sa falls below the top end surface of each of the first through holeconductive materials 16 a as the conductive area and a first non-bonded surface as the bottom of a concave area is formed in a partial area of the insulating area of the first bonded surface Sa. Then, each of the first through holeconductive materials 16 a projects from the first non-bonded surface in a convex form. - In the etching process, the first through hole
conductive material 16 a only needs to project from the surface (first non-bonded surface) of the surrounding first insulatinglayer 14 a in a convex form. Therefore, etching may be performed such that the height of the surface of the first insulatinglayer 14 a exposed from the resistlayer 27 a becomes, for example, lower than the bottom of the dishingportion 26 a of the first through holeconductive material 16 a. - Lastly, as shown in
FIG. 9 , the resistlayer 27 a is removed by, for example, ashing. In this manner, thelower layer portion 11 a of thesemiconductor device 10 including the first bonded surface Sa constituted of the insulating area formed of the surface of the first insulatinglayer 14 a excluding the first non-bonded surface and the conductive area formed of the top end surface of the first through holeconductive material 16 a projecting from the first non-bonded surface in a convex form is formed. - Subsequently, as shown in
FIG. 10 , theupper layer portion 11 b of thesemiconductor device 10 including the second bonded surface Sb constituted of the insulating area formed of the surface of the second insulatinglayer 14 b excluding the second non-bonded surface and the conductive area formed of the top end surface of the second through holeconductive material 16 b projecting from the second non-bonded surface in a convex form is formed. In the formedupper layer portion 11 b, a dishingportion 26 b is formed on the top end surface of the second through holeconductive material 16 b. - Next, the first bonded surface Sa of the
lower layer portion 11 a and the second bonded surface Sb of theupper layer portion 11 b are surface-treated. That is, the first and second bonded surfaces Sa, Sb are activated. Then, as shown inFIG. 11 , thelower layer portion 11 a and theupper layer portion 11 b are arranged opposite to each other in a vacuum or in an atmosphere of an inert gas such that aspace 28 is formed between the first non-bonded surface and the second non-bonded surface and also the insulating area of the first bonded surface Sa and the insulating area of the second bonded surface Sb are matched and the conductive area of the first bonded surface Sa and the conductive area of the second bonded surface Sb are matched. Then, solid state bonding of the first through holeconductive material 16 a and the second through holeconductive material 16 b is caused and also a hydrogen bond of the periphery of the first insulatinglayer 14 a and that of the second insulatinglayer 14 b are caused by applying pressure welding loads F, F to thefirst semiconductor wafer 21 a of thelower layer portion 11 a and asecond semiconductor wafer 21 b of theupper layer portion 11 b under a low temperature condition of about, for example, 150° C. Then, the bondedsemiconductor wafers conductive material 16 a and the second through holeconductive material 16 b are bonded by a metallic bond and the first insulatinglayer 14 a and the second insulatinglayer 14 b are bonded by a covalent bond. Because the conductive area of the first bonded surface Sa is convex with respect to the insulating area of the first bonded surface Sa in the surroundings and also the conductive area of the second bonded surface Sb is convex with respect to the insulating area of the second bonded surface Sb in the surroundings, solid state bonding of the first through holeconductive material 16 a and the second through holeconductive material 16 b constituting the conductive areas of both can reliably be achieved. Then, a portion of the first through holeconductive material 16 a and a portion of the second through holeconductive material 16 b that are bonded to each other by solid state bonding are arranged inside thespace 28. - As shown in
FIGS. 11 and 12 , a bonded area J where the periphery of the first insulatinglayer 14 a and that of the second insulatinglayer 14 b are bonded by a covalent bond is provided like a grid along the dicing line D. That is, a non-bonded area NJ including the first non-contact surface of the first insulatinglayer 14 a and the second non-contact surface of the second insulatinglayer 14 b becomes an area surrounded by the bonding areas J of both. - Lastly, as shown in
FIG. 13 , thelower layer portion 11 a and theupper layer portion 11 b are cut along the dicing line D. That is, thefirst semiconductor wafer 21 a, the first insulatinglayer 14 a, the second insulatinglayer 14 b, and thesecond semiconductor wafer 21 b on the dicing line D are cut. Accordingly, a plurality of thesemiconductor devices 10 is manufactured collectively. In thesemiconductor device 10 manufactured as described above, thespace 28 is formed in the non-bonded area NJ of the first insulatinglayer 14 a and the second insulatinglayer 14 b and thespace 28 is surrounded by the bonding areas J of the first insulatinglayer 14 a and the second insulatinglayer 14 b. - In the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to an embodiment, as described above, the first through holeconductive material 16 a as a conductive layer of thelower layer portion 11 a is projected from the first non-contact surface provided in the surrounding first insulatinglayer 14 a in a convex form and also the second through holeconductive material 16 b as a conductive layer of theupper layer portion 11 b is projected from the second non-contact surface provided in the surrounding second insulatinglayer 14 b in a convex form and then, these through hole conductive materials are bonded by solid state bonding. Thus, even if the dishingportion 26 a is formed on the top end surface of the first through holeconductive material 16 a by the CMP method and the dishingportion 26 b is formed on the top end surface of the second through holeconductive material 16 b, these through hole conductive materials can reliably be bonded. Therefore, electric bonding of the first through holeconductive material 16 a and the second through holeconductive material 16 b can reliably be achieved and thesemiconductor device 10 superior in reliability can be manufactured. - Also in the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to an embodiment, when thelower layer portion 11 a and theupper layer portion 11 b are bonded, the periphery surface of the first insulatinglayer 14 a of thelower layer portion 11 a and the periphery surface of the second insulatinglayer 14 b of theupper layer portion 11 b are bonded by solid state bonding. Then, the first through holeconductive material 16 a and the second through holeconductive material 16 b are mutually bonded by solid state bonding inside the non-bonded area NJ (inside thespace 28 between the first non-contact surface and the second non-contact surface) surrounded by the bonded areas J of the first insulatinglayer 14 a and the second insulatinglayer 14 b. Thus, in the manufacturedsemiconductor device 10, the first through holeconductive material 16 a and the second through holeconductive material 16 b mutually bonded by solid state bonding are arranged in thespace 28 so as to be surrounded by the bonded areas J of the first insulatinglayer 14 a and the second insulatinglayer 14 b. Therefore, defects of the first through holeconductive material 16 a and the second through holeconductive material 16 b by intrusion of a chemical from outside thesemiconductor device 10 can be suppressed from arising. - Further, in the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to an embodiment, the area D cut in the dicing process as the final process is the bonded area J where the first insulatinglayer 14 a and the second insulatinglayer 14 b are bonded by a covalent bond. Thus, in the dicing process, the first insulatinglayer 14 a and the second insulatinglayer 14 b are also suppressed from being damaged (chipped). - In the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to an embodiment, as described above, defects of the first through holeconductive material 16 a and the second through holeconductive material 16 b by intrusion of a chemical are suppressed from arising and also the first insulatinglayer 14 a and the second insulatinglayer 14 b are suppressed from being damaged (chipped) in the dicing process. Therefore, thesemiconductor device 10 more superior in reliability can be manufactured with high yields. - Further, in the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to an embodiment, the surface of the first insulatinglayer 14 a of thelower layer portion 11 a and the surface of the second insulatinglayer 14 b of theupper layer portion 11 b are bonded by a covalent bond and thus, thelower layer portion 11 a and theupper layer portion 11 b are bonded strongly. Therefore, thesemiconductor device 10 more superior in reliability can be manufactured. - In contrast, a method for manufacturing a semiconductor device simply capable of reliably bonding a first through hole conductive material and a second through hole conductive material will be described as a comparative example of the method for manufacturing the semiconductor device according to the present embodiment with reference to
FIGS. 14 to 16 . Each ofFIGS. 14 to 16 is a sectional view illustrating the method for manufacturing a semiconductor device according to the comparative example. InFIGS. 14 to 16 , the same reference numerals are attached to the same portions as those in the present embodiment. - In the method for manufacturing a
lower layer portion 111 a of a semiconductor device according to the comparative example, the surface of a first insulatinglayer 114 a where a first through holeconductive material 116 a is exposed is planarized by the CMP method after undergoing each process shown inFIGS. 2 to 5 and then, as shown inFIG. 14 , the whole surface of a first insulatinglayer 114 a is etched without forming a resist layer on the surface of the first insulatinglayer 114 a to project the first through holeconductive material 116 a in a convex form. - Also in the manufacture of an
upper layer portion 111 b, though an illustration thereof is omitted, the surface of a second insulating layer 114 b where a second through holeconductive material 116 b is exposed is planarized by the CMP method and then, the whole surface of a second insulating layer 114 b is etched without forming a resist layer on the surface of the second insulating layer 114 b to project the second through holeconductive material 116 b in a convex form. - Thereafter, the surface of the
lower layer portion 111 a where the first through holeconductive material 116 a projects from the first insulatinglayer 114 a in a convex form and the surface of theupper layer portion 111 b where the second through holeconductive material 116 b projects from the second insulating layer 114 b in a convex form are made clean surfaces by cleaning in a vacuum and then, as shown inFIG. 15 , thelower layer portion 111 a and theupper layer portion 111 b are arranged opposite to each other such that the first through holeconductive material 116 a and the second through holeconductive material 116 b are matched in a vacuum or in an atmosphere of an inert gas. Then, the first through holeconductive material 116 a and the second through holeconductive material 116 b are bonded by solid state bonding by applying pressure welding loads F, F to afirst semiconductor wafer 121 a of thelower layer portion 111 a and asecond semiconductor wafer 121 b of theupper layer portion 111 b. - Then, as shown in
FIG. 16 , thelower layer portion 111 a and theupper layer portion 111 b are cut along the dicing line D in the final process to manufacture a plurality ofsemiconductor devices 100 together. - Also in the method for manufacturing the
semiconductor device 100 according to the comparative example as described above, the first through holeconductive material 116 a as a conductive layer of thelower layer portion 111 a is projected from the surrounding first insulatinglayer 114 a in a convex form and also the second through holeconductive material 116 b as a conductive layer of theupper layer portion 111 b is projected from the surrounding second insulating layer 114 b in a convex form and then, these through hole conductive materials are bonded by solid state bonding. Therefore, the first through holeconductive material 116 a and the second through holeconductive material 116 b can reliably be bonded. - However, in the
semiconductor device 100 manufactured as described above, as shown inFIG. 16 , agap 128 is formed between the first insulatinglayer 114 a and the second insulating layer 114 b. Then, thegap 128 is exposed from the side face of thedevice 100. Therefore, defects of the first through holeconductive material 116 a and the second through holeconductive material 116 b are caused by intrusion of a chemical from outside thesemiconductor device 100. Therefore, when compared with thesemiconductor device 10 manufactured by the method for manufacturing the semiconductor device according to the present embodiment, thesemiconductor device 100 manufactured by the manufacturing method according to the comparative example is inferior in reliability. Further, because thegap 128 arises between the first insulatinglayer 114 a and the second insulating layer 114 b on the dicing line D, the first insulatinglayer 114 a or the second insulating layer 114 b may be damaged (chipped) when the first insulatinglayer 114 a and the second insulating layer 114 b are cut along the dicing line D. Therefore, when compared with thesemiconductor device 10 manufactured by the method for manufacturing the semiconductor device according to the present embodiment, thesemiconductor device 100 manufactured by the manufacturing method according to the comparative example is inferior in reliability and also manufacturing yields decrease. - That is, according to the method for manufacturing the
semiconductor device 10 according to the present embodiment, when compared with the manufacturing method of thesemiconductor device 100 according to the comparative example, semiconductor devices more superior in reliability can be manufactured with high yields. - In the method for manufacturing the
semiconductor device 10 and thesemiconductor device 10 according to the first embodiment, the first through holeconductive material 16 a of thelower layer portion 11 a is projected from the surrounding first insulatinglayer 14 a (first non-contact surface) in a convex form and also the second through holeconductive material 16 b of theupper layer portion 11 b is projected from the surrounding second insulatinglayer 14 b (second non-contact surface) in a convex form and then, these through hole conductive materials are bonded by solid state bonding. However, both through hole conductive materials may reliably be bonded by solid state bonding by projecting only one of through hole conductive materials from the surrounding insulating layer in a convex form without the need to project the other through hole conductive material from the surrounding insulating layer. Hereinafter, the manufacturing method will be described. - A method for manufacturing the semiconductor device according to the second embodiment will be described below with reference to
FIGS. 17 to 20 . Each ofFIGS. 17 to 20 is a sectional view illustrating the method for manufacturing the semiconductor device according to the second embodiment. In each figure, the same reference signs are attached to the same portions as those of a semiconductor device according to the first embodiment. - According to this manufacturing method, in a
lower layer portion 31 a as a first portion, after a resistlayer 27 a is formed on the surface of a first insulatinglayer 34 a by undergoing each process shown inFIGS. 2 to 7 , as shown inFIG. 17 , the first insulatinglayer 34 a exposed from the resistlayer 27 a is etched. The etching is performed until the first insulatinglayer 34 a is as high as the bottom of the dishingportion 26 a of the first through holeconductive material 16 a or becomes lower. Accordingly, a first non-contact surface is formed on the surrounding first insulatinglayer 34 a of the first through holeconductive material 16 a. - Then, after such an etching process being performed, the resist
layer 27 a is removed. The first through holeconductive material 16 a projects in a big way from the surface (first non-contact surface) of the first insulatinglayer 34 a after the resistlayer 27 a being removed. An insulating area made of the surface of the first insulatinglayer 34 a excluding such a first non-contact surface and a conductive area made of the top end surface of the first through holeconductive material 16 a become a first bonded surface Sa′. - On the other hand, in an
upper layer portion 31 b as a second portion, as shown inFIG. 18 , the conductive layer (conductive layer to become the second through holeconductive material 16 b) is polished by the CMP method until the surface of a second insulatinglayer 34 b is exposed to planarize the surface of the second insulatinglayer 34 b where the second through holeconductive material 16 b is exposed. Then, an insulating area made of the surface of the second insulatinglayer 34 b in this state and a conductive area made of the top end surface of the second through holeconductive material 16 b become a second bonded surface Sb′. - After the first and second bonded surfaces Sa′, Sb′ being formed as described above, these bonded surfaces Sa′, Sb′ are surface-treated. That is, the first and second bonded surfaces Sa′, Sb′ are activated. Then, as shown in
FIG. 19 , thelower layer portion 31 a and theupper layer portion 31 b are arranged opposite to each other such that aspace 38 is formed between the first non-bonded surface Sa′ and the second non-bonded surface Sb′ and also the insulating area of the first bonded surface Sa′ and the insulating area of the second bonded surface Sb′ are matched and the conductive area of the first bonded surface Sa′ and the conductive area of the second bonded surface Sb′ are matched in a vacuum or in an atmosphere of an inert gas. Then, solid state bonding of the first through holeconductive material 16 a and the second through holeconductive material 16 b is caused and also a hydrogen bond of the periphery of the first insulatinglayer 34 a and that of the second insulatinglayer 34 b are caused by applying the pressure welding loads F, F to thefirst semiconductor wafer 21 a of thelower layer portion 31 a and asecond semiconductor wafer 21 b of theupper layer portion 31 b under a low temperature condition of about, for example, 150° C. Then, the bondedsemiconductor wafers conductive material 16 a and the second through holeconductive material 16 b are bonded by a metallic bond and the first insulatinglayer 34 a and the second insulatinglayer 34 b are bonded by a covalent bond. Because the conductive area of the first bonded surface Sa′ is convex with respect to the insulating area of the first bonded surface Sa′ in the surroundings, solid state bonding of the first through holeconductive material 16 a constituting the conductive area of the first bonded surface Sa′ and the second through holeconductive material 16 b constituting the conductive area of the second bonded surface Sb′ can reliably be achieved. Then, a portion of the first through holeconductive material 16 a and a portion of the second through holeconductive material 16 b are bonded to each other by solid state bonding are arranged inside thespace 38. - Then, as shown in
FIG. 20 , thelower layer portion 31 a and theupper layer portion 31 b are cut along the dicing line D in the final process. Accordingly, a plurality ofsemiconductor devices 30 is manufactured collectively. In thesemiconductor device 30 manufactured as described above, thespace 38 is formed in the non-bonded area NJ of the first insulatinglayer 34 a and the second insulatinglayer 34 b and thespace 38 is surrounded by the bonding areas J of the first insulatinglayer 34 a and the second insulatinglayer 34 b. - In the method for manufacturing the
semiconductor device 30 and thesemiconductor device 30 according to the second embodiment described above, after the first through holeconductive material 16 a as a conductive layer of thelower layer portion 31 a being projected from the first non-contact surface provided in the surrounding first insulatinglayer 34 a in a convex form, the first through holeconductive material 16 a and the second through holeconductive material 16 b slightly dented and made lower than the surface of the second insulatingmaterial 34 b with the dishingportion 26 b formed thereon are bonded by solid state bonding. Thus, even if the dishingportions conductive material 16 a and the top end surface of the second through holeconductive material 16 b by the CMP method, these through hole conductive materials can reliably be bonded. Therefore, electric bonding of the first through holeconductive material 16 a and the second through holeconductive material 16 b can reliably be achieved and thesemiconductor device 30 superior in reliability can be manufactured. - Also in the method for manufacturing the
semiconductor device 30 and thesemiconductor device 30 according to an embodiment, when thelower layer portion 31 a and theupper layer portion 31 b are bonded, the periphery surface of the first insulatinglayer 34 a of thelower layer portion 31 a and the periphery surface of the second insulatinglayer 34 b of theupper layer portion 31 b are bonded by solid state bonding. Then, the first through holeconductive material 16 a and the second through holeconductive material 16 b are mutually bonded by solid state bonding inside the non-bonded area NJ (inside thespace 38 between the first insulatinglayer 34 a and the second insulatinglayer 34 b) surrounded by the bonded areas J of the first insulatinglayer 34 a and the second insulatinglayer 34 b. Thus, in the manufacturedsemiconductor device 30, the first through holeconductive material 16 a and the second through holeconductive material 16 b mutually bonded by solid state bonding are arranged in thespace 38 so as to be surrounded by the bonded areas J of the first insulatinglayer 34 a and the second insulatinglayer 34 b. Therefore, defects of the first through holeconductive material 16 a and the second through holeconductive material 16 b by intrusion of a chemical from outside thesemiconductor device 30 can be suppressed from arising and at the same time, in the dicing process, the first insulatinglayer 34 a and the second insulatinglayer 34 b are also suppressed from being damaged (chipped). Therefore, when compared with thesemiconductor device 100 manufactured by the manufacturing method according to the comparative example described above, thesemiconductor device 30 more superior in reliability can be manufactured with high yields. - In the method for manufacturing the
semiconductor device 30 and thesemiconductor device 30 according to the second embodiment, the first through holeconductive material 16 a is projected by only a partial area of the first insulatinglayer 34 a of thelower layer portion 31 a as the first portion being selectively etched and the second through holeconductive material 16 b is not projected without the second insulatinglayer 34 b of theupper layer portion 31 b as the second portion being selectively etched, but the first portion may be set as theupper layer portion 31 b and the second portion may be set as theupper layer portion 31 a. That is, the second through holeconductive material 16 b may be projected by only a partial area of the second insulatinglayer 34 b of theupper layer portion 31 b being selectively etched and the first through holeconductive material 16 a may not be projected without the first insulatinglayer 34 a of thelower layer portion 31 a being selectively etched. Even such a manufacturing method can achieve effects similar to those of the method for manufacturing thesemiconductor device 30 and thesemiconductor device 30 according to the present embodiment. - While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
- In each of the above examples, for example, the resist
layer 27 a used as a mask in the process of etching the first insulating layer or the second insulating layer is formed, as shown inFIG. 7 , in a grid-like shape along the dicing line D. However, the resist layer may not necessarily be formed as described above. A modification of the resist layer will be described below. -
FIG. 21 is a plan view when thefirst semiconductor wafer 21 a on which a resistlayer 47 according to the modification is formed is viewed from above andFIG. 22 is a plan view schematically showing the bonded area J and the non-bonded area NJ of the first insulating layer and the second insulating layer when the lower layer portion and the upper layer portion are bonded by solid state bonding in a process after the resistlayer 47 according to the modification is formed. - As shown in
FIG. 21 , the resistlayer 47 may be provided, in addition to being provided along the dicing line D on the surface of the first insulatinglayer 14 a (34 a), further along the circumference of thefirst semiconductor wafer 21 a on the surface of the first insulatinglayer 14 a (34 a). When the resistlayer 47 is applied to the manufacturing method of a semiconductor device according to the first embodiment, the resistlayer 47 is provided, in addition to being provided in a grid shape along the dicing line D, further along the circumference of thesecond semiconductor wafer 21 b on the surface of the second insulatinglayer 14 b. If the resistlayer 47 is formed as described above, as shown inFIG. 22 , the bonded area J of the first insulatinglayer 14 a (34 a) and the second insulatinglayer 14 b (34 b) is provided, in addition to being provided in a grid shape along the dicing line D, further along the circumference of the first andsecond semiconductor wafers layer 14 a (34 a) and the second insulatinglayer 14 b (34 b) is surrounded by the bonded areas J. - Also in the manufacturing method of a semiconductor device manufactured by undergoing the process to form the resist
layer 47 according to the modification described above and the semiconductor device, effects similar to those of the methods for manufacturing thesemiconductor devices semiconductor devices - In addition to the modification of the resist layer described above, for example, the conductive layer (conductive area constituting the first and second bonded surfaces) projected from the surface of the first and second insulating
layers 14 a (34 a), 14 b (34 b) by etching these insulatinglayers 14 a (34 a), 14 b (34 b) may be a conductive material other than the through holeconductive materials
Claims (6)
1. A semiconductor device comprising:
a first interconnection layer including a first conductive layer and a first insulating layer, the first interconnection layer including a first non-bonded surface from which the first conductive layer projects in a convex form, the first non-bonded surface being a partial area of a surface of the first insulating layer and containing the surface of the first insulating layer of a circumference of the first conductive layer,
a second interconnection layer including a second conductive layer and a second insulating layer, the second conductive layer being bonded to the surface of the first conductive layer and the second insulating layer being bonded to the surface of the first insulating layer excluding the first non-bonded surface.
2. The semiconductor device according to claim 1 , wherein the second interconnection layer includes a second non-bonded surface from which the second conductive layer projects in a convex form, the second non-bonded surface being a partial area of a surface of the second insulating layer and containing the surface of the second insulating layer of a circumference of the second conductive layer.
3. The semiconductor device according to claim 1 , wherein a space is formed between the first non-bonded surface of the first interconnection layer and the surface of the second insulating layer of the second interconnection layer
4. The semiconductor device according to claim 3 , wherein the space is formed so as to be surrounded by a bonded portion of the surface of the first insulating layer excluding the first non-bonded surface and the surface of the second insulating layer.
5. The semiconductor device according to claim 3 , wherein a portion of a conductive material formed by the surface of the first conductive layer and the surface of the second conductive layer being bonded is arranged inside the space.
6. The semiconductor device according to claim 1 , wherein the first conductive layer and the second conductive layer are bonded by a metallic bond and
the first insulating layer and the second insulating layer are bonded by a covalent bond.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/230,125 US20160343682A1 (en) | 2013-12-11 | 2016-08-05 | Semiconductor device |
US16/721,202 US10840204B2 (en) | 2013-12-11 | 2019-12-19 | Semiconductor device for bonding conductive layers exposed from surfaces of respective interconnection layers |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2013-256070 | 2013-12-11 | ||
JP2013256070A JP2015115446A (en) | 2013-12-11 | 2013-12-11 | Manufacturing method of semiconductor device |
US14/518,389 US9437568B2 (en) | 2013-12-11 | 2014-10-20 | Method for manufacturing semiconductor device having a multilayer interconnection |
US15/230,125 US20160343682A1 (en) | 2013-12-11 | 2016-08-05 | Semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/518,389 Division US9437568B2 (en) | 2013-12-11 | 2014-10-20 | Method for manufacturing semiconductor device having a multilayer interconnection |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/721,202 Continuation US10840204B2 (en) | 2013-12-11 | 2019-12-19 | Semiconductor device for bonding conductive layers exposed from surfaces of respective interconnection layers |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160343682A1 true US20160343682A1 (en) | 2016-11-24 |
Family
ID=53271949
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/518,389 Active US9437568B2 (en) | 2013-12-11 | 2014-10-20 | Method for manufacturing semiconductor device having a multilayer interconnection |
US15/230,125 Abandoned US20160343682A1 (en) | 2013-12-11 | 2016-08-05 | Semiconductor device |
US16/721,202 Active US10840204B2 (en) | 2013-12-11 | 2019-12-19 | Semiconductor device for bonding conductive layers exposed from surfaces of respective interconnection layers |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/518,389 Active US9437568B2 (en) | 2013-12-11 | 2014-10-20 | Method for manufacturing semiconductor device having a multilayer interconnection |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/721,202 Active US10840204B2 (en) | 2013-12-11 | 2019-12-19 | Semiconductor device for bonding conductive layers exposed from surfaces of respective interconnection layers |
Country Status (5)
Country | Link |
---|---|
US (3) | US9437568B2 (en) |
JP (1) | JP2015115446A (en) |
KR (1) | KR20150068284A (en) |
CN (1) | CN104716086B (en) |
TW (1) | TW201535594A (en) |
Cited By (87)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180269172A1 (en) * | 2017-03-17 | 2018-09-20 | Invensas Bonding Technologies, Inc. | Multi-metal contact structure |
US10508030B2 (en) | 2017-03-21 | 2019-12-17 | Invensas Bonding Technologies, Inc. | Seal for microelectronic assembly |
US10515925B2 (en) | 2017-04-21 | 2019-12-24 | Invensas Bonding Technologies, Inc. | Die processing |
US10522499B2 (en) | 2017-02-09 | 2019-12-31 | Invensas Bonding Technologies, Inc. | Bonded structures |
US10529634B2 (en) | 2017-05-11 | 2020-01-07 | Invensas Bonding Technologies, Inc. | Probe methodology for ultrafine pitch interconnects |
US10546832B2 (en) | 2016-12-21 | 2020-01-28 | Invensas Bonding Technologies, Inc. | Bonded structures |
US10607937B2 (en) | 2015-12-18 | 2020-03-31 | Invensas Bonding Technologies, Inc. | Increased contact alignment tolerance for direct bonding |
US10658313B2 (en) | 2017-12-11 | 2020-05-19 | Invensas Bonding Technologies, Inc. | Selective recess |
US10727219B2 (en) | 2018-02-15 | 2020-07-28 | Invensas Bonding Technologies, Inc. | Techniques for processing devices |
US10777533B2 (en) | 2012-08-30 | 2020-09-15 | Invensas Bonding Technologies, Inc. | Heterogeneous device |
US10784191B2 (en) | 2017-03-31 | 2020-09-22 | Invensas Bonding Technologies, Inc. | Interface structures and methods for forming same |
US10790262B2 (en) | 2018-04-11 | 2020-09-29 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
US10796936B2 (en) | 2016-12-22 | 2020-10-06 | Invensas Bonding Technologies, Inc. | Die tray with channels |
US10840205B2 (en) | 2017-09-24 | 2020-11-17 | Invensas Bonding Technologies, Inc. | Chemical mechanical polishing for hybrid bonding |
US10879212B2 (en) | 2017-05-11 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Processed stacked dies |
US10879226B2 (en) | 2016-05-19 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Stacked dies and methods for forming bonded structures |
US10896902B2 (en) | 2016-01-13 | 2021-01-19 | Invensas Bonding Technologies, Inc. | Systems and methods for efficient transfer of semiconductor elements |
US10923408B2 (en) | 2017-12-22 | 2021-02-16 | Invensas Bonding Technologies, Inc. | Cavity packages |
US10964664B2 (en) | 2018-04-20 | 2021-03-30 | Invensas Bonding Technologies, Inc. | DBI to Si bonding for simplified handle wafer |
US10998292B2 (en) | 2018-06-13 | 2021-05-04 | Invensas Bonding Technologies, Inc. | Offset pads over TSV |
US10998265B2 (en) | 2016-09-30 | 2021-05-04 | Invensas Bonding Technologies, Inc. | Interface structures and methods for forming same |
US11004757B2 (en) | 2018-05-14 | 2021-05-11 | Invensas Bonding Technologies, Inc. | Bonded structures |
US11011418B2 (en) | 2005-08-11 | 2021-05-18 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US11011503B2 (en) | 2017-12-15 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Direct-bonded optoelectronic interconnect for high-density integrated photonics |
US11011494B2 (en) | 2018-08-31 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics |
US11031285B2 (en) | 2017-10-06 | 2021-06-08 | Invensas Bonding Technologies, Inc. | Diffusion barrier collar for interconnects |
US11056348B2 (en) | 2018-04-05 | 2021-07-06 | Invensas Bonding Technologies, Inc. | Bonding surfaces for microelectronics |
US11056390B2 (en) | 2015-06-24 | 2021-07-06 | Invensas Corporation | Structures and methods for reliable packages |
US11158606B2 (en) | 2018-07-06 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Molded direct bonded and interconnected stack |
US11158573B2 (en) | 2018-10-22 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Interconnect structures |
US11169326B2 (en) | 2018-02-26 | 2021-11-09 | Invensas Bonding Technologies, Inc. | Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects |
US11171117B2 (en) | 2018-06-12 | 2021-11-09 | Invensas Bonding Technologies, Inc. | Interlayer connection of stacked microelectronic components |
US11195748B2 (en) | 2017-09-27 | 2021-12-07 | Invensas Corporation | Interconnect structures and methods for forming same |
US11205600B2 (en) | 2014-03-12 | 2021-12-21 | Invensas Corporation | Integrated circuits protected by substrates with cavities, and methods of manufacture |
US11205625B2 (en) | 2019-04-12 | 2021-12-21 | Invensas Bonding Technologies, Inc. | Wafer-level bonding of obstructive elements |
US11244920B2 (en) | 2018-12-18 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Method and structures for low temperature device bonding |
US11244916B2 (en) | 2018-04-11 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
US11256004B2 (en) | 2018-03-20 | 2022-02-22 | Invensas Bonding Technologies, Inc. | Direct-bonded lamination for improved image clarity in optical devices |
US11264345B2 (en) | 2015-08-25 | 2022-03-01 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
US11276676B2 (en) | 2018-05-15 | 2022-03-15 | Invensas Bonding Technologies, Inc. | Stacked devices and methods of fabrication |
US11296044B2 (en) * | 2018-08-29 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Bond enhancement structure in microelectronics for trapping contaminants during direct-bonding processes |
US11296053B2 (en) | 2019-06-26 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
US11348801B2 (en) | 2016-12-28 | 2022-05-31 | Invensas Bonding Technologies, Inc. | Processing stacked substrates |
US11355404B2 (en) | 2019-04-22 | 2022-06-07 | Invensas Bonding Technologies, Inc. | Mitigating surface damage of probe pads in preparation for direct bonding of a substrate |
US11367652B2 (en) | 2016-12-28 | 2022-06-21 | Invensas Bonding Technologies, Inc. | Microelectronic assembly from processed substrate |
US11373963B2 (en) | 2019-04-12 | 2022-06-28 | Invensas Bonding Technologies, Inc. | Protective elements for bonded structures |
US11380597B2 (en) | 2017-12-22 | 2022-07-05 | Invensas Bonding Technologies, Inc. | Bonded structures |
US11387214B2 (en) | 2017-06-15 | 2022-07-12 | Invensas Llc | Multi-chip modules formed using wafer-level processing of a reconstituted wafer |
US11385278B2 (en) | 2019-05-23 | 2022-07-12 | Invensas Bonding Technologies, Inc. | Security circuitry for bonded structures |
US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
US11462419B2 (en) | 2018-07-06 | 2022-10-04 | Invensas Bonding Technologies, Inc. | Microelectronic assemblies |
US11476213B2 (en) | 2019-01-14 | 2022-10-18 | Invensas Bonding Technologies, Inc. | Bonded structures without intervening adhesive |
US11515291B2 (en) | 2018-08-28 | 2022-11-29 | Adeia Semiconductor Inc. | Integrated voltage regulator and passive components |
US11538781B2 (en) | 2020-06-30 | 2022-12-27 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages including bonded structures |
US11610846B2 (en) | 2019-04-12 | 2023-03-21 | Adeia Semiconductor Bonding Technologies Inc. | Protective elements for bonded structures including an obstructive element |
US11621246B2 (en) | 2019-03-29 | 2023-04-04 | Adeia Semiconductor Technologies Llc | Diffused bitline replacement in stacked wafer memory |
US11626363B2 (en) | 2016-12-29 | 2023-04-11 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
US11664357B2 (en) | 2018-07-03 | 2023-05-30 | Adeia Semiconductor Bonding Technologies Inc. | Techniques for joining dissimilar materials in microelectronics |
US11710718B2 (en) | 2015-07-10 | 2023-07-25 | Adeia Semiconductor Technologies Llc | Structures and methods for low temperature bonding using nanoparticles |
US11715730B2 (en) | 2017-03-16 | 2023-08-01 | Adeia Semiconductor Technologies Llc | Direct-bonded LED arrays including optical elements configured to transmit optical signals from LED elements |
US11721653B2 (en) | 2019-12-23 | 2023-08-08 | Adeia Semiconductor Bonding Technologies Inc. | Circuitry for electrical redundancy in bonded structures |
US11728273B2 (en) | 2020-09-04 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
US11735523B2 (en) | 2020-05-19 | 2023-08-22 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11742314B2 (en) | 2020-03-31 | 2023-08-29 | Adeia Semiconductor Bonding Technologies Inc. | Reliable hybrid bonded apparatus |
US11760059B2 (en) | 2003-05-19 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Method of room temperature covalent bonding |
US11762200B2 (en) | 2019-12-17 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded optical devices |
US11764177B2 (en) | 2020-09-04 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
US11842894B2 (en) | 2019-12-23 | 2023-12-12 | Adeia Semiconductor Bonding Technologies Inc. | Electrical redundancy for bonded structures |
US11862604B2 (en) | 2018-06-22 | 2024-01-02 | Adeia Semiconductor Inc. | Systems and methods for releveled bump planes for chiplets |
US11862602B2 (en) | 2019-11-07 | 2024-01-02 | Adeia Semiconductor Technologies Llc | Scalable architecture for reduced cycles across SOC |
US11876076B2 (en) | 2019-12-20 | 2024-01-16 | Adeia Semiconductor Technologies Llc | Apparatus for non-volatile random access memory stacks |
US11881454B2 (en) | 2016-10-07 | 2024-01-23 | Adeia Semiconductor Inc. | Stacked IC structure with orthogonal interconnect layers |
US11901281B2 (en) | 2019-03-11 | 2024-02-13 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
US11908739B2 (en) | 2017-06-05 | 2024-02-20 | Adeia Semiconductor Technologies Llc | Flat metal features for microelectronics applications |
US11929347B2 (en) | 2020-10-20 | 2024-03-12 | Adeia Semiconductor Technologies Llc | Mixed exposure for large die |
US11935907B2 (en) | 2014-12-11 | 2024-03-19 | Adeia Semiconductor Technologies Llc | Image sensor device |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
US12009338B2 (en) | 2020-03-19 | 2024-06-11 | Adeia Semiconductor Bonding Technologies Inc. | Dimension compensation control for directly bonded structures |
US12074092B2 (en) | 2018-05-30 | 2024-08-27 | Adeia Semiconductor Inc. | Hard IP blocks with physically bidirectional passageways |
US12080672B2 (en) * | 2019-09-26 | 2024-09-03 | Adeia Semiconductor Bonding Technologies Inc. | Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive |
US12113054B2 (en) | 2019-10-21 | 2024-10-08 | Adeia Semiconductor Technologies Llc | Non-volatile dynamic random access memory |
US12142528B2 (en) | 2016-10-07 | 2024-11-12 | Adeia Semiconductor Inc. | 3D chip with shared clock distribution network |
US12191267B2 (en) | 2019-03-01 | 2025-01-07 | Adeia Semiconductor Technologies, LLC | Nanowire bonding interconnect for fine-pitch microelectronics |
US12211809B2 (en) | 2020-12-30 | 2025-01-28 | Adeia Semiconductor Bonding Technologies Inc. | Structure with conductive feature and method of forming same |
US12248869B2 (en) | 2017-08-03 | 2025-03-11 | Adeia Semiconductor Inc. | Three dimensional circuit implementing machine trained network |
US12272730B2 (en) | 2018-03-29 | 2025-04-08 | Adeia Semiconductor Inc. | Transistor level interconnection methodologies utilizing 3D interconnects |
US12300662B2 (en) | 2024-05-02 | 2025-05-13 | Adeia Semiconductor Bonding Technologies Inc. | DBI to SI bonding for simplified handle wafer |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6165127B2 (en) * | 2014-12-22 | 2017-07-19 | 三菱重工工作機械株式会社 | Semiconductor device and manufacturing method of semiconductor device |
KR102590053B1 (en) * | 2015-03-03 | 2023-10-17 | 소니그룹주식회사 | Semiconductor device and electronic apparatus |
JP6865544B2 (en) * | 2016-07-27 | 2021-04-28 | 日本放送協会 | Spatial Light Modulators and Methods for Manufacturing Spatial Light Modulators |
JP2019047043A (en) * | 2017-09-05 | 2019-03-22 | 日本放送協会 | Stacked semiconductor device, semiconductor device substrate, and manufacturing method thereof |
JP2022096892A (en) * | 2020-12-18 | 2022-06-30 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor devices, semiconductor device manufacturing methods, and electronic devices |
JP7631049B2 (en) | 2021-03-16 | 2025-02-18 | キオクシア株式会社 | Semiconductor memory device and method for manufacturing the same |
JP7614897B2 (en) | 2021-03-19 | 2025-01-16 | キオクシア株式会社 | Semiconductor Device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5591673A (en) * | 1995-07-05 | 1997-01-07 | Taiwan Semiconductor Manufacturing Company Ltd. | Tungsten stud process for stacked via applications |
US20030114013A1 (en) * | 2001-12-13 | 2003-06-19 | International Business Machines Corporation | Toughness, adhesion and smooth metal lines of porous low k dielectric interconnect structures |
US20060000639A1 (en) * | 2004-07-02 | 2006-01-05 | Endicott Interconnect Technologies, Inc. | Circuitized substrate with filled isolation border, method of making same, electrical assembly utilizing same, and information handling system utilizing same |
US7078811B2 (en) * | 2000-07-05 | 2006-07-18 | Tadatomo Suga | Semiconductor device and method for fabricating the device |
US8895360B2 (en) * | 2012-07-31 | 2014-11-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated semiconductor device and wafer level method of fabricating the same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0272642A (en) | 1988-09-07 | 1990-03-12 | Nec Corp | Structure and method for connecting substrates |
JP4212293B2 (en) | 2002-04-15 | 2009-01-21 | 三洋電機株式会社 | Manufacturing method of semiconductor device |
JP2005109221A (en) * | 2003-09-30 | 2005-04-21 | Toshiba Corp | Wafer-level package and its manufacturing method |
JP4310267B2 (en) | 2004-12-17 | 2009-08-05 | 三菱重工業株式会社 | Manufacturing method of laminated device |
JP4354398B2 (en) | 2004-12-27 | 2009-10-28 | 三菱重工業株式会社 | Semiconductor device and manufacturing method thereof |
JP5276035B2 (en) * | 2009-04-13 | 2013-08-28 | 日本電波工業株式会社 | Piezoelectric device manufacturing method and piezoelectric device |
CN102668271B (en) | 2009-09-01 | 2016-03-02 | 国立大学法人东北大学 | Wiring method of attachment and function element |
JP5521862B2 (en) * | 2010-07-29 | 2014-06-18 | 三菱電機株式会社 | Manufacturing method of semiconductor device |
JP5919653B2 (en) | 2011-06-09 | 2016-05-18 | ソニー株式会社 | Semiconductor device |
-
2013
- 2013-12-11 JP JP2013256070A patent/JP2015115446A/en active Pending
-
2014
- 2014-10-07 TW TW103134881A patent/TW201535594A/en unknown
- 2014-10-16 KR KR1020140139847A patent/KR20150068284A/en not_active Abandoned
- 2014-10-20 US US14/518,389 patent/US9437568B2/en active Active
- 2014-10-24 CN CN201410575580.7A patent/CN104716086B/en active Active
-
2016
- 2016-08-05 US US15/230,125 patent/US20160343682A1/en not_active Abandoned
-
2019
- 2019-12-19 US US16/721,202 patent/US10840204B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5591673A (en) * | 1995-07-05 | 1997-01-07 | Taiwan Semiconductor Manufacturing Company Ltd. | Tungsten stud process for stacked via applications |
US7078811B2 (en) * | 2000-07-05 | 2006-07-18 | Tadatomo Suga | Semiconductor device and method for fabricating the device |
US20030114013A1 (en) * | 2001-12-13 | 2003-06-19 | International Business Machines Corporation | Toughness, adhesion and smooth metal lines of porous low k dielectric interconnect structures |
US20060000639A1 (en) * | 2004-07-02 | 2006-01-05 | Endicott Interconnect Technologies, Inc. | Circuitized substrate with filled isolation border, method of making same, electrical assembly utilizing same, and information handling system utilizing same |
US8895360B2 (en) * | 2012-07-31 | 2014-11-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated semiconductor device and wafer level method of fabricating the same |
Cited By (172)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11760059B2 (en) | 2003-05-19 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Method of room temperature covalent bonding |
US11515202B2 (en) | 2005-08-11 | 2022-11-29 | Adeia Semiconductor Bonding Technologies Inc. | 3D IC method and device |
US11289372B2 (en) | 2005-08-11 | 2022-03-29 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US11011418B2 (en) | 2005-08-11 | 2021-05-18 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US11631586B2 (en) | 2012-08-30 | 2023-04-18 | Adeia Semiconductor Bonding Technologies Inc. | Heterogeneous annealing method |
US10777533B2 (en) | 2012-08-30 | 2020-09-15 | Invensas Bonding Technologies, Inc. | Heterogeneous device |
US12199069B2 (en) | 2012-08-30 | 2025-01-14 | Adeia Semiconductor Bonding Technologies Inc. | Heterogeneous annealing method and device |
US11205600B2 (en) | 2014-03-12 | 2021-12-21 | Invensas Corporation | Integrated circuits protected by substrates with cavities, and methods of manufacture |
US11935907B2 (en) | 2014-12-11 | 2024-03-19 | Adeia Semiconductor Technologies Llc | Image sensor device |
US11056390B2 (en) | 2015-06-24 | 2021-07-06 | Invensas Corporation | Structures and methods for reliable packages |
US11710718B2 (en) | 2015-07-10 | 2023-07-25 | Adeia Semiconductor Technologies Llc | Structures and methods for low temperature bonding using nanoparticles |
US11264345B2 (en) | 2015-08-25 | 2022-03-01 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
US11830838B2 (en) | 2015-08-25 | 2023-11-28 | Adeia Semiconductor Bonding Technologies Inc. | Conductive barrier direct hybrid bonding |
US10607937B2 (en) | 2015-12-18 | 2020-03-31 | Invensas Bonding Technologies, Inc. | Increased contact alignment tolerance for direct bonding |
US10896902B2 (en) | 2016-01-13 | 2021-01-19 | Invensas Bonding Technologies, Inc. | Systems and methods for efficient transfer of semiconductor elements |
US11837596B2 (en) | 2016-05-19 | 2023-12-05 | Adeia Semiconductor Bonding Technologies Inc. | Stacked dies and methods for forming bonded structures |
US10879226B2 (en) | 2016-05-19 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Stacked dies and methods for forming bonded structures |
US12113056B2 (en) | 2016-05-19 | 2024-10-08 | Adeia Semiconductor Bonding Technologies Inc. | Stacked dies and methods for forming bonded structures |
US11658173B2 (en) | 2016-05-19 | 2023-05-23 | Adeia Semiconductor Bonding Technologies Inc. | Stacked dies and methods for forming bonded structures |
US12266650B2 (en) | 2016-05-19 | 2025-04-01 | Adeia Semiconductor Bonding Technologies Inc. | Stacked dies and methods for forming bonded structures |
US10998265B2 (en) | 2016-09-30 | 2021-05-04 | Invensas Bonding Technologies, Inc. | Interface structures and methods for forming same |
US12218059B2 (en) | 2016-10-07 | 2025-02-04 | Adeia Semiconductor Inc. | Stacked IC structure with orthogonal interconnect layers |
US11881454B2 (en) | 2016-10-07 | 2024-01-23 | Adeia Semiconductor Inc. | Stacked IC structure with orthogonal interconnect layers |
US12142528B2 (en) | 2016-10-07 | 2024-11-12 | Adeia Semiconductor Inc. | 3D chip with shared clock distribution network |
US12027487B2 (en) | 2016-10-27 | 2024-07-02 | Adeia Semiconductor Technologies Llc | Structures for low temperature bonding using nanoparticles |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
US10546832B2 (en) | 2016-12-21 | 2020-01-28 | Invensas Bonding Technologies, Inc. | Bonded structures |
US11670615B2 (en) | 2016-12-21 | 2023-06-06 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures |
US12100684B2 (en) | 2016-12-21 | 2024-09-24 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures |
US10879207B2 (en) | 2016-12-21 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Bonded structures |
US10796936B2 (en) | 2016-12-22 | 2020-10-06 | Invensas Bonding Technologies, Inc. | Die tray with channels |
US11348801B2 (en) | 2016-12-28 | 2022-05-31 | Invensas Bonding Technologies, Inc. | Processing stacked substrates |
US11367652B2 (en) | 2016-12-28 | 2022-06-21 | Invensas Bonding Technologies, Inc. | Microelectronic assembly from processed substrate |
US12051621B2 (en) | 2016-12-28 | 2024-07-30 | Adeia Semiconductor Bonding Technologies Inc. | Microelectronic assembly from processed substrate |
US11626363B2 (en) | 2016-12-29 | 2023-04-11 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
US12057383B2 (en) | 2016-12-29 | 2024-08-06 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
US10879210B2 (en) | 2017-02-09 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Bonded structures |
US10522499B2 (en) | 2017-02-09 | 2019-12-31 | Invensas Bonding Technologies, Inc. | Bonded structures |
US12166024B2 (en) | 2017-03-16 | 2024-12-10 | Adeia Semiconductor Technologies Llc | Direct-bonded LED arrays drivers |
US11715730B2 (en) | 2017-03-16 | 2023-08-01 | Adeia Semiconductor Technologies Llc | Direct-bonded LED arrays including optical elements configured to transmit optical signals from LED elements |
US12199082B2 (en) | 2017-03-16 | 2025-01-14 | Adeia Semiconductor Technologies Llc | Method of direct-bonded optoelectronic devices |
US20180269172A1 (en) * | 2017-03-17 | 2018-09-20 | Invensas Bonding Technologies, Inc. | Multi-metal contact structure |
US10515913B2 (en) * | 2017-03-17 | 2019-12-24 | Invensas Bonding Technologies, Inc. | Multi-metal contact structure |
US11894326B2 (en) | 2017-03-17 | 2024-02-06 | Adeia Semiconductor Bonding Technologies Inc. | Multi-metal contact structure |
US11088099B2 (en) | 2017-03-17 | 2021-08-10 | Invensas Bonding Technologies, Inc. | Multi-metal contact structure in microelectronic component |
US11257727B2 (en) | 2017-03-21 | 2022-02-22 | Invensas Bonding Technologies, Inc. | Seal for microelectronic assembly |
US11417576B2 (en) | 2017-03-21 | 2022-08-16 | Invensas Bonding Technologies, Inc. | Seal for microelectronic assembly |
US10508030B2 (en) | 2017-03-21 | 2019-12-17 | Invensas Bonding Technologies, Inc. | Seal for microelectronic assembly |
US10784191B2 (en) | 2017-03-31 | 2020-09-22 | Invensas Bonding Technologies, Inc. | Interface structures and methods for forming same |
US11742315B2 (en) | 2017-04-21 | 2023-08-29 | Adeia Semiconductor Bonding Technologies Inc. | Die processing |
US10985133B2 (en) | 2017-04-21 | 2021-04-20 | Invensas Bonding Technologies, Inc. | Die processing |
US10515925B2 (en) | 2017-04-21 | 2019-12-24 | Invensas Bonding Technologies, Inc. | Die processing |
US10714449B2 (en) | 2017-04-21 | 2020-07-14 | Invensas Bonding Technologies, Inc. | Die processing |
US10529634B2 (en) | 2017-05-11 | 2020-01-07 | Invensas Bonding Technologies, Inc. | Probe methodology for ultrafine pitch interconnects |
US12068278B2 (en) | 2017-05-11 | 2024-08-20 | Adeia Semiconductor Bonding Technologies Inc. | Processed stacked dies |
US10879212B2 (en) | 2017-05-11 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Processed stacked dies |
US11652083B2 (en) | 2017-05-11 | 2023-05-16 | Adeia Semiconductor Bonding Technologies Inc. | Processed stacked dies |
US10748824B2 (en) | 2017-05-11 | 2020-08-18 | Invensas Bonding Technologies, Inc. | Probe methodology for ultrafine pitch interconnects |
US11908739B2 (en) | 2017-06-05 | 2024-02-20 | Adeia Semiconductor Technologies Llc | Flat metal features for microelectronics applications |
US11387214B2 (en) | 2017-06-15 | 2022-07-12 | Invensas Llc | Multi-chip modules formed using wafer-level processing of a reconstituted wafer |
US12248869B2 (en) | 2017-08-03 | 2025-03-11 | Adeia Semiconductor Inc. | Three dimensional circuit implementing machine trained network |
US10840205B2 (en) | 2017-09-24 | 2020-11-17 | Invensas Bonding Technologies, Inc. | Chemical mechanical polishing for hybrid bonding |
US11552041B2 (en) | 2017-09-24 | 2023-01-10 | Adeia Semiconductor Bonding Technologies Inc. | Chemical mechanical polishing for hybrid bonding |
US11195748B2 (en) | 2017-09-27 | 2021-12-07 | Invensas Corporation | Interconnect structures and methods for forming same |
US11694925B2 (en) | 2017-10-06 | 2023-07-04 | Adeia Semiconductor Bonding Technologies Inc. | Diffusion barrier collar for interconnects |
US12198981B2 (en) | 2017-10-06 | 2025-01-14 | Adeia Semiconductor Bonding Technologies Inc. | Diffusion barrier collar for interconnects |
US11031285B2 (en) | 2017-10-06 | 2021-06-08 | Invensas Bonding Technologies, Inc. | Diffusion barrier collar for interconnects |
US10658313B2 (en) | 2017-12-11 | 2020-05-19 | Invensas Bonding Technologies, Inc. | Selective recess |
US11011503B2 (en) | 2017-12-15 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Direct-bonded optoelectronic interconnect for high-density integrated photonics |
US10923408B2 (en) | 2017-12-22 | 2021-02-16 | Invensas Bonding Technologies, Inc. | Cavity packages |
US11600542B2 (en) | 2017-12-22 | 2023-03-07 | Adeia Semiconductor Bonding Technologies Inc. | Cavity packages |
US11380597B2 (en) | 2017-12-22 | 2022-07-05 | Invensas Bonding Technologies, Inc. | Bonded structures |
US11948847B2 (en) | 2017-12-22 | 2024-04-02 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures |
US10727219B2 (en) | 2018-02-15 | 2020-07-28 | Invensas Bonding Technologies, Inc. | Techniques for processing devices |
US11037919B2 (en) | 2018-02-15 | 2021-06-15 | Invensas Bonding Technologies, Inc. | Techniques for processing devices |
US11855064B2 (en) | 2018-02-15 | 2023-12-26 | Adeia Semiconductor Bonding Technologies Inc. | Techniques for processing devices |
US11169326B2 (en) | 2018-02-26 | 2021-11-09 | Invensas Bonding Technologies, Inc. | Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects |
US12271032B2 (en) | 2018-02-26 | 2025-04-08 | Adeia Semiconductor Bonding Technologies Inc. | Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects |
US11860415B2 (en) | 2018-02-26 | 2024-01-02 | Adeia Semiconductor Bonding Technologies Inc. | Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects |
US12270970B2 (en) | 2018-03-20 | 2025-04-08 | Adeia Semiconductor Bonding Technologies Inc. | Direct-bonded lamination for improved image clarity in optical devices |
US11256004B2 (en) | 2018-03-20 | 2022-02-22 | Invensas Bonding Technologies, Inc. | Direct-bonded lamination for improved image clarity in optical devices |
US12272730B2 (en) | 2018-03-29 | 2025-04-08 | Adeia Semiconductor Inc. | Transistor level interconnection methodologies utilizing 3D interconnects |
US11056348B2 (en) | 2018-04-05 | 2021-07-06 | Invensas Bonding Technologies, Inc. | Bonding surfaces for microelectronics |
US11804377B2 (en) | 2018-04-05 | 2023-10-31 | Adeia Semiconductor Bonding Technologies, Inc. | Method for preparing a surface for direct-bonding |
US11244916B2 (en) | 2018-04-11 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
US12132020B2 (en) | 2018-04-11 | 2024-10-29 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US12046571B2 (en) | 2018-04-11 | 2024-07-23 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US11515279B2 (en) | 2018-04-11 | 2022-11-29 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US12100676B2 (en) | 2018-04-11 | 2024-09-24 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US10790262B2 (en) | 2018-04-11 | 2020-09-29 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
US10964664B2 (en) | 2018-04-20 | 2021-03-30 | Invensas Bonding Technologies, Inc. | DBI to Si bonding for simplified handle wafer |
US11791307B2 (en) | 2018-04-20 | 2023-10-17 | Adeia Semiconductor Bonding Technologies Inc. | DBI to SI bonding for simplified handle wafer |
US11004757B2 (en) | 2018-05-14 | 2021-05-11 | Invensas Bonding Technologies, Inc. | Bonded structures |
US11955393B2 (en) | 2018-05-14 | 2024-04-09 | Adeia Semiconductor Bonding Technologies Inc. | Structures for bonding elements including conductive interface features |
US11276676B2 (en) | 2018-05-15 | 2022-03-15 | Invensas Bonding Technologies, Inc. | Stacked devices and methods of fabrication |
US11916054B2 (en) | 2018-05-15 | 2024-02-27 | Adeia Semiconductor Bonding Technologies Inc. | Stacked devices and methods of fabrication |
US12074092B2 (en) | 2018-05-30 | 2024-08-27 | Adeia Semiconductor Inc. | Hard IP blocks with physically bidirectional passageways |
US11171117B2 (en) | 2018-06-12 | 2021-11-09 | Invensas Bonding Technologies, Inc. | Interlayer connection of stacked microelectronic components |
US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
US11955445B2 (en) | 2018-06-13 | 2024-04-09 | Adeia Semiconductor Bonding Technologies Inc. | Metal pads over TSV |
US10998292B2 (en) | 2018-06-13 | 2021-05-04 | Invensas Bonding Technologies, Inc. | Offset pads over TSV |
US12243851B2 (en) | 2018-06-13 | 2025-03-04 | Adeia Semiconductor Bonding Technologies Inc. | Offset pads over TSV |
US12205926B2 (en) | 2018-06-13 | 2025-01-21 | Adeia Semiconductor Bonding Technologies Inc. | TSV as pad |
US11728313B2 (en) | 2018-06-13 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Offset pads over TSV |
US11749645B2 (en) | 2018-06-13 | 2023-09-05 | Adeia Semiconductor Bonding Technologies Inc. | TSV as pad |
US11862604B2 (en) | 2018-06-22 | 2024-01-02 | Adeia Semiconductor Inc. | Systems and methods for releveled bump planes for chiplets |
US11664357B2 (en) | 2018-07-03 | 2023-05-30 | Adeia Semiconductor Bonding Technologies Inc. | Techniques for joining dissimilar materials in microelectronics |
US12266640B2 (en) | 2018-07-06 | 2025-04-01 | Adeia Semiconductor Bonding Technologies Inc. | Molded direct bonded and interconnected stack |
US11837582B2 (en) | 2018-07-06 | 2023-12-05 | Adeia Semiconductor Bonding Technologies Inc. | Molded direct bonded and interconnected stack |
US11764189B2 (en) | 2018-07-06 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Molded direct bonded and interconnected stack |
US12046482B2 (en) | 2018-07-06 | 2024-07-23 | Adeia Semiconductor Bonding Technologies, Inc. | Microelectronic assemblies |
US11158606B2 (en) | 2018-07-06 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Molded direct bonded and interconnected stack |
US11462419B2 (en) | 2018-07-06 | 2022-10-04 | Invensas Bonding Technologies, Inc. | Microelectronic assemblies |
US11515291B2 (en) | 2018-08-28 | 2022-11-29 | Adeia Semiconductor Inc. | Integrated voltage regulator and passive components |
US12278215B2 (en) | 2018-08-28 | 2025-04-15 | Adeia Semiconductor Inc. | Integrated voltage regulator and passive components |
US11894345B2 (en) | 2018-08-28 | 2024-02-06 | Adeia Semiconductor Inc. | Integrated voltage regulator and passive components |
US11296044B2 (en) * | 2018-08-29 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Bond enhancement structure in microelectronics for trapping contaminants during direct-bonding processes |
US11967575B2 (en) | 2018-08-29 | 2024-04-23 | Adeia Semiconductor Bonding Technologies Inc. | Bond enhancement structure in microelectronics for trapping contaminants during direct-bonding processes |
US11011494B2 (en) | 2018-08-31 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics |
US12136605B2 (en) | 2018-08-31 | 2024-11-05 | Adeia Semiconductor Bonding Technologies Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics and method for forming the same |
US11158573B2 (en) | 2018-10-22 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Interconnect structures |
US11756880B2 (en) | 2018-10-22 | 2023-09-12 | Adeia Semiconductor Bonding Technologies Inc. | Interconnect structures |
US12125784B2 (en) | 2018-10-22 | 2024-10-22 | Adeia Semiconductor Bonding Technologies Inc. | Interconnect structures |
US11244920B2 (en) | 2018-12-18 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Method and structures for low temperature device bonding |
US12154880B2 (en) | 2018-12-18 | 2024-11-26 | Adeia Semiconductor Bonding Technologies Inc. | Method and structures for low temperature device bonding |
US11817409B2 (en) | 2019-01-14 | 2023-11-14 | Adeia Semiconductor Bonding Technologies Inc. | Directly bonded structures without intervening adhesive and methods for forming the same |
US11476213B2 (en) | 2019-01-14 | 2022-10-18 | Invensas Bonding Technologies, Inc. | Bonded structures without intervening adhesive |
US12191267B2 (en) | 2019-03-01 | 2025-01-07 | Adeia Semiconductor Technologies, LLC | Nanowire bonding interconnect for fine-pitch microelectronics |
US11901281B2 (en) | 2019-03-11 | 2024-02-13 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
US12170268B2 (en) | 2019-03-29 | 2024-12-17 | Adeia Semiconductor Technologies Llc | Embedded metal lines |
US11978724B2 (en) | 2019-03-29 | 2024-05-07 | Adeia Semiconductor Technologies Llc | Diffused bitline replacement in memory |
US11621246B2 (en) | 2019-03-29 | 2023-04-04 | Adeia Semiconductor Technologies Llc | Diffused bitline replacement in stacked wafer memory |
US12176303B2 (en) | 2019-04-12 | 2024-12-24 | Adeia Semiconductor Bonding Technologies Inc. | Wafer-level bonding of obstructive elements |
US11728287B2 (en) | 2019-04-12 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Wafer-level bonding of obstructive elements |
US11373963B2 (en) | 2019-04-12 | 2022-06-28 | Invensas Bonding Technologies, Inc. | Protective elements for bonded structures |
US11610846B2 (en) | 2019-04-12 | 2023-03-21 | Adeia Semiconductor Bonding Technologies Inc. | Protective elements for bonded structures including an obstructive element |
US11848284B2 (en) | 2019-04-12 | 2023-12-19 | Adeia Semiconductor Bonding Technologies Inc. | Protective elements for bonded structures |
US11205625B2 (en) | 2019-04-12 | 2021-12-21 | Invensas Bonding Technologies, Inc. | Wafer-level bonding of obstructive elements |
US11978681B2 (en) | 2019-04-22 | 2024-05-07 | Adeia Semiconductor Bonding Technologies Inc. | Mitigating surface damage of probe pads in preparation for direct bonding of a substrate |
US11355404B2 (en) | 2019-04-22 | 2022-06-07 | Invensas Bonding Technologies, Inc. | Mitigating surface damage of probe pads in preparation for direct bonding of a substrate |
US11385278B2 (en) | 2019-05-23 | 2022-07-12 | Invensas Bonding Technologies, Inc. | Security circuitry for bonded structures |
US12174246B2 (en) | 2019-05-23 | 2024-12-24 | Adeia Semiconductor Bonding Technologies Inc. | Security circuitry for bonded structures |
US11955463B2 (en) | 2019-06-26 | 2024-04-09 | Adeia Semiconductor Bonding Technologies Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
US12272677B2 (en) | 2019-06-26 | 2025-04-08 | Adeia Semiconductor Bonding Technologies Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
US11296053B2 (en) | 2019-06-26 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
US12080672B2 (en) * | 2019-09-26 | 2024-09-03 | Adeia Semiconductor Bonding Technologies Inc. | Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive |
US12113054B2 (en) | 2019-10-21 | 2024-10-08 | Adeia Semiconductor Technologies Llc | Non-volatile dynamic random access memory |
US12255176B2 (en) | 2019-11-07 | 2025-03-18 | Adeia Semiconductor Technologies Llc | Scalable architecture for reduced cycles across SOC |
US11862602B2 (en) | 2019-11-07 | 2024-01-02 | Adeia Semiconductor Technologies Llc | Scalable architecture for reduced cycles across SOC |
US12153222B2 (en) | 2019-12-17 | 2024-11-26 | Adeia Semiconductor Bonding Technologies Inc. | Bonded optical devices |
US11762200B2 (en) | 2019-12-17 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded optical devices |
US11876076B2 (en) | 2019-12-20 | 2024-01-16 | Adeia Semiconductor Technologies Llc | Apparatus for non-volatile random access memory stacks |
US12288771B2 (en) | 2019-12-20 | 2025-04-29 | Adeia Semiconductor Technologies Llc | Apparatus for non-volatile random access memory stacks |
US11842894B2 (en) | 2019-12-23 | 2023-12-12 | Adeia Semiconductor Bonding Technologies Inc. | Electrical redundancy for bonded structures |
US11721653B2 (en) | 2019-12-23 | 2023-08-08 | Adeia Semiconductor Bonding Technologies Inc. | Circuitry for electrical redundancy in bonded structures |
US12046583B2 (en) | 2019-12-23 | 2024-07-23 | Adeia Semiconductor Bonding Technologies Inc. | Electrical redundancy for bonded structures |
US12218107B2 (en) | 2019-12-23 | 2025-02-04 | Adeia Semiconductor Bonding Technologies Inc. | Electrical redundancy for bonded structures |
US12009338B2 (en) | 2020-03-19 | 2024-06-11 | Adeia Semiconductor Bonding Technologies Inc. | Dimension compensation control for directly bonded structures |
US11742314B2 (en) | 2020-03-31 | 2023-08-29 | Adeia Semiconductor Bonding Technologies Inc. | Reliable hybrid bonded apparatus |
US12033943B2 (en) | 2020-05-19 | 2024-07-09 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11735523B2 (en) | 2020-05-19 | 2023-08-22 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11631647B2 (en) | 2020-06-30 | 2023-04-18 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages with integrated device die and dummy element |
US11538781B2 (en) | 2020-06-30 | 2022-12-27 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages including bonded structures |
US12046569B2 (en) | 2020-06-30 | 2024-07-23 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages with integrated device die and dummy element |
US11764177B2 (en) | 2020-09-04 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
US12176294B2 (en) | 2020-09-04 | 2024-12-24 | Adeia Semiconductor Bonding Technologies, Inc. | Bonded structure with interconnect structure |
US11728273B2 (en) | 2020-09-04 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
US11929347B2 (en) | 2020-10-20 | 2024-03-12 | Adeia Semiconductor Technologies Llc | Mixed exposure for large die |
US12211809B2 (en) | 2020-12-30 | 2025-01-28 | Adeia Semiconductor Bonding Technologies Inc. | Structure with conductive feature and method of forming same |
US12300634B2 (en) | 2022-07-29 | 2025-05-13 | Adeia Semiconductor Bonding Technologies Inc. | Protective semiconductor elements for bonded structures |
US12300661B2 (en) | 2023-07-14 | 2025-05-13 | Adeia Semiconductor Bonding Technologies Inc. | Reliable hybrid bonded apparatus |
US12300662B2 (en) | 2024-05-02 | 2025-05-13 | Adeia Semiconductor Bonding Technologies Inc. | DBI to SI bonding for simplified handle wafer |
Also Published As
Publication number | Publication date |
---|---|
US10840204B2 (en) | 2020-11-17 |
KR20150068284A (en) | 2015-06-19 |
US20200126941A1 (en) | 2020-04-23 |
TW201535594A (en) | 2015-09-16 |
US9437568B2 (en) | 2016-09-06 |
US20150162294A1 (en) | 2015-06-11 |
CN104716086B (en) | 2018-04-06 |
JP2015115446A (en) | 2015-06-22 |
CN104716086A (en) | 2015-06-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10840204B2 (en) | Semiconductor device for bonding conductive layers exposed from surfaces of respective interconnection layers | |
KR101705950B1 (en) | Wafer bonding process and structure | |
US10777487B2 (en) | Integrated circuit device including through-silicon via structure and method of manufacturing the same | |
US20160013099A1 (en) | Semiconductor device and semiconductor device manufacturing method | |
CN108231694A (en) | Seal ring structure and forming method thereof | |
US11043481B2 (en) | Method of manufacturing semiconductor package structure | |
US8906781B2 (en) | Method for electrically connecting wafers using butting contact structure and semiconductor device fabricated through the same | |
KR20180053802A (en) | Method for fabricating substrate structure and substrate structure fabricated by using the method | |
US11127703B2 (en) | Semiconductor devices | |
US20180158967A1 (en) | Electrical and optical via connections on a same chip | |
US20150348871A1 (en) | Semiconductor device and method for manufacturing the same | |
TWI732329B (en) | Semiconductor structure and method of manufacturing thereof | |
US9293430B2 (en) | Semiconductor chip and method of manufacturing the same | |
US8049308B2 (en) | Bond pad for low K dielectric materials and method for manufacture for semiconductor devices | |
TWI527152B (en) | Semiconductor device and method of fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:042797/0246 Effective date: 20170616 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |