US20160217864A1 - Non-volatile Split Gate Memory Device And A Method Of Operating Same - Google Patents
Non-volatile Split Gate Memory Device And A Method Of Operating Same Download PDFInfo
- Publication number
- US20160217864A1 US20160217864A1 US15/085,835 US201615085835A US2016217864A1 US 20160217864 A1 US20160217864 A1 US 20160217864A1 US 201615085835 A US201615085835 A US 201615085835A US 2016217864 A1 US2016217864 A1 US 2016217864A1
- Authority
- US
- United States
- Prior art keywords
- region
- semiconductor substrate
- memory cells
- conductivity type
- adjacent
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title description 24
- 239000000758 substrate Substances 0.000 claims abstract description 51
- 239000004065 semiconductor Substances 0.000 claims abstract description 39
- 238000007667 floating Methods 0.000 claims abstract description 29
- 230000008878 coupling Effects 0.000 claims abstract description 28
- 238000010168 coupling process Methods 0.000 claims abstract description 28
- 238000005859 coupling reaction Methods 0.000 claims abstract description 28
- 230000004044 response Effects 0.000 claims abstract description 11
- 238000002955 isolation Methods 0.000 claims description 6
- 230000008569 process Effects 0.000 description 19
- 239000003990 capacitor Substances 0.000 description 13
- 238000010586 diagram Methods 0.000 description 12
- 239000007943 implant Substances 0.000 description 7
- 230000000694 effects Effects 0.000 description 5
- 239000000872 buffer Substances 0.000 description 4
- 239000010410 layer Substances 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- 238000003491 array Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 238000005086 pumping Methods 0.000 description 2
- 230000005689 Fowler Nordheim tunneling Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000002784 hot electron Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/24—Bit-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
- G11C16/0425—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a merged floating gate and select transistor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/12—Programming voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/14—Circuits for erasing electrically, e.g. erase voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
Definitions
- the present invention relates to a non-volatile memory cell device and a method of operating same. More particularly, the present invention relates to such memory device in which a negative voltage is applied to the control gate and/or word line and selectively in combination with other terminals of the memory cells during the operations of read, program or erase.
- Non-volatile memory cells are well known in the art.
- One prior art non-volatile split gate memory cell 10 is shown in FIG. 1 .
- the memory cell 10 comprises a semiconductor substrate 12 of a first conductivity type, such as P type.
- the substrate 12 has a surface on which there is formed a first region 14 (also known as the source line SL) of a second conductivity type, such as N type.
- a second region 16 also of N type is formed on the surface of the substrate 12 .
- a bit line BL 20 is connected to the second region 16 .
- a word line WL 22 is positioned above a first portion of the channel region 18 and is insulated therefrom.
- the word line 22 has little or no overlap with the second region 16 .
- a floating gate FG 24 is over another portion of the channel region 18 .
- the floating gate 24 is insulated therefrom, and is adjacent to the word line 22 .
- the floating gate 24 is also adjacent to the first region 14 .
- a coupling gate CG (also known as control gate) 26 is over the floating gate 24 and is insulated therefrom.
- a SL poly 28 is connected to the first region 14 (source line SL).
- One object of the present invention is the disclosure of a non-volatile memory cell device that applies a negative voltage to word line 22 , coupling gate 26 , and/or floating gate 24 during read, program, and/or erase operations.
- the present invention relates to a non-volatile memory device that has a semiconductor substrate of a first conductivity type.
- An array of non-volatile memory cells is in the semiconductor substrate arranged in a plurality of rows and columns.
- Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type.
- a channel region is between the first region and the second region.
- a word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region.
- the wordline has a bottom arch region (region 27 in FIG. 1 ) that faces to a top tip corner of a floating gate (tip corner 25 in FIG. 1 ).
- the floating gate overlies a second portion of the channel region, is adjacent to the first portion, and is insulated therefrom and is adjacent to the second region.
- a coupling gate overlies the floating gate.
- a bit line is connected to the first region.
- a negative charge pump circuit generates a first negative voltage.
- a control circuit receives a command signal and generates a plurality of control signals, in response thereto and applies the first negative voltage to the word line of the unselected memory cells.
- the present invention also relates to a method of operating a non-volatile memory cell device of the foregoing type.
- FIG. 1 is a cross-sectional view of a non-volatile memory cell of the prior art to which the method of the present invention can be applied.
- FIG. 2 is a block diagram of a non-volatile memory device of the present invention using the non-volatile memory cell of the prior art shown in FIG. 1 .
- FIG. 3A and 3B are waveform diagrams of program/erase and read operations, respectively, for use in the memory device of the present invention.
- FIG. 4A and 4B are detailed circuit diagrams of a negative/positive word line decoder circuit and negative charge pump, respectively, for use in the memory device of the present invention.
- FIG. 5A and 5B are detailed circuit diagram of a first negative/positive high voltage decoder circuit for use in the memory device of the present invention.
- FIG. 6A and 6B are detailed circuit diagram of a second negative/positive high voltage decoder circuit for use in the memory device of the present invention.
- FIG. 7A and 7B are detailed circuit diagram of a third negative/positive high voltage decoder circuit for use in the memory device of the present invention.
- FIG. 8 is a detailed circuit diagram of a negative voltage charge pump generator for use with the memory device of the present invention.
- FIG. 9 is a detailed circuit diagram of a negative high voltage regulation circuit for use in the memory device of the present invention.
- FIG. 10 is a detailed circuit diagram of a negative/positive pad circuit for use in the memory device of the present invention.
- FIG. 11A and 11B are cross sectional views showing a portion of a process flow of the prior art for use in making the memory device of the prior art.
- FIG. 11C is a cross sectional view showing a portion of a process flow for making the memory device of the present invention.
- the memory device 50 comprises two arrays 52 A and 52 B of non-volatile memory cells 10 of the type shown in FIG. 1 , arranged in a plurality of rows and columns in a semiconductor substrate 12 .
- Adjacent to each array 52 of non-volatile memory cells 10 is a decoder (Xdecoder 54 A and 54 B, respectively), for receiving address signals to be decoded and supplied to the word lines 22 of selected and unselected memory cells 10 .
- Each of decoders 54 also has an associate negative charge pump included in a charge pump 56 to generate a negative voltage.
- a decoder (WSHDRHALFV, NCG) 80 placed in between the array 52 A and 52 B provides voltage levels for the control gate 26 and the sourceline 14 as shown in embodiments in FIGS. 5-7 .
- Each of the memory arrays 52 of the memory device 50 also has a plurality of sensors 58 associated therewith to receive the signals from the memory cells 10 from the array 52 and to generate output signals from the device 50 .
- the memory device 50 also has a logic circuit 60 .
- the logic circuit 60 receives commands such as program, erase or read issue by a host controller (not shown), external to the memory device 50 to cause the memory device 50 to execute the various commands.
- the logic circuit 50 In response to the commands received, the logic circuit 50 generates control signals that control the operation and the timing of the charge pump circuits 56 and the decoding circuits 54 , and sense amplifier circuits 58 .
- the analog circuit 70 provides analog bias voltages and currents and timing for the device 50 .
- a high voltage (positive, negative) control circuit 90 provides regulated and time-sequenced positive and negative levels.
- a pad circuit 88 provides input buffers, IO buffers, Power pads (Vdd,Vss), Test pads, and ESD protection.
- the logic circuit 60 In response to the read, erase or program command, the logic circuit 60 causes the various voltages to be supplied in a timely and least disturb manner to the various portions of both the selected memory cell 10 and the unselected memory cells 10 .
- the voltage and current applied are as follows. As used hereinafter, the following abbreviations are used: source line or first region 14 (SL), bit line 20 (BL), word line 22 (WL), and coupling gate 26 (CG).
- Operation #1 CG- unsel WL- BL- same CG- SL- WL unsel BL unsel CG sector unsel SL unsel Read 1.0-3 V 0 V 0.6-2 V 0 V 0-2.6 V 0-2.6 V 0-2.6 V 0 V 0 V Erase 11-10 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V Program 1 V 0 V 1 uA V inh 8-11 V 0-2.6 V 0-2.6 V 4.5-5 V 0-1 V
- Operation #2 CG- unsel WL- BL- same CG- SL- WL unsel BL unsel CG sector unsel SL unsel Read 1.0-2 V ⁇ 0.5 V/0 V 0.6-2 V 0 V 0-2.6 V 0-2.6 V 0-2.6 V 0 V 0 V Erase 11-10 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V Program 1 V ⁇ 0.5 V/0 V 1 uA V inh 8-11 V 0-2.6 V 0-2.6 V 4.5-5 V 0-1 V
- Operation for erase and program of non-volatile memory cell 10 is as follows.
- the cell 10 is erased, through a Fowler-Nordheim tunneling mechanism, by applying a high voltage on the word line 22 with other terminals equal to zero volt or negative. Electrons tunnel from the floating gate 24 into the word line 22 to be positively charged, turning on the cell 10 in a read condition. The tunneling is from the FG tip 25 to the arch wrap around region 27 of the WL 22 .
- the resulting cell erased state is known as ‘1’ state.
- the cell 10 is programmed, through a source side hot electron programming mechanism, by applying a high voltage on the coupling gate 26 , a high voltage on the source line 14 , and a programming current on the bit line 20 .
- the resulting cell programmed state is known as ‘0’ state.
- Read operation is done by applying a positive bias on the bitline 20 , a positive bias on the WL 22 , zero volt on the source line 14 , and a positive or a zero volt on the coupling gate 26 . With this read condition memory cell with state ‘1’ conducts a current and memory cell with state ‘0’ conducts no or low current level. For un-selected WLs zero or negative voltage can be applied for read and program condition.
- WL is at a positive HV, e.g., 9-6V
- CG is at a negative HV, e.g., ⁇ (5-9)V.
- Un-selected WL can be at OV or at a negative voltage, e.g., ⁇ (0.5-5)V
- un-selected CG can be at a 0V or at a negative HV, e.g., ⁇ (5-9)V (same as selected negative CG HV voltage).
- the program operation can be performed with the P substrate Vsub 12 being negative instead of 0V, e.g., ⁇ 6V.
- FIG. 3A there is shown one example of a signal timing waveform for program and erase signals for positive/negative bias levels as described above for use in the memory device 50 of the present invention.
- Signals WL, BL, CG, SL as corresponding respectively to terminals WL, BL, CG, SL of the memory cell 10 are as described above.
- a signal WL 102 goes to high (e.g., ⁇ Vdd) first (such as to set control signal in the decoder circuit 80 to be described later) then start to settle down (to a bias voltage Vpwl).
- CG 106 goes high after SL 110 (as shown by the dotted line waveform).
- the signal WL 102 settles down to a voltage Vpwl, e.g., 1 v
- the signal BL 104 settles down to a voltage Vdp, e.g., ⁇ 0.5 v as CG goes high.
- Unselected WLs goes down to 0 v or negative, e.g., ⁇ 0.5 v, before or concurrent with selected WL 102 goes high.
- Unselected CGs stays at value in standby, e.g., 0 to 2.6 v.
- Unselected SLs stays at a value in standby, e.g., 0 v or switches to a bias voltage, e.g., 1 v, as CG 106 goes high (unselected SL switching to a bias level to prevent leakage current through unselected cells through the BLs).
- the signal BL 104 goes first high to Vinh (inhibit voltage) to prevent inadvertent program disturb due various signals are not settled yet during ramping to programming voltages.
- the timed sequence CG 106 vs. SL 110 are optimized to reduce disturb effect, e.g. whichever signal causes more disturb goes high last.
- the ramping down of programming pulses are reversed in order to minimize disturb (i.e., signal that goes up first now goes down last).
- the signal SL 110 goes down, then CG 106 goes down, then WL 102 and BL 104 goes down. In the embodiment of programming with the substrate P going negative, e.g., ⁇ 1V, this negative switching is concurrent with the signal WL goes low or the CG goes high.
- the signal WL 102 goes high, e.g., Vdd, (such as to set control signal in the decoder circuit 80 to be described later as embodiments in FIGS. 5-7 ) then goes low, e.g., 0V (or alternatively a negative such as ⁇ 0.5V).
- the signal CG 106 goes negative, e.g., ⁇ 6V to ⁇ 9V.
- the selected WL 102 then goes high, e.g., 9V to 6V.
- the signals BL 104 , SL 110 stays at a value in standby, e.g., 0V.
- Unselected WLs goes down to 0V or negative, e.g., ⁇ 0.5V, before or concurrent with selected WL 102 going high.
- Unselected CGs stay at value in standby, e.g., 0 to 2.6V.
- Unselected SLs stay at a value in standby, e.g., 0V.
- the substrate P going negative e.g., ⁇ 6V.
- the ramping down of erase pulses is approximately reversed in order (i.e., signal that goes up first now goes down last).
- the signals WL 102 and CG 106 goes to standby value, e.g., 0V.
- FIG. 3B there is shown one example of a signal timing waveform for read signals for positive/negative bias levels as described above for use in the memory device 50 of the present invention.
- This read signal waveform goes with the program and erase signal waveform in FIG. 3A for complete non-volatile erase/program/read operation.
- the SL 110 is at standby value, e.g., 0V.
- the CG 106 is at standby value, e.g., 0V or 2.6V, or alternatively switching to a bias value in read, e.g. 2.6V (to help increase the memory cell current due to CG voltage coupling to FG potential in read condition).
- the standby values are similar to those for program and erase condition.
- the WL 102 and BL 104 switch to bias level in read, e.g. 2.6V and 1.0V respectively to selected memory cells for reading.
- a Read Margin( ) operation is performed after programming the whole array to detect weak programming cells.
- the cell current is at a very low value normally ⁇ nano amperes (nA), this corresponds to reading out a ‘0’ digital value (no cell current).
- nA normally ⁇ nano amperes
- some cells may marginally stay at a couple micro amperes (due to weak programming due to various reasons such as cell leakage, weak cell programming coupling ratio, process geometrical effect, etc. . . . ) and this can causing read ‘0’ to fail during the operating lifetime of the memory device 50 .
- a Read Margin( ) is used to screen out those weak cells.
- the SL 110 is at standby value, e.g., 0 v.
- the WL 102 and BL 104 switch to bias level in read, e.g. 2.6 v and 1.0 v respectively to selected memory cells for reading as in Read Normal condition.
- the CG 106 is biased at a margin( ) value (provided by same circuit means described in FIGS. 6-8 as for program or read condition) in read, e.g. 3 v, to detect weak programmed cells.
- the CG voltage will couple into FG potential to amplify the weak programming effect, effectively increase the cell current, so the weak cells now read as a ‘1’ instead of a ‘0’ (effectively there is cell current instead of no cell current).
- a Read Margin 1 operation is performed after erasing the whole array to detect weak erased cells.
- Negative CG now (provided by same circuit means described in FIGS. 6-8 as for erasing with negative voltage) is utilized to detect this condition.
- the SL 110 is at standby value, e.g., 0 v.
- the WL 102 and BL 104 switch to bias level in read, e.g. 2.6 v and 1.0 v respectively to selected memory cells for reading as in Read Normal condition.
- the CG 106 is biased at a margin 1 value in read, e.g. ⁇ 3 v, to detect weak erased cells.
- the CG voltage will couple negatively into FG potential to amplify the weak erased effect, effectively decrease the cell current (less FG potential), so the weak erased cells now read as a ‘0’ instead of a ‘1’ (effectively there is no cell current instead of cell current).
- the Xdecoder circuit 200 provides the decoded address signals to be supplied to the word lines 22 of the selected and unselected memory cells 10 .
- the Xdecoder circuit 200 operates in the following manner.
- NAND gate 201 and INV 202 is used for decoding wordline (row) pre-decoded signal XPA-XPC (which is called memory sector (address) selection).
- Circuit 280 consists of a pre-driver and a (wordline) driver.
- PMOS transistors 210 and 211 and NMOS transistor 212 are wordline pre-driver combined with pre-decoded XPZ ⁇ 0:7>.
- the circuit 280 is repeated 8 times and NAND 201 and INV 202 is repeated one time for 8 rows per memory sector size.
- the source of the transistor 214 is connected to a ground node (i.e., 0 v) for de-selection condition, here it is connected to a node NWLLOW 240 .
- the source of the transistor 213 is connected to a node ZVDD 220 , which is equal to Vwlrd (read wordline voltage) in read operation, equal to Vpwl (programming wordline voltage in programming operation).
- Vwlrd read wordline voltage
- Vpwl programming wordline voltage in programming operation.
- Wordline deselect lines 250 can be used to deselect specific word lines during programming.
- NMOS native high voltage (HV) transistor 290 - 297 serves as isolation transistor to isolate erase high voltage on voltage on low voltage transistors 213 and 214 , They also serves as pass gate in read and program operation.
- WLISO line 299 is control bias for gate of transistors 290 - 267 , going low, e.g., 1 v, during erase and high, e.g., 3-5 v. during read and program.
- FIG. 4B there is shown one example of a circuit diagram of a negative charge pump generator 260 (which is part of the charge pump 56 that provides both negative and positive voltages) for generating a negative voltage to be supplied to the word lines 22 .
- the negative charge pump circuit 260 operates in the following manner. In a first time period, PMOS transistor 263 and NMOS transistor 266 are used to charge (+) 268 and ( ⁇ ) terminal 269 of a capacitor 265 to a positive bias voltage NBIAS 267 and a ground level (i.e., 0 v) respectively.
- the transistor 266 is turned off and a NMOS transistor 264 is turned on to discharge the (+) terminal 268 of the capacitor 265 from a bias level 268 to ground level.
- the ( ⁇ ) terminal 269 of the capacitor 265 will be capacitively coupled to a negative level, e.g., ⁇ 0.5 v, depending on value of the capacitor 265 to the capacitive loading at the node NWLLOW 240 .
- a negative level e.g., ⁇ 0.5 v
- the negative level is clamped at a P/N+ forward junction forward bias ( ⁇ 0.6 v).
- the memory device 50 can be made of a twin well P-sub CMOS process, in which two wells (P well and N well) are constructed in the substrate 12 . Since the substrate 12 is of P type conductivity, a first P well therein would be for N type devices (NMOS), and a second N type well would be for P type devices (PMOS).
- the negative voltage charge pump generator 260 and the wordline decoder 200 can be made in a triple well in the substrate 12 . This is done by a triple well CMOS process instead of the twin well P-sub CMOS process described earlier. In that event, the negative pump generator 260 and the wordline decoder 200 would be made in a third P type well (which is made in the second N type well, which is inside the substrate 12 ) and the second N type well. This third P type well can now be applied negative voltage which is advantageous in certain operating conditions.
- the benefit of having the pump generator 260 and the wordline decoder 200 in a triple well is that the negative voltage applied to the word line 22 can be more negative, for example ⁇ 6.0 v used for an erase embodiment, (i.e. not clamped by the P/N+ junction forward bias ⁇ 0.6 v).
- the third P type well voltage condition can be negative to avoid the P/N+ junction forward bias, e.g., ⁇ 6.0 v or ⁇ 8.0 v or ⁇ 5.6 v.
- the memory cell 10 can be formed in the third P type well.
- a circuit 320 consisting of hv (high voltage, e.g. 12 v) PMOS transistors 321 and 322 and hv NMOS transistor 323 and 1 v (low voltage, e.g., 3 v) transistors 324 and 325 are used for decoding WL signal for erase/program/read operation.
- the transistor 322 WL current limiter is used to limit current in erase and/or program (to limit current sinking from the HV charge pump).
- a circuit 310 is a hv latch circuit used to enable the hv control for the sector (1 sector per 8 rows) selected, which is selected once a WL signal is asserted ( ⁇ Vdd) at the beginning of the erase or programming sequence as shown in FIG. 3A .
- a circuit 350 consisting of native hv NMOS transistor 351 , inverter 352 , NAND 353 , a lv latch (consisting of inverter 354 and 355 and set 1 v NMOS transistors 356 , 359 , 358 and reset lv NMOS transistor 357 ) is used to disable the hv signal if the sector is bad sector (not to be used).
- a circuit 330 consisting of 1 v PMOS transistors 331 and 332 and hv PMOS transistor 333 is used to provide CG bias level in standby and read.
- the transistor 331 (its gate is at a bias level) acts as current limiter to CG terminal to limit current from bad CG terminal such as in standby condition.
- a circuit 340 consisting of hv PMOS transistors 341 and 342 is used to provide CG bias level in erase/program.
- the transistor 341 could act as current limiter to CG terminal in erase/program to limit current supplied from HV chargepump.
- a circuit 360 consisting of hv PMOS transistor 361 , hv native NMOS transistor 362 , lv NMOS transistors 363 and 364 is used to disable the CG.
- a circuit 370 consisting of hv PMOS transistor 371 , hv NMOS transistor 373 and lv NMOS transistor 372 is used to enable SL signal for erase/program/read condition.
- the 1 v NMOS transistor 372 is used to pulldown the SL to ground in read and erase and to a bias level, e.g. ⁇ 2 v, in program.
- a circuit 380 is a negative decoding circuit for the CG signal.
- the circuit 360 uses PMOS transistor 361 as isolation transistor to isolate negative level (provided by the circuit 380 going into CG terminal of memory cell) from the NMOS transistor 362 for Psub CMOS process.
- the circuit 380 uses clocked negatively bootstrapped high voltage circuit scheme.
- the circuits 380 consists of PMOS transistors 381 , 382 , 385 - 391 and NOR 384 and inverter 384 .
- the NOR 384 and inverter 384 is used to enable a clocking signal into the PMOS transistors 386 and 388 which act as a capacitor to negatively pumping gate of the transistor 387 .
- the transistor 385 acts as a bootstrap transistor for the PMOS transistor 387 and the PMOS capacitors 386 and 388 .
- the transistors 381 / 390 and 382 / 391 serves to clamp the drain of the transistor 387 and the drain of the transistor 385 respectively at Vdd level.
- the transistor 389 serves as a buffer for negative level into CG.
- the sources of transistors 385 and 387 connect to a negative power supply VCGNEG 399 .
- FIG. 6 there is shown second embodiment of a high voltage decoding circuit 400 for positive/negative level signals for use in the memory device 50 of Triple well CMOS process of the present invention.
- the circuits 310 - 350 , 370 are same or similar as those of FIG. 5 .
- a circuit 410 consisting of hv NMOS transistor 410 and lv NMOS transistors 412 - 414 is used for de-selecting the CGs to a low level, e.g., 0 v.
- the hv transistor 410 serves as isolation transistor to isolate the negative level into CGs, hence its bulk VCGNEG also at a negative level.
- a circuit 420 serves as a negative level shifter, is used to provide negative level for CGs.
- the circuit 420 consists of NAND 421 , inverter 422 as enabling entity and hv PMOS transistors 423 and 424 and hv NMOS transistors 425 and 426 as a cross-coupled negative latch and hv NMOS transistor 427 as a buffer.
- the sources of NMOS transistors 425 , 426 , 427 connect to a negative power supply VCGNEG.
- FIG. 7 there is shown third embodiment of a high voltage decoding circuit 420 for positive/negative level signals for use in the memory device 50 of Psub CMOS process of the present invention. It used a diode decoding scheme for negative voltage.
- the circuits 310 - 370 are same or similar as those of FIG. 5 .
- a circuit 510 consisting of hv PMOS transistor 512 is used to provide negative level into CGs.
- a circuit 610 consists of PMOS transistors 612 and 613 and capacitors 611 and 614 constitutes a pump stage.
- the transistor 613 is the transfer transistor (transferring charge from one stage to next stage).
- the transistor 612 and the capacitor 611 serves as Vt-cancelling function for the transferring transistor 613 .
- the capacitor 614 is the pump capacitor (meaning provide pumping charge).
- a diode-connected PMOS transistor 620 connects to a power supply node to first pump stage.
- a diode connected PMOS transistor 640 serves to connect to an output charge pump node from last pump stage.
- PMOS transistors 650 and 652 serve to clamp or initialize internal pumped nodes.
- Various clock generation, phase driver, and biases are not shown.
- Capacitors 702 and 704 are used to divide the negative voltage from the negative power supply VCGNEG 399 into a voltage to be compared with a reference voltage VREF 708 , e.g. 1 v.
- the VREF 708 is coupled to a terminal of a comparator 710 .
- a transistor 714 is used to initialize node 706 to a bias voltage, e.g., 2 v.
- the node 706 is coupled to other terminal of the comparator 710 .
- the node 706 proportionally goes from a bias level , e.g. positive 2 v, to progressively lower in a negative direction (by the ratio determined by values of the capacitors 702 and 704 ).
- a bias level e.g. positive 2 v
- the comparator 710 switches polarity.
- the output REGOUT 718 is then used to signal that the negative power supply VCGNMEG 399 has reached a desired level such as ⁇ 9 v used for CG in erase condition.
- PMOS transistor 810 serves to isolate NMOS transistor 812 to a negative level to be transferred from internal to external pad or vice versa.
- the transistor 810 has its bulk connected to its drain for the purpose of isolation.
- the transistor 812 serves as ESD clamping.
- a memory cell includes layer 904 (CG poly), 905 (ONO), 906 (FG poly), 908 (SL poly) 912 (SL diffusion layer), 914 (FG gate oxide), 955 (WL poly).
- peripheral HV device includes 982 (gate poly), 988 (channel region underneath the gate poly), LDD 980 (LDD implant).
- the peripheral HV gate poly 982 is thick which can stop the LDD implant 980 from going into the channel region 988 .
- the memory cell includes WL poly 965
- peripheral HV device includes 984 (gate poly), 988 (substrate), LDD 980 (LDD implant).
- the gate poly 984 is significantly thinner than that of the gate poly 982 .
- LDD implant 980 penetrates gate poly 984 into the channel region 988 which modulate the channel 988 electrically. This effect is undesirable.
- additional masking and/or process layer step may be needed to stop LDD implant from penetrating into the channel.
- LDD implant 981 in this case is significantly lower energy due to the lower high voltage requirement, e.g. 9 v vs. 11 v for negative voltage operation. Hence in this case even with smaller geometry technology node, with thin gate poly 984 thickness, LDD implant does not penetrate into the channel 988 . This process flow hence is suitable for producing memory cell for use with negative voltage operation.
- the benefits of applying a negative voltage to the word line 22 of the unselected or selected memory cells 10 during the operations of read, erase and program are to allow the memory cell to be scaled down more effectively.
- negative voltage on wordline of selected memory cells allows overall erase voltage to be lowered thus allowing cell dimension to be smaller (sustaining less voltage across various inter-cell or inter-layer dimensional horizontal or vertical spacing, isolation, width, length, etc. . . . ).
- negative voltage on wordline of unselected memory cells reduces leakage for un-selected memory cells leading to less disturb (for un-selected cells in same sector), more accurate programming current (for selected cells, less leakage interference) and less power consumption.
- negative voltage on wordline of unselected memory cells leads to more accurate sensing due to less interference from leakage. It is also advantageous to combine negative wordline, negative coupling gate and negative P substrate for use in memory array operation resulting in lowered erase/program voltages and current, more effective erasing and programming, less cell disturb, and less cell leakage.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Read Only Memory (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 14/506,433, filed on Oct. 3, 2014, and titled “Non-volatile Split Gate Memory Device And A Method Of Operating Same,” which is incorporated herein by reference.
- The present invention relates to a non-volatile memory cell device and a method of operating same. More particularly, the present invention relates to such memory device in which a negative voltage is applied to the control gate and/or word line and selectively in combination with other terminals of the memory cells during the operations of read, program or erase.
- Non-volatile memory cells are well known in the art. One prior art non-volatile split
gate memory cell 10 is shown inFIG. 1 . Thememory cell 10 comprises asemiconductor substrate 12 of a first conductivity type, such as P type. Thesubstrate 12 has a surface on which there is formed a first region 14 (also known as the source line SL) of a second conductivity type, such as N type. A second region 16 (also known as the drain line) also of N type is formed on the surface of thesubstrate 12. Between thefirst region 14 and thesecond region 16 is achannel region 18. Abit line BL 20 is connected to thesecond region 16. A word line WL 22 is positioned above a first portion of thechannel region 18 and is insulated therefrom. The word line 22 has little or no overlap with thesecond region 16. A floating gate FG 24 is over another portion of thechannel region 18. Thefloating gate 24 is insulated therefrom, and is adjacent to the word line 22. Thefloating gate 24 is also adjacent to thefirst region 14. A coupling gate CG (also known as control gate) 26 is over thefloating gate 24 and is insulated therefrom. ASL poly 28 is connected to the first region 14 (source line SL). - In the prior art, various combinations of positive or zero voltages were applied to word line 22,
coupling gate 26, and floatinggate 24 to perform read, program, and erase operations. The prior art did not apply negative voltages for these operations. - One object of the present invention is the disclosure of a non-volatile memory cell device that applies a negative voltage to word line 22,
coupling gate 26, and/or floatinggate 24 during read, program, and/or erase operations. - The present invention relates to a non-volatile memory device that has a semiconductor substrate of a first conductivity type. An array of non-volatile memory cells is in the semiconductor substrate arranged in a plurality of rows and columns. Each memory cell comprises a first region on a surface of the semiconductor substrate of a second conductivity type, and a second region on the surface of the semiconductor substrate of the second conductivity type. A channel region is between the first region and the second region. A word line overlies a first portion of the channel region and is insulated therefrom, and adjacent to the first region and having little or no overlap with the first region. The wordline has a bottom arch region (
region 27 inFIG. 1 ) that faces to a top tip corner of a floating gate (tip corner 25 inFIG. 1 ). The floating gate overlies a second portion of the channel region, is adjacent to the first portion, and is insulated therefrom and is adjacent to the second region. A coupling gate overlies the floating gate. A bit line is connected to the first region. A negative charge pump circuit generates a first negative voltage. A control circuit receives a command signal and generates a plurality of control signals, in response thereto and applies the first negative voltage to the word line of the unselected memory cells. - The present invention also relates to a method of operating a non-volatile memory cell device of the foregoing type.
-
FIG. 1 is a cross-sectional view of a non-volatile memory cell of the prior art to which the method of the present invention can be applied. -
FIG. 2 is a block diagram of a non-volatile memory device of the present invention using the non-volatile memory cell of the prior art shown inFIG. 1 . -
FIG. 3A and 3B are waveform diagrams of program/erase and read operations, respectively, for use in the memory device of the present invention. -
FIG. 4A and 4B are detailed circuit diagrams of a negative/positive word line decoder circuit and negative charge pump, respectively, for use in the memory device of the present invention. -
FIG. 5A and 5B are detailed circuit diagram of a first negative/positive high voltage decoder circuit for use in the memory device of the present invention. -
FIG. 6A and 6B are detailed circuit diagram of a second negative/positive high voltage decoder circuit for use in the memory device of the present invention. -
FIG. 7A and 7B are detailed circuit diagram of a third negative/positive high voltage decoder circuit for use in the memory device of the present invention. -
FIG. 8 is a detailed circuit diagram of a negative voltage charge pump generator for use with the memory device of the present invention. -
FIG. 9 is a detailed circuit diagram of a negative high voltage regulation circuit for use in the memory device of the present invention. -
FIG. 10 is a detailed circuit diagram of a negative/positive pad circuit for use in the memory device of the present invention. -
FIG. 11A and 11B are cross sectional views showing a portion of a process flow of the prior art for use in making the memory device of the prior art. -
FIG. 11C is a cross sectional view showing a portion of a process flow for making the memory device of the present invention. - Referring to
FIG. 2 there is shown a block level diagram of anon-volatile memory device 50 of the present invention. In the embodiment shown inFIG. 2 , thememory device 50 comprises twoarrays 52A and 52B ofnon-volatile memory cells 10 of the type shown inFIG. 1 , arranged in a plurality of rows and columns in asemiconductor substrate 12. Adjacent to each array 52 ofnon-volatile memory cells 10 is a decoder (Xdecoder unselected memory cells 10. Each of decoders 54 also has an associate negative charge pump included in a charge pump 56 to generate a negative voltage. A decoder (WSHDRHALFV, NCG) 80 placed in between thearray 52A and 52B provides voltage levels for thecontrol gate 26 and thesourceline 14 as shown in embodiments inFIGS. 5-7 . - Each of the memory arrays 52 of the
memory device 50 also has a plurality of sensors 58 associated therewith to receive the signals from thememory cells 10 from the array 52 and to generate output signals from thedevice 50. Thememory device 50 also has alogic circuit 60. Thelogic circuit 60 receives commands such as program, erase or read issue by a host controller (not shown), external to thememory device 50 to cause thememory device 50 to execute the various commands. In response to the commands received, thelogic circuit 50 generates control signals that control the operation and the timing of the charge pump circuits 56 and the decoding circuits 54, and sense amplifier circuits 58. Theanalog circuit 70 provides analog bias voltages and currents and timing for thedevice 50. A high voltage (positive, negative)control circuit 90 provides regulated and time-sequenced positive and negative levels. Apad circuit 88 provides input buffers, IO buffers, Power pads (Vdd,Vss), Test pads, and ESD protection. - In response to the read, erase or program command, the
logic circuit 60 causes the various voltages to be supplied in a timely and least disturb manner to the various portions of both the selectedmemory cell 10 and theunselected memory cells 10. - For the selected and unselected
memory cell 10, the voltage and current applied are as follows. As used hereinafter, the following abbreviations are used: source line or first region 14 (SL), bit line 20 (BL), word line 22 (WL), and coupling gate 26 (CG). -
Operation #1: CG- unsel WL- BL- same CG- SL- WL unsel BL unsel CG sector unsel SL unsel Read 1.0-3 V 0 V 0.6-2 V 0 V 0-2.6 V 0-2.6 V 0-2.6 V 0 V 0 V Erase 11-10 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V Program 1 V 0 V 1 uA V inh 8-11 V 0-2.6 V 0-2.6 V 4.5-5 V 0-1 V -
Operation #2: CG- unsel WL- BL- same CG- SL- WL unsel BL unsel CG sector unsel SL unsel Read 1.0-2 V −0.5 V/0 V 0.6-2 V 0 V 0-2.6 V 0-2.6 V 0-2.6 V 0 V 0 V Erase 11-10 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V 0 V Program 1 V −0.5 V/0 V 1 uA V inh 8-11 V 0-2.6 V 0-2.6 V 4.5-5 V 0-1 V -
Operation #3: WL- BL- CG-unsel CG- SL- WL unsel BL unsel CG same sector unsel SL unsel Read 1.0-2 V −0.5 V/0 V 0.6-2 V 0 V 0-2.6 V 0-2.6 V 0-2.6 V 0 V 0 V Erase 9-6 V −0.5 V/0 V 0 V 0 V −(5-9) V 0 V/−(5-9) V 0 V/−(5-9) V 0 V 0 V Program 1 V −0.5 V/0 V 1 uA V inh 8-9 V 0-2.6 V 0-2.6 V 4.5-5 V 0-1 V - Operation for erase and program of
non-volatile memory cell 10 is as follows. Thecell 10 is erased, through a Fowler-Nordheim tunneling mechanism, by applying a high voltage on the word line 22 with other terminals equal to zero volt or negative. Electrons tunnel from the floatinggate 24 into the word line 22 to be positively charged, turning on thecell 10 in a read condition. The tunneling is from theFG tip 25 to the arch wrap aroundregion 27 of the WL 22. The resulting cell erased state is known as ‘1’ state. Thecell 10 is programmed, through a source side hot electron programming mechanism, by applying a high voltage on thecoupling gate 26, a high voltage on thesource line 14, and a programming current on thebit line 20. A portion of electrons flowing across the gap between the word line 22 and the floatinggate 24 acquire enough energy to inject into the floatinggate 24 causing the floatinggate 24 to be negatively charged, turning off thecell 10 in read condition. The resulting cell programmed state is known as ‘0’ state. Read operation is done by applying a positive bias on thebitline 20, a positive bias on the WL 22, zero volt on thesource line 14, and a positive or a zero volt on thecoupling gate 26. With this read condition memory cell with state ‘1’ conducts a current and memory cell with state ‘0’ conducts no or low current level. For un-selected WLs zero or negative voltage can be applied for read and program condition. - In the erase
operation # 3, WL is at a positive HV, e.g., 9-6V, CG is at a negative HV, e.g., −(5-9)V. Un-selected WL can be at OV or at a negative voltage, e.g., −(0.5-5)V, un-selected CG can be at a 0V or at a negative HV, e.g., −(5-9)V (same as selected negative CG HV voltage). - Alternatively, the program operation can be performed with the
P substrate Vsub 12 being negative instead of 0V, e.g., −6V. - Referring to
FIG. 3A there is shown one example of a signal timing waveform for program and erase signals for positive/negative bias levels as described above for use in thememory device 50 of the present invention. Signals WL, BL, CG, SL as corresponding respectively to terminals WL, BL, CG, SL of thememory cell 10 are as described above. For programming, asignal WL 102 goes to high (e.g., ˜Vdd) first (such as to set control signal in thedecoder circuit 80 to be described later) then start to settle down (to a bias voltage Vpwl). Then signalBL 104 andCG 106 goes high, e.g., ˜Vinh=˜Vdd and 10 to 11 v respectively, and thenSL 110 goes high (e.g., ˜4.5 v to 5 v). AlternativelyCG 106 goes high after SL 110 (as shown by the dotted line waveform). Thesignal WL 102 settles down to a voltage Vpwl, e.g., 1 v, and thesignal BL 104 settles down to a voltage Vdp, e.g., ˜0.5 v as CG goes high. Unselected WLs goes down to 0 v or negative, e.g., −0.5 v, before or concurrent with selectedWL 102 goes high. Unselected CGs stays at value in standby, e.g., 0 to 2.6 v. Unselected SLs stays at a value in standby, e.g., 0 v or switches to a bias voltage, e.g., 1 v, asCG 106 goes high (unselected SL switching to a bias level to prevent leakage current through unselected cells through the BLs). - The
signal BL 104 goes first high to Vinh (inhibit voltage) to prevent inadvertent program disturb due various signals are not settled yet during ramping to programming voltages. Thetimed sequence CG 106vs. SL 110 are optimized to reduce disturb effect, e.g. whichever signal causes more disturb goes high last. The ramping down of programming pulses are reversed in order to minimize disturb (i.e., signal that goes up first now goes down last). Thesignal SL 110 goes down, thenCG 106 goes down, thenWL 102 andBL 104 goes down. In the embodiment of programming with the substrate P going negative, e.g., −1V, this negative switching is concurrent with the signal WL goes low or the CG goes high. - For erase, the
signal WL 102 goes high, e.g., Vdd, (such as to set control signal in thedecoder circuit 80 to be described later as embodiments inFIGS. 5-7 ) then goes low, e.g., 0V (or alternatively a negative such as −0.5V). At approximately same time or a short time thereafter as theWL 102 going low, thesignal CG 106 goes negative, e.g., −6V to −9V. The selectedWL 102 then goes high, e.g., 9V to 6V. Thesignals BL 104,SL 110 stays at a value in standby, e.g., 0V. Unselected WLs goes down to 0V or negative, e.g., −0.5V, before or concurrent with selectedWL 102 going high. Unselected CGs stay at value in standby, e.g., 0 to 2.6V. Unselected SLs stay at a value in standby, e.g., 0V. - In the another embodiment of erase ,the substrate P going negative, e.g., −6V.
- The ramping down of erase pulses is approximately reversed in order (i.e., signal that goes up first now goes down last). The
signals WL 102 andCG 106 goes to standby value, e.g., 0V. - Referring to
FIG. 3B there is shown one example of a signal timing waveform for read signals for positive/negative bias levels as described above for use in thememory device 50 of the present invention. This read signal waveform goes with the program and erase signal waveform inFIG. 3A for complete non-volatile erase/program/read operation. For Read Normal waveform, theSL 110 is at standby value, e.g., 0V. TheCG 106 is at standby value, e.g., 0V or 2.6V, or alternatively switching to a bias value in read, e.g. 2.6V (to help increase the memory cell current due to CG voltage coupling to FG potential in read condition). The standby values are similar to those for program and erase condition. TheWL 102 andBL 104 switch to bias level in read, e.g. 2.6V and 1.0V respectively to selected memory cells for reading. - A Read Margin( ) operation is performed after programming the whole array to detect weak programming cells. After programming, the cell current is at a very low value normally <nano amperes (nA), this corresponds to reading out a ‘0’ digital value (no cell current). However some cells may marginally stay at a couple micro amperes (due to weak programming due to various reasons such as cell leakage, weak cell programming coupling ratio, process geometrical effect, etc. . . . ) and this can causing read ‘0’ to fail during the operating lifetime of the
memory device 50. A Read Margin( ) is used to screen out those weak cells. For Read Margin( ) waveform, theSL 110 is at standby value, e.g., 0 v. TheWL 102 andBL 104 switch to bias level in read, e.g. 2.6 v and 1.0 v respectively to selected memory cells for reading as in Read Normal condition. TheCG 106 is biased at a margin( ) value (provided by same circuit means described inFIGS. 6-8 as for program or read condition) in read, e.g. 3 v, to detect weak programmed cells. The CG voltage will couple into FG potential to amplify the weak programming effect, effectively increase the cell current, so the weak cells now read as a ‘1’ instead of a ‘0’ (effectively there is cell current instead of no cell current). - A Read Margin1 operation is performed after erasing the whole array to detect weak erased cells. Negative CG now (provided by same circuit means described in
FIGS. 6-8 as for erasing with negative voltage) is utilized to detect this condition. TheSL 110 is at standby value, e.g., 0 v. TheWL 102 andBL 104 switch to bias level in read, e.g. 2.6 v and 1.0 v respectively to selected memory cells for reading as in Read Normal condition. TheCG 106 is biased at a margin1 value in read, e.g. −3 v, to detect weak erased cells. The CG voltage will couple negatively into FG potential to amplify the weak erased effect, effectively decrease the cell current (less FG potential), so the weak erased cells now read as a ‘0’ instead of a ‘1’ (effectively there is no cell current instead of cell current). - Referring to
FIG. 4A there is shown one example of a circuit diagram of theXdecoder 200 for use in thememory device 50 of the present invention. TheXdecoder circuit 200 provides the decoded address signals to be supplied to the word lines 22 of the selected andunselected memory cells 10. TheXdecoder circuit 200 operates in the following manner.NAND gate 201 andINV 202 is used for decoding wordline (row) pre-decoded signal XPA-XPC (which is called memory sector (address) selection).Circuit 280 consists of a pre-driver and a (wordline) driver.PMOS transistors NMOS transistor 212 are wordline pre-driver combined with pre-decoded XPZ<0:7>. Pre-decoded signals XPZ<0:7) is used to select one row out of eight (by being=‘0’).PMOS transistor 213 andNMOS transistor 214 are wordline WL driver, used to drive a memory row that includes typically 2048 or 4096 cells in a row and hence needing big size transistor for wordline RC delay, i.e., large W/L ratio, W=transistor width and L=transistor length. Thecircuit 280 is repeated 8 times andNAND 201 andINV 202 is repeated one time for 8 rows per memory sector size. Typically the source of thetransistor 214 is connected to a ground node (i.e., 0 v) for de-selection condition, here it is connected to anode NWLLOW 240. The source of thetransistor 213 is connected to anode ZVDD 220, which is equal to Vwlrd (read wordline voltage) in read operation, equal to Vpwl (programming wordline voltage in programming operation). For programming condition, for selected wordline, WL=ZVDD=Vpwl=1.0 v for example, for unselected WLs=NWLLOW, which is equal to −0.5 v. For erase condition, for selected wordline WL and un-selected WLS=NWLLOW=-0.5 vin one embodiment. For read condition, for selected wordline, WL=ZVDD=Vwlrd=2 v for example, for un-selected wordlines WLS=NWLLOW, which is equal to −0.5 v in one embodiment. Wordline deselectlines 250 can be used to deselect specific word lines during programming. NMOS native high voltage (HV) transistor 290-297 serves as isolation transistor to isolate erase high voltage on voltage onlow voltage transistors - Referring to
FIG. 4B there is shown one example of a circuit diagram of a negative charge pump generator 260 (which is part of the charge pump 56 that provides both negative and positive voltages) for generating a negative voltage to be supplied to the word lines 22. The negativecharge pump circuit 260 operates in the following manner. In a first time period,PMOS transistor 263 andNMOS transistor 266 are used to charge (+) 268 and (−)terminal 269 of acapacitor 265 to a positivebias voltage NBIAS 267 and a ground level (i.e., 0 v) respectively. In a next time period after the first period, thetransistor 266 is turned off and aNMOS transistor 264 is turned on to discharge the (+)terminal 268 of thecapacitor 265 from abias level 268 to ground level. At this time, the (−)terminal 269 of thecapacitor 265 will be capacitively coupled to a negative level, e.g., −0.5 v, depending on value of thecapacitor 265 to the capacitive loading at thenode NWLLOW 240. By adjusting level ofNBIAS 267 and the value of thecapacitor 265, the negative level is adjusted. For the embodiment of a semiconductor process using P substrate=0 v (grounded) for forming thememory device 50, e.g., single well CMOS (P-substrate for N type devices and a single N well for P type devices), the negative level is clamped at a P/N+ forward junction forward bias (˜−0.6 v). As is well known, thememory device 50 can be made of a twin well P-sub CMOS process, in which two wells (P well and N well) are constructed in thesubstrate 12. Since thesubstrate 12 is of P type conductivity, a first P well therein would be for N type devices (NMOS), and a second N type well would be for P type devices (PMOS). The negative voltagecharge pump generator 260 and thewordline decoder 200 can be made in a triple well in thesubstrate 12. This is done by a triple well CMOS process instead of the twin well P-sub CMOS process described earlier. In that event, thenegative pump generator 260 and thewordline decoder 200 would be made in a third P type well (which is made in the second N type well, which is inside the substrate 12) and the second N type well. This third P type well can now be applied negative voltage which is advantageous in certain operating conditions. Although constructing thememory device 50 having a triple well is more process intensive, the benefit of having thepump generator 260 and thewordline decoder 200 in a triple well is that the negative voltage applied to the word line 22 can be more negative, for example −6.0 v used for an erase embodiment, (i.e. not clamped by the P/N+ junction forward bias ˜−0.6 v). In this case the third P type well voltage condition can be negative to avoid the P/N+ junction forward bias, e.g., −6.0 v or −8.0 v or −5.6 v. In an embodiment thememory cell 10 can be formed in the third P type well. - Referring to
FIG. 5 there is shown a first embodiment of a high voltage decoding circuit 300 for positive/negative level signals for use in thememory device 50 of Psub CMOS process of the present invention. Acircuit 320 consisting of hv (high voltage, e.g. 12 v)PMOS transistors hv NMOS transistor 323 and 1 v (low voltage, e.g., 3 v)transistors transistor 322 WL current limiter is used to limit current in erase and/or program (to limit current sinking from the HV charge pump). Acircuit 310 is a hv latch circuit used to enable the hv control for the sector (1 sector per 8 rows) selected, which is selected once a WL signal is asserted (˜Vdd) at the beginning of the erase or programming sequence as shown inFIG. 3A . Acircuit 350 consisting of nativehv NMOS transistor 351,inverter 352,NAND 353, a lv latch (consisting ofinverter v NMOS transistors circuit 330 consisting of 1v PMOS transistors 331 and 332 and hvPMOS transistor 333 is used to provide CG bias level in standby and read. The transistor 331 (its gate is at a bias level) acts as current limiter to CG terminal to limit current from bad CG terminal such as in standby condition. Acircuit 340 consisting ofhv PMOS transistors transistor 341 could act as current limiter to CG terminal in erase/program to limit current supplied from HV chargepump. Acircuit 360 consisting ofhv PMOS transistor 361, hvnative NMOS transistor 362,lv NMOS transistors circuit 370 consisting ofhv PMOS transistor 371,hv NMOS transistor 373 andlv NMOS transistor 372 is used to enable SL signal for erase/program/read condition. The 1v NMOS transistor 372 is used to pulldown the SL to ground in read and erase and to a bias level, e.g. <2 v, in program. Acircuit 380 is a negative decoding circuit for the CG signal. Thecircuit 360 usesPMOS transistor 361 as isolation transistor to isolate negative level (provided by thecircuit 380 going into CG terminal of memory cell) from theNMOS transistor 362 for Psub CMOS process. Thecircuit 380 uses clocked negatively bootstrapped high voltage circuit scheme. Thecircuits 380 consists ofPMOS transistors inverter 384. The NOR 384 andinverter 384 is used to enable a clocking signal into thePMOS transistors transistor 387. Thetransistor 385 acts as a bootstrap transistor for thePMOS transistor 387 and thePMOS capacitors transistors 381/390 and 382/391 serves to clamp the drain of thetransistor 387 and the drain of thetransistor 385 respectively at Vdd level. Thetransistor 389 serves as a buffer for negative level into CG. The sources oftransistors power supply VCGNEG 399. - Referring to
FIG. 6 there is shown second embodiment of a high voltage decoding circuit 400 for positive/negative level signals for use in thememory device 50 of Triple well CMOS process of the present invention. The circuits 310-350, 370 are same or similar as those ofFIG. 5 . Acircuit 410 consisting ofhv NMOS transistor 410 and lv NMOS transistors 412-414 is used for de-selecting the CGs to a low level, e.g., 0 v. Thehv transistor 410 serves as isolation transistor to isolate the negative level into CGs, hence its bulk VCGNEG also at a negative level. Acircuit 420, serves as a negative level shifter, is used to provide negative level for CGs. Thecircuit 420 consists ofNAND 421,inverter 422 as enabling entity and hvPMOS transistors hv NMOS transistors hv NMOS transistor 427 as a buffer. The sources ofNMOS transistors - Referring to
FIG. 7 there is shown third embodiment of a highvoltage decoding circuit 420 for positive/negative level signals for use in thememory device 50 of Psub CMOS process of the present invention. It used a diode decoding scheme for negative voltage. The circuits 310-370 are same or similar as those ofFIG. 5 . A circuit 510 consisting ofhv PMOS transistor 512 is used to provide negative level into CGs. Thetransistor 512 is diode-connected, meaning gate-drain connected together, and its gate-drain is connected to a negative power supply VCGNEG. Its source is connected to CG. Hence as the negative power supply VCGNEG goes negative, the source of the transistor goes negative by an amount=VCG NEG-IVtpl. - Referring to
FIG. 8 there is shown a negative charge pump 600 that generates the negative voltages that are applied to thecoupling gate 26 during the erase operation. Acircuit 610 consists ofPMOS transistors capacitors transistor 613 is the transfer transistor (transferring charge from one stage to next stage). Thetransistor 612 and thecapacitor 611 serves as Vt-cancelling function for the transferringtransistor 613. Thecapacitor 614 is the pump capacitor (meaning provide pumping charge). A diode-connectedPMOS transistor 620 connects to a power supply node to first pump stage. A diode connectedPMOS transistor 640 serves to connect to an output charge pump node from last pump stage.PMOS transistors - Referring to
FIG. 9 there is shown an embodiment of a negative high voltage regulation circuit 700 for use in thememory device 50 of the present invention.Capacitors power supply VCGNEG 399 into a voltage to be compared with areference voltage VREF 708, e.g. 1 v. TheVREF 708 is coupled to a terminal of acomparator 710. Atransistor 714 is used to initializenode 706 to a bias voltage, e.g., 2 v. Thenode 706 is coupled to other terminal of thecomparator 710. As thenegative supply VCGNEG 399 is pumped negative progressively from a level such as ground, thenode 706 proportionally goes from a bias level , e.g. positive 2 v, to progressively lower in a negative direction (by the ratio determined by values of thecapacitors 702 and 704). Once thenode 706 reaches a value equal toVREF 708, thecomparator 710 switches polarity. Theoutput REGOUT 718 is then used to signal that the negativepower supply VCGNMEG 399 has reached a desired level such as −9 v used for CG in erase condition. - Referring to
FIG. 10 there is shown an embodiment of a negativetest pad circuit 800 for use in thememory device 50 in Psub CMOS process of the present invention.PMOS transistor 810 serves to isolateNMOS transistor 812 to a negative level to be transferred from internal to external pad or vice versa. Thetransistor 810 has its bulk connected to its drain for the purpose of isolation. Thetransistor 812 serves as ESD clamping. - Referring to
FIGS. 11A and 11B there are shown prior art embodiments of a processflow cross section cross section 900, peripheral HV device includes 982 (gate poly), 988 (channel region underneath the gate poly), LDD 980 (LDD implant). For this case the peripheralHV gate poly 982 is thick which can stop theLDD implant 980 from going into thechannel region 988. For process flowcross section 901, which is applicable to advanced smaller geometry technology node, the memory cell includesWL poly 965 , and peripheral HV device includes 984 (gate poly), 988 (substrate), LDD 980 (LDD implant). Thegate poly 984 is significantly thinner than that of thegate poly 982. In thiscase LDD implant 980 penetratesgate poly 984 into thechannel region 988 which modulate thechannel 988 electrically. This effect is undesirable. In this case additional masking and/or process layer step may be needed to stop LDD implant from penetrating into the channel. - Referring to
FIG. 11C there is shown an embodiments of a process flow for the production ofmemory cells 10 having negative voltage operation for use in thememory device 50 in the present invention.LDD implant 981 in this case is significantly lower energy due to the lower high voltage requirement, e.g. 9 v vs. 11 v for negative voltage operation. Hence in this case even with smaller geometry technology node, withthin gate poly 984 thickness, LDD implant does not penetrate into thechannel 988. This process flow hence is suitable for producing memory cell for use with negative voltage operation. - The benefits of applying a negative voltage to the word line 22 of the unselected or selected
memory cells 10 during the operations of read, erase and program are to allow the memory cell to be scaled down more effectively. During erase, negative voltage on wordline of selected memory cells allows overall erase voltage to be lowered thus allowing cell dimension to be smaller (sustaining less voltage across various inter-cell or inter-layer dimensional horizontal or vertical spacing, isolation, width, length, etc. . . . ). During program, negative voltage on wordline of unselected memory cells reduces leakage for un-selected memory cells leading to less disturb (for un-selected cells in same sector), more accurate programming current (for selected cells, less leakage interference) and less power consumption. For read, negative voltage on wordline of unselected memory cells leads to more accurate sensing due to less interference from leakage. It is also advantageous to combine negative wordline, negative coupling gate and negative P substrate for use in memory array operation resulting in lowered erase/program voltages and current, more effective erasing and programming, less cell disturb, and less cell leakage.
Claims (9)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/085,835 US20160217864A1 (en) | 2014-10-03 | 2016-03-30 | Non-volatile Split Gate Memory Device And A Method Of Operating Same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/506,433 US9922715B2 (en) | 2014-10-03 | 2014-10-03 | Non-volatile split gate memory device and a method of operating same |
US15/085,835 US20160217864A1 (en) | 2014-10-03 | 2016-03-30 | Non-volatile Split Gate Memory Device And A Method Of Operating Same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/506,433 Division US9922715B2 (en) | 2014-10-03 | 2014-10-03 | Non-volatile split gate memory device and a method of operating same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160217864A1 true US20160217864A1 (en) | 2016-07-28 |
Family
ID=54200098
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/506,433 Active US9922715B2 (en) | 2014-10-03 | 2014-10-03 | Non-volatile split gate memory device and a method of operating same |
US15/085,835 Abandoned US20160217864A1 (en) | 2014-10-03 | 2016-03-30 | Non-volatile Split Gate Memory Device And A Method Of Operating Same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/506,433 Active US9922715B2 (en) | 2014-10-03 | 2014-10-03 | Non-volatile split gate memory device and a method of operating same |
Country Status (7)
Country | Link |
---|---|
US (2) | US9922715B2 (en) |
EP (1) | EP3201926A1 (en) |
JP (1) | JP6486462B2 (en) |
KR (1) | KR101982948B1 (en) |
CN (1) | CN107077891B (en) |
TW (1) | TWI641113B (en) |
WO (1) | WO2016053607A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220375952A1 (en) * | 2021-05-18 | 2022-11-24 | Silicon Storage Technology, Inc. | Non-volatile memory cell array formed in a p-well in a deep n-well in a p-substrate |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160005749A1 (en) * | 2014-07-01 | 2016-01-07 | Qualcomm Incorporated | Series ferroelectric negative capacitor for multiple time programmable (mtp) devices |
US9953719B2 (en) | 2016-05-18 | 2018-04-24 | Silicon Storage Technology, Inc. | Flash memory cell and associated decoders |
US10199112B1 (en) * | 2017-08-25 | 2019-02-05 | Silicon Storage Technology, Inc. | Sense amplifier circuit for reading data in a flash memory cell |
JP2019067474A (en) * | 2017-10-05 | 2019-04-25 | 東芝メモリ株式会社 | Semiconductor memory device |
US11354562B2 (en) * | 2018-01-03 | 2022-06-07 | Silicon Storage Technology, Inc. | Programmable neuron for analog non-volatile memory in deep learning artificial neural network |
US10847225B2 (en) * | 2018-06-20 | 2020-11-24 | Microchip Technology Incorporated | Split-gate flash memory cell with improved read performance |
FR3095526B1 (en) * | 2019-04-25 | 2022-04-22 | St Microelectronics Rousset | Method of writing in an EEPROM memory and corresponding integrated circuit |
US11423979B2 (en) * | 2019-04-29 | 2022-08-23 | Silicon Storage Technology, Inc. | Decoding system and physical layout for analog neural memory in deep learning artificial neural network |
US11081184B2 (en) | 2019-10-30 | 2021-08-03 | Sandisk Technologies Llc | Method of concurrent multi-state programming of non-volatile memory with bit line voltage step up |
US20210134369A1 (en) * | 2019-10-30 | 2021-05-06 | Sandisk Technologies Llc | Method for concurrent programming |
CN114335186B (en) * | 2020-09-30 | 2025-02-07 | 硅存储技术股份有限公司 | Split gate non-volatile memory cell with erase gate disposed above word line gate and method of making the same |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070070703A1 (en) * | 2005-09-26 | 2007-03-29 | Tran Hieu V | Flash memory array system including a top gate memory cell |
US20080099789A1 (en) * | 2006-11-01 | 2008-05-01 | Alexander Kotov | Self-aligned method of forming a semiconductor memory array of floating gate memory cells with source side erase, and a memory array made thereby |
US20130242672A1 (en) * | 2012-03-13 | 2013-09-19 | Silicon Storage Technology, Inc. | Non-volatile Memory Device And A Method Of Operating Same |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR19990088517A (en) * | 1998-05-22 | 1999-12-27 | 마 유에 예일 | A nonvolatile memory cell structure and method for operating nonvolatile memory cells |
TW546840B (en) * | 2001-07-27 | 2003-08-11 | Hitachi Ltd | Non-volatile semiconductor memory device |
DE10361718A1 (en) * | 2003-08-22 | 2005-03-17 | Hynix Semiconductor Inc., Ichon | Apparatus and method for controlling nonvolatile DRAM |
US7145802B2 (en) | 2004-08-31 | 2006-12-05 | Skymedi Corporation | Programming and manufacturing method for split gate memory cell |
JP2007207380A (en) * | 2006-02-03 | 2007-08-16 | Renesas Technology Corp | Nonvolatile semiconductor memory device |
JP2008287794A (en) * | 2007-05-17 | 2008-11-27 | Renesas Technology Corp | Semiconductor integrated circuit and operating method thereof |
US8148768B2 (en) | 2008-11-26 | 2012-04-03 | Silicon Storage Technology, Inc. | Non-volatile memory cell with self aligned floating and erase gates, and method of making same |
US8488388B2 (en) * | 2011-11-01 | 2013-07-16 | Silicon Storage Technology, Inc. | Method of programming a split gate non-volatile floating gate memory cell having a separate erase gate |
US8804429B2 (en) * | 2011-12-08 | 2014-08-12 | Silicon Storage Technology, Inc. | Non-volatile memory device and a method of programming such device |
US9472284B2 (en) * | 2012-11-19 | 2016-10-18 | Silicon Storage Technology, Inc. | Three-dimensional flash memory system |
US9293204B2 (en) | 2013-04-16 | 2016-03-22 | Silicon Storage Technology, Inc. | Non-volatile memory cell with self aligned floating and erase gates, and method of making same |
US9418744B2 (en) * | 2014-05-12 | 2016-08-16 | Silicon Storage Technology, Inc. | System and method to reduce disturbances during programming of flash memory cells |
CN105609131A (en) * | 2014-07-22 | 2016-05-25 | 硅存储技术公司 | System and method for inhibiting erasing of part of splitting gate flash memory unit sector |
-
2014
- 2014-10-03 US US14/506,433 patent/US9922715B2/en active Active
-
2015
- 2015-09-14 WO PCT/US2015/050010 patent/WO2016053607A1/en active Application Filing
- 2015-09-14 JP JP2017518062A patent/JP6486462B2/en active Active
- 2015-09-14 CN CN201580053591.1A patent/CN107077891B/en active Active
- 2015-09-14 KR KR1020177011636A patent/KR101982948B1/en active Active
- 2015-09-14 EP EP15771380.1A patent/EP3201926A1/en not_active Ceased
- 2015-09-23 TW TW104131431A patent/TWI641113B/en active
-
2016
- 2016-03-30 US US15/085,835 patent/US20160217864A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070070703A1 (en) * | 2005-09-26 | 2007-03-29 | Tran Hieu V | Flash memory array system including a top gate memory cell |
US20080099789A1 (en) * | 2006-11-01 | 2008-05-01 | Alexander Kotov | Self-aligned method of forming a semiconductor memory array of floating gate memory cells with source side erase, and a memory array made thereby |
US20130242672A1 (en) * | 2012-03-13 | 2013-09-19 | Silicon Storage Technology, Inc. | Non-volatile Memory Device And A Method Of Operating Same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220375952A1 (en) * | 2021-05-18 | 2022-11-24 | Silicon Storage Technology, Inc. | Non-volatile memory cell array formed in a p-well in a deep n-well in a p-substrate |
Also Published As
Publication number | Publication date |
---|---|
CN107077891A (en) | 2017-08-18 |
WO2016053607A1 (en) | 2016-04-07 |
CN107077891B (en) | 2021-03-30 |
KR101982948B1 (en) | 2019-08-28 |
TWI641113B (en) | 2018-11-11 |
JP6486462B2 (en) | 2019-03-20 |
US20160099067A1 (en) | 2016-04-07 |
EP3201926A1 (en) | 2017-08-09 |
KR20170061160A (en) | 2017-06-02 |
TW201618285A (en) | 2016-05-16 |
US9922715B2 (en) | 2018-03-20 |
JP2017531896A (en) | 2017-10-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8811093B2 (en) | Non-volatile memory device and a method of operating same | |
US9922715B2 (en) | Non-volatile split gate memory device and a method of operating same | |
US10325666B2 (en) | Flash memory system using negative high voltage level shifter | |
JP4417383B2 (en) | Boost substrate for flash memory / tab programming | |
EP3459079B1 (en) | Improved flash memory cell associated decoders | |
CN107527654B (en) | Nonvolatile semiconductor memory device and method for driving word line thereof | |
US9633735B2 (en) | System and method to inhibit erasing of portion of sector of split gate flash memory cells | |
US11120881B2 (en) | Charge pump for use in non-volatile flash memory devices | |
TW201921348A (en) | Method and apparatus for configuring array columns and rows for accessing flash memory cells | |
US7164606B1 (en) | Reverse fowler-nordheim tunneling programming for non-volatile memory cell | |
JP2011171582A (en) | Nonvolatile semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 |
|
STCB | Information on status: application discontinuation |
Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305 Effective date: 20200327 |
|
AS | Assignment |
Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612 Effective date: 20201217 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474 Effective date: 20210528 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 |
|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059687/0344 Effective date: 20220218 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 |