US20160189977A1 - Patterning method and semiconductor structure - Google Patents
Patterning method and semiconductor structure Download PDFInfo
- Publication number
- US20160189977A1 US20160189977A1 US14/582,924 US201414582924A US2016189977A1 US 20160189977 A1 US20160189977 A1 US 20160189977A1 US 201414582924 A US201414582924 A US 201414582924A US 2016189977 A1 US2016189977 A1 US 2016189977A1
- Authority
- US
- United States
- Prior art keywords
- holes
- material layer
- mask layer
- layer
- patterned
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 55
- 238000000059 patterning Methods 0.000 title claims abstract description 31
- 239000004065 semiconductor Substances 0.000 title claims description 16
- 239000000463 material Substances 0.000 claims abstract description 104
- 238000005530 etching Methods 0.000 claims abstract description 37
- 239000000758 substrate Substances 0.000 claims abstract description 14
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical group [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 3
- 229910052710 silicon Inorganic materials 0.000 claims description 3
- 239000010703 silicon Substances 0.000 claims description 3
- 238000004528 spin coating Methods 0.000 claims description 3
- 238000001312 dry etching Methods 0.000 description 4
- 238000000671 immersion lithography Methods 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- VZPPHXVFMVZRTE-UHFFFAOYSA-N [Kr]F Chemical compound [Kr]F VZPPHXVFMVZRTE-UHFFFAOYSA-N 0.000 description 1
- ISQINHMJILFLAQ-UHFFFAOYSA-N argon hydrofluoride Chemical compound F.[Ar] ISQINHMJILFLAQ-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- GALOTNBSUVEISR-UHFFFAOYSA-N molybdenum;silicon Chemical compound [Mo]#[Si] GALOTNBSUVEISR-UHFFFAOYSA-N 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- -1 polycide Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000008213 purified water Substances 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 230000000153 supplemental effect Effects 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32139—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0338—Process specially adapted to improve the resolution of the mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
Definitions
- the invention relates to an integrated circuit and more particularly relates to a patterning method and a semiconductor structure.
- Immersion lithography is a technology where the lithographic exposure is applied to a resist-coated wafer with purified water introduced between the scanner and the wafer.
- the immersion lithography techniques such as ArF immersion lithography, presently is confined to the pitch of about 76 nm in one single patterning process. If the device of a smaller pitch is desired, alternative optical tools or supplemental lithographic and etching processes may be required.
- the invention provides a patterning method, adapted for obtaining smaller pattern pitch and critical dimension and for aligning the formed patterns with each other, so as to overcome misalignment and improve critical dimension uniformity.
- the patterning method of the invention includes the following.
- a substrate comprising a material layer is provided.
- a hard mask layer is formed over the material layer, wherein the hard mask layer includes a plurality of trenches extending in a first direction.
- a filling material layer is formed on the hard mask layer, wherein the filling material layer covers the hard mask layer and fills in the trenches.
- a mask layer is formed on the filling material layer, wherein the mask layer is in a grid pattern includes a plurality of first grid lines extending in the first direction parallel to one another and a plurality of second grid lines extending in a second direction parallel to one another, and each of the trenches is located within a space range between two most adjacent first grid lines.
- the filling material layer is etched with the mask layer as an etching mask to form a patterned filling material layer and a remaining filling material layer, wherein the remaining filling material layer fills in the trenches.
- the hard mask layer is etched using the mask layer and the underlying patterned filling material layer as etching masks to form a patterned hard mask layer.
- the material layer is etched using the patterned hard mask layer, the patterned filling material layer and the remaining filling material layer as etching masks, so that a patterned material layer including a plurality of first holes and a plurality of second holes is formed.
- the mask layer has a plurality of third holes defined by the first grid lines and the second grid lines.
- the third holes are arranged in an may.
- a critical dimension of each of the third holes in the first direction is smaller than a critical dimension of each of the third holes in the second direction.
- a dimension of each of the first holes in the first direction is equivalent to a dimension of each of the second holes in the first direction, and is equivalent to the critical dimension of each of the third holes in the first direction.
- the first holes and the second holes are arranged in an array to define a grid pattern of the patterned material layer.
- the plurality of first holes and the plurality of second holes of the patterned material layer have equal sizes.
- the first holes and the second holes of the patterned material layer have different sizes.
- the hard mask layer includes advanced patterning film.
- the filling material layer is a silicon-containing hard-mask layer formed by spin-coating method.
- the patterning method further includes forming a removable hard mask layer and a stop layer in sequence on the material layer beneath the hard mask layer.
- the removable hard mask layer includes advanced patterning film.
- a material of the stop layer includes silicon nitride (SiN).
- the invention further provides a semiconductor structure including a patterned material layer disposed on a substrate.
- the patterned material layer includes a grid pattern defined by a plurality of holes arranged in an array and the holes consists of pairs of holes, wherein a dimension of each of the holes in a first direction is equivalent and each hole of one pair of holes has a side parallel with each other in a first direction.
- a dimension of each of the holes in a second direction is equivalent.
- the patterning method of the invention by forming a mask layer having a plurality of holes overlaying on the underlying hard mask layer having a plurality of trenches to serve as the masks (i.e. double pattern mask layer) for a single etching process, smaller pattern pitch and smaller critical dimension can be obtained, and the resultant patterns are better aligned with each other, thereby overcoming misalignment and improving the critical dimension uniformity.
- the sides of each hole in the first direction and the second direction are aligned respectively.
- higher critical dimension uniformity is achieved.
- FIG. 1A to FIG. 1G are schematic top views showing a patterning method according to an embodiment of the invention.
- FIG. 2A to FIG. 2G are schematic cross-sectional views taken along the line A-A′ of FIG. 1A to FIG. 1G .
- FIG. 3 is an enlarged view showing holes of a semiconductor structure according to an embodiment of the invention.
- FIG. 4 is a schematic top view of the patterned material layer of the semiconductor structure according to another embodiment of the invention.
- FIG. 1A to FIG. 1G are schematic top views showing a patterning method according to an embodiment of the invention.
- FIG. 2A to FIG. 2G are schematic cross-sectional views taken along the line A-A′ of FIG. 1A to FIG. 1G .
- a substrate 10 is provided, and a material layer 12 is formed on the substrate 10 .
- the substrate 10 is a semiconductor substrate, a III-V semiconductor compound substrate, or a semiconductor over insulator (SOI) substrate, for example.
- the material layer 12 is a conductor layer, and a material thereof is metal, polysilicon, polycide, or metal silicide, for example, but the invention is not limited thereto.
- the substrate 10 may further include one or more dielectric layers, one or more semiconductor material layers and/or semiconductor devices disposed between the substrate 10 and the material 12 , but the invention is not limited thereto.
- a removable hard mask layer 14 , a stop layer 16 , and a hard mask layer 18 are formed in sequence on the material layer 12 .
- a material of the removable hard mask layer 14 and a material of the hard mask layer 18 may be the same.
- the removable hard mask layer 14 and the hard mask layer 18 may be carbon-containing advanced patterning films (APF) formed by chemical vapour deposition (CVD), for example.
- the material of the stop layer 16 may be SiN, for example.
- the hard mask layer 18 has a plurality of trenches 19 extending in a first direction D 1 that expose a portion of the stop layer 16 .
- a critical dimension (CD) C 1 of each of the trenches 19 in a second direction D 2 is about 21 nm, while a pitch P 1 of each of the trenches 19 in the second direction D 2 is about 86 nm, for example.
- the dimension or pitch described in this embodiment is merely for illustration purposes, but the scope of the present invention is not limited thereto.
- the second direction D 2 is different from the first direction D 1 .
- the second direction D 2 and the first direction D 1 may be perpendicular to each other, for example.
- the first direction D 1 may be an X direction or a Y direction
- the second direction D 2 may be the Y direction or the X direction.
- the first direction D 1 is the X direction and the second direction D 2 is the Y direction, for example.
- the process of forming the hard mask layer 18 includes, for example, forming a hard mask material layer (not illustrated) and then patterning the hard mask material layer using an anisotropic or dry etching process to form the hard mask layer 18 with a plurality of trenches 19 therein.
- a filling material layer 20 is formed over the hard mask layer 18 , and the filling material layer 20 covers the hard mask layer 18 and fills up the trenches 19 .
- the top surface 23 of the filling material layer 20 is higher than a top surface 17 of the hard mask layer 18 .
- the filling material layer 20 may be a silicon-containing hard-mask (SHB) layer, which also function as a bottom anti-reflection coating (BARC) layer, for example.
- SHB silicon-containing hard-mask
- BARC bottom anti-reflection coating
- the process of forming the filling material layer 20 may be spin-coating method, for example.
- a mask layer 22 is formed on the filling material layer 20 .
- the mask layer 22 is a patterned photoresist layer, for example.
- a method of forming the patterned photoresist layer may include first forming a photoresist material layer, then performing an exposure process, and thereafter performing a developing process, for example.
- the mask used in the exposure process may be a halftone phase shift mask, a binary mask, or an opaque molybdenum silicon on glass mask; and the light source may be deep ultraviolet excimer lasers, such as krypton fluoride laser at 248 nm wavelength or the argon fluoride laser at 193 nm wavelength, or even extreme ultraviolet (EUV) light source, for example.
- the mask layer 22 is in a grid pattern having a plurality of holes 32 arranged in an array, for example.
- the mask layer 22 has a plurality of first grid lines 24 extending in the first direction D 1 parallel to one another and a plurality of second grid lines 26 extending in the second direction D 2 parallel to one another, and the holes 32 defined by the first and second grid lines 24 , 26 expose a portion of the filling material layer 20 . More specifically, a CD C 2 of each of the holes 32 in the first direction D 1 is smaller than a CD C 3 of each of the holes 32 in the second direction D 2 . In addition, from the top view, each one of the trenches 19 is located between two most adjacent first grid lines 24 , for example.
- the CD C 3 of each of the holes 32 in the second direction D 2 is larger than the CD C 1 of each of the trenches 19 in a second direction D 2 .
- each of the trenches 19 is located between and in the midst of two most adjacent first grid lines 24 , for example.
- a pitch P 2 in the first direction D 1 and the pitch P 3 in the second direction D 2 of each of the holes 32 are the same, for example.
- the CD C 2 of each of the holes 32 in the first direction D 1 is about 43 nm
- the CD C 3 of each of the holes 32 in the second direction D 2 is about 64 nm, for example.
- the pitch P 2 in the first direction D 1 and the pitch P 3 in the second direction D 2 of each of the holes 32 are both about 86 nm, for example. However, it is understood that the pitch P 2 in the first direction D 1 and the pitch P 3 in the second direction D 2 of each of the holes 32 may be different, and whether they are the same or different may be decided according to the pattern design.
- a first etching process is performed to the filling material layer 20 and the filling material layer 20 is etched until the hard mask layer 18 is exposed to form a patterned filling material layer 20 a located on the hard mask layer 18 and a remaining filling material layer 20 b remained within the trenches 19 .
- the first etching process may be an anisotropic etching process, such as a dry etching process with etching selectively toward the filling material layer 20 over the hard mask layer 18 .
- the etching stops when reaching the hard mask layer 18 so that the remaining filling material layer 20 b remains in the trenches 19 .
- the mask layer 22 is partly removed in the first etching process, and the remained mask layer 22 a becomes thinner. From the top view in FIG. 1D , it is seen that the remaining filling material layer 20 b and a portion of the hard mask layer 18 are exposed by the holes 34 that are defined by the remained mask layer 22 a and the patterned filling material layer 20 a.
- a second etching process is performed to etch the hard mask layer 18 to form a patterned hard mask layer 18 a , without etching the remaining filling material layer 20 b .
- the second etching process may be an anisotropic etching process, such as a dry etching process with etching selectively toward the hard mask layer 18 over the filling material layer 20 . From the top view of FIG.
- the remaining filling material layer 20 b remains and openings 35 resultant from the removal of a portion of the hard mask layer 18 expose a portion of the stop layer 16 .
- the mask layer 22 a is substantially removed in the second etching process, the underlying patterned filling material layer 20 a is exposed.
- the patterned filling material layer 20 a , the patterned hard mask layer 18 a and the remaining filling material layer 20 b together form a mesh mask layer.
- the holes 35 may have the same size.
- the invention is not limited thereto.
- the stop layer 16 , the removable hard mask layer 14 and the material layer 12 exposed by the holes 35 are etched, so as to form a patterned stop layer 16 a , a patterned removable hard mask layer 14 a and a patterned material layer 12 a , as shown in FIG. 2F .
- This etching process may be an anisotropic etching process, such as a dry etching process.
- the patterned filling material layer 20 a , the patterned hard mask layer 18 a and the remaining filling material layer 20 b are removed and a portion of the exposed patterned stop layer 16 a is also removed.
- the thickness (or height) of the remained patterned stop layer 16 a may be varying.
- the patterned material layer 12 a has a plurality of holes 36 .
- the patterned material layer 12 a includes a grid pattern defined by the holes 36 which are arranged in an array.
- the holes 36 have equal sizes.
- the dimension of the hole 36 in the second direction D 2 can be calculated as (C 3 ⁇ C 1 )/2, while the dimension of the hole 36 in the first direction D 1 is equivalent to C 2 .
- a pitch of the holes 36 is equivalent to the pitch P 2 of the holes 32 in the first direction D 1 .
- the structure of the semiconductor device according to the embodiment of the invention includes the patterned material layer 12 a having a plurality of holes 36 disposed on the substrate 10 .
- FIG. 3 is an enlarged view showing the holes of the patterned material layer of the semiconductor structure according to an embodiment of the invention.
- the subsequently formed holes 36 may be considered as the etching results from the overlay of the holes 32 and the trenches 19 .
- the holes 36 consists of a plurality of pairs of holes 36 corresponding to the locations of the holes 32 , and within the location of one hole 32 , one pair of holes 36 is formed.
- Each hole of the pair of the holes 36 has a side parallel to each other in the first direction D 1 .
- the shapes of the holes 36 are illustrated as semi-ovals for emphasizing such rounding effect, but the shapes of the holes may be substantially square or rectangular.
- FIG. 4 is a schematic top view of the patterned material layer of the semiconductor structure according to another embodiment of the invention.
- the misalignment of the pattern occurs (e.g. shifted in D 2 direction)
- each one of the trenches is arranged between two most adjacent first grid lines but not in the midst of the two most adjacent first grid lines according to another embodiment of the invention, the resultant holes 31 and 33 will have unequal sizes.
- the holes 31 and 33 of the patterned material layer 12 a have different sizes, such as different CDs in the D 2 direction for the holes 31 and 33 but the same CDs in the D 1 direction, as shown in FIG. 4 . In this case, even the misalignment of the mask occurs, the shifting of the pattern is lessened.
- a mask layer having a plurality of holes is overlaid on the underlying hard mask layer having a plurality of trenches to serve as the masks (i.e. double pattern mask layer) for a single etching process.
- the double pattern mask layer with a single etching process, smaller pattern pitch and smaller critical dimension can be formed in comparison with the conventional patterning method, and the resultant patterns are better aligned with less misalignment and better critical dimension uniformity.
- at least the pattern shifting in one direction may be avoided and higher critical dimension uniformity is achieved.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- 1. Field of the Invention
- The invention relates to an integrated circuit and more particularly relates to a patterning method and a semiconductor structure.
- 2. Description of Related Art
- Immersion lithography is a technology where the lithographic exposure is applied to a resist-coated wafer with purified water introduced between the scanner and the wafer. The immersion lithography techniques, such as ArF immersion lithography, presently is confined to the pitch of about 76 nm in one single patterning process. If the device of a smaller pitch is desired, alternative optical tools or supplemental lithographic and etching processes may be required.
- Accordingly, the invention provides a patterning method, adapted for obtaining smaller pattern pitch and critical dimension and for aligning the formed patterns with each other, so as to overcome misalignment and improve critical dimension uniformity.
- The patterning method of the invention includes the following. A substrate comprising a material layer is provided. A hard mask layer is formed over the material layer, wherein the hard mask layer includes a plurality of trenches extending in a first direction. Then, a filling material layer is formed on the hard mask layer, wherein the filling material layer covers the hard mask layer and fills in the trenches. Next, a mask layer is formed on the filling material layer, wherein the mask layer is in a grid pattern includes a plurality of first grid lines extending in the first direction parallel to one another and a plurality of second grid lines extending in a second direction parallel to one another, and each of the trenches is located within a space range between two most adjacent first grid lines. Afterwards, the filling material layer is etched with the mask layer as an etching mask to form a patterned filling material layer and a remaining filling material layer, wherein the remaining filling material layer fills in the trenches. After that, the hard mask layer is etched using the mask layer and the underlying patterned filling material layer as etching masks to form a patterned hard mask layer. Then, the material layer is etched using the patterned hard mask layer, the patterned filling material layer and the remaining filling material layer as etching masks, so that a patterned material layer including a plurality of first holes and a plurality of second holes is formed.
- In an embodiment of the invention, the mask layer has a plurality of third holes defined by the first grid lines and the second grid lines.
- In an embodiment of the invention, the third holes are arranged in an may.
- In an embodiment of the invention, a critical dimension of each of the third holes in the first direction is smaller than a critical dimension of each of the third holes in the second direction.
- In an embodiment of the invention, a dimension of each of the first holes in the first direction is equivalent to a dimension of each of the second holes in the first direction, and is equivalent to the critical dimension of each of the third holes in the first direction.
- In an embodiment of the invention, the first holes and the second holes are arranged in an array to define a grid pattern of the patterned material layer.
- In an embodiment of the invention, when the mask layer is formed and each of the trenches is located between and in the midst of the two most adjacent first grid lines, the plurality of first holes and the plurality of second holes of the patterned material layer have equal sizes.
- In an embodiment of the invention, when the mask layer is formed and each of the trenches is located between but not in midst of the two most adjacent first grid lines, the first holes and the second holes of the patterned material layer have different sizes.
- In an embodiment of the invention, the hard mask layer includes advanced patterning film.
- In an embodiment of the invention, the filling material layer is a silicon-containing hard-mask layer formed by spin-coating method.
- In an embodiment of the invention, the patterning method further includes forming a removable hard mask layer and a stop layer in sequence on the material layer beneath the hard mask layer.
- In an embodiment of the invention, the removable hard mask layer includes advanced patterning film.
- In an embodiment of the invention, a material of the stop layer includes silicon nitride (SiN).
- The invention further provides a semiconductor structure including a patterned material layer disposed on a substrate. The patterned material layer includes a grid pattern defined by a plurality of holes arranged in an array and the holes consists of pairs of holes, wherein a dimension of each of the holes in a first direction is equivalent and each hole of one pair of holes has a side parallel with each other in a first direction.
- In an embodiment of the invention, a dimension of each of the holes in a second direction is equivalent.
- According to the patterning method of the invention, by forming a mask layer having a plurality of holes overlaying on the underlying hard mask layer having a plurality of trenches to serve as the masks (i.e. double pattern mask layer) for a single etching process, smaller pattern pitch and smaller critical dimension can be obtained, and the resultant patterns are better aligned with each other, thereby overcoming misalignment and improving the critical dimension uniformity.
- In the patterned material layer of the semiconductor structure of the invention, the sides of each hole in the first direction and the second direction are aligned respectively. Thus, higher critical dimension uniformity is achieved.
- To make the aforementioned and other features and advantages of the invention more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
-
FIG. 1A toFIG. 1G are schematic top views showing a patterning method according to an embodiment of the invention. -
FIG. 2A toFIG. 2G are schematic cross-sectional views taken along the line A-A′ ofFIG. 1A toFIG. 1G . -
FIG. 3 is an enlarged view showing holes of a semiconductor structure according to an embodiment of the invention. -
FIG. 4 is a schematic top view of the patterned material layer of the semiconductor structure according to another embodiment of the invention. - Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
-
FIG. 1A toFIG. 1G are schematic top views showing a patterning method according to an embodiment of the invention.FIG. 2A toFIG. 2G are schematic cross-sectional views taken along the line A-A′ ofFIG. 1A toFIG. 1G . - With reference to
FIG. 1A andFIG. 2A , asubstrate 10 is provided, and amaterial layer 12 is formed on thesubstrate 10. Thesubstrate 10 is a semiconductor substrate, a III-V semiconductor compound substrate, or a semiconductor over insulator (SOI) substrate, for example. Thematerial layer 12 is a conductor layer, and a material thereof is metal, polysilicon, polycide, or metal silicide, for example, but the invention is not limited thereto. Thesubstrate 10 may further include one or more dielectric layers, one or more semiconductor material layers and/or semiconductor devices disposed between thesubstrate 10 and thematerial 12, but the invention is not limited thereto. Then, a removablehard mask layer 14, astop layer 16, and ahard mask layer 18 are formed in sequence on thematerial layer 12. A material of the removablehard mask layer 14 and a material of thehard mask layer 18 may be the same. The removablehard mask layer 14 and thehard mask layer 18 may be carbon-containing advanced patterning films (APF) formed by chemical vapour deposition (CVD), for example. The material of thestop layer 16 may be SiN, for example. Thehard mask layer 18 has a plurality oftrenches 19 extending in a first direction D1 that expose a portion of thestop layer 16. In an embodiment of the invention, a critical dimension (CD) C1 of each of thetrenches 19 in a second direction D2 is about 21 nm, while a pitch P1 of each of thetrenches 19 in the second direction D2 is about 86 nm, for example. The dimension or pitch described in this embodiment is merely for illustration purposes, but the scope of the present invention is not limited thereto. The second direction D2 is different from the first direction D1. The second direction D2 and the first direction D1 may be perpendicular to each other, for example. The first direction D1 may be an X direction or a Y direction, and the second direction D2 may be the Y direction or the X direction. In the figures of this embodiment, the first direction D1 is the X direction and the second direction D2 is the Y direction, for example. The process of forming thehard mask layer 18 includes, for example, forming a hard mask material layer (not illustrated) and then patterning the hard mask material layer using an anisotropic or dry etching process to form thehard mask layer 18 with a plurality oftrenches 19 therein. - With reference to
FIG. 1A toFIG. 1B andFIG. 2A toFIG. 2B , a fillingmaterial layer 20 is formed over thehard mask layer 18, and the fillingmaterial layer 20 covers thehard mask layer 18 and fills up thetrenches 19. Thetop surface 23 of the fillingmaterial layer 20 is higher than atop surface 17 of thehard mask layer 18. The fillingmaterial layer 20 may be a silicon-containing hard-mask (SHB) layer, which also function as a bottom anti-reflection coating (BARC) layer, for example. The process of forming the fillingmaterial layer 20 may be spin-coating method, for example. - With reference to
FIG. 1B toFIG. 1C andFIG. 2B toFIG. 2C , amask layer 22 is formed on the fillingmaterial layer 20. Themask layer 22 is a patterned photoresist layer, for example. A method of forming the patterned photoresist layer may include first forming a photoresist material layer, then performing an exposure process, and thereafter performing a developing process, for example. The mask used in the exposure process may be a halftone phase shift mask, a binary mask, or an opaque molybdenum silicon on glass mask; and the light source may be deep ultraviolet excimer lasers, such as krypton fluoride laser at 248 nm wavelength or the argon fluoride laser at 193 nm wavelength, or even extreme ultraviolet (EUV) light source, for example. With reference toFIG. 1C , themask layer 22 is in a grid pattern having a plurality ofholes 32 arranged in an array, for example. Themask layer 22 has a plurality offirst grid lines 24 extending in the first direction D1 parallel to one another and a plurality ofsecond grid lines 26 extending in the second direction D2 parallel to one another, and theholes 32 defined by the first andsecond grid lines material layer 20. More specifically, a CD C2 of each of theholes 32 in the first direction D1 is smaller than a CD C3 of each of theholes 32 in the second direction D2. In addition, from the top view, each one of thetrenches 19 is located between two most adjacentfirst grid lines 24, for example. More specifically, the CD C3 of each of theholes 32 in the second direction D2 is larger than the CD C1 of each of thetrenches 19 in a second direction D2. In this embodiment, each of thetrenches 19 is located between and in the midst of two most adjacentfirst grid lines 24, for example. A pitch P2 in the first direction D1 and the pitch P3 in the second direction D2 of each of theholes 32 are the same, for example. For example, the CD C2 of each of theholes 32 in the first direction D1 is about 43 nm, and the CD C3 of each of theholes 32 in the second direction D2 is about 64 nm, for example. The pitch P2 in the first direction D1 and the pitch P3 in the second direction D2 of each of theholes 32 are both about 86 nm, for example. However, it is understood that the pitch P2 in the first direction D1 and the pitch P3 in the second direction D2 of each of theholes 32 may be different, and whether they are the same or different may be decided according to the pattern design. - With reference to
FIG. 1C toFIG. 1D andFIG. 2C toFIG. 2D , using themask layer 22 as an etching mask, a first etching process is performed to the fillingmaterial layer 20 and the fillingmaterial layer 20 is etched until thehard mask layer 18 is exposed to form a patternedfilling material layer 20 a located on thehard mask layer 18 and a remainingfilling material layer 20 b remained within thetrenches 19. The first etching process may be an anisotropic etching process, such as a dry etching process with etching selectively toward the fillingmaterial layer 20 over thehard mask layer 18. Due to the high etching selectivity of the first etching process, the etching stops when reaching thehard mask layer 18 so that the remaining fillingmaterial layer 20 b remains in thetrenches 19. Themask layer 22 is partly removed in the first etching process, and the remainedmask layer 22 a becomes thinner. From the top view inFIG. 1D , it is seen that the remaining fillingmaterial layer 20 b and a portion of thehard mask layer 18 are exposed by theholes 34 that are defined by the remainedmask layer 22 a and the patterned fillingmaterial layer 20 a. - With reference to
FIG. 1D toFIG. 1E andFIG. 2D toFIG. 2E , using the remainedmask layer 22 a and the underlying patterned fillingmaterial layer 20 a as etching masks, a second etching process is performed to etch thehard mask layer 18 to form a patternedhard mask layer 18 a, without etching the remaining fillingmaterial layer 20 b. The second etching process may be an anisotropic etching process, such as a dry etching process with etching selectively toward thehard mask layer 18 over the fillingmaterial layer 20. From the top view ofFIG. 1E , the remaining fillingmaterial layer 20 b remains andopenings 35 resultant from the removal of a portion of thehard mask layer 18 expose a portion of thestop layer 16. As themask layer 22 a is substantially removed in the second etching process, the underlying patterned fillingmaterial layer 20 a is exposed. With reference toFIG. 1E , more specifically, the patterned fillingmaterial layer 20 a, the patternedhard mask layer 18 a and the remaining fillingmaterial layer 20 b together form a mesh mask layer. In this embodiment, theholes 35 may have the same size. However, the invention is not limited thereto. - With reference to
FIG. 1E toFIG. 1F andFIG. 2E toFIG. 2F , using the remaining fillingmaterial layer 20 b together with the patterned fillingmaterial layer 20 a and patternedhard mask layer 18 a as etching masks, thestop layer 16, the removablehard mask layer 14 and thematerial layer 12 exposed by theholes 35 are etched, so as to form apatterned stop layer 16 a, a patterned removablehard mask layer 14 a and apatterned material layer 12 a, as shown inFIG. 2F . This etching process may be an anisotropic etching process, such as a dry etching process. With reference toFIG. 2F , during the aforementioned etching process, the patterned fillingmaterial layer 20 a, the patternedhard mask layer 18 a and the remaining fillingmaterial layer 20 b are removed and a portion of the exposedpatterned stop layer 16 a is also removed. The thickness (or height) of the remainedpatterned stop layer 16 a may be varying. - With reference to
FIG. 1F toFIG. 1G andFIG. 2F toFIG. 2G , the remainedpatterned stop layer 16 a and the patterned removablehard mask layer 14 a are removed to expose the patternedmaterial layer 12 a. The patternedmaterial layer 12 a has a plurality ofholes 36. As shown inFIG. 1G , the patternedmaterial layer 12 a includes a grid pattern defined by theholes 36 which are arranged in an array. In this embodiment, theholes 36 have equal sizes. However, the invention is not limited thereto. The dimension of thehole 36 in the second direction D2 can be calculated as (C3−C1)/2, while the dimension of thehole 36 in the first direction D1 is equivalent to C2. A pitch of theholes 36 is equivalent to the pitch P2 of theholes 32 in the first direction D1. - With reference to
FIG. 1G andFIG. 2G , the structure of the semiconductor device according to the embodiment of the invention includes the patternedmaterial layer 12 a having a plurality ofholes 36 disposed on thesubstrate 10.FIG. 3 is an enlarged view showing the holes of the patterned material layer of the semiconductor structure according to an embodiment of the invention. With reference toFIG. 1C ,FIG. 2C andFIG. 1G , when forming themask layer 22 on the fillingmaterial layer 20, as either of thetrenches 19 is located in the middle of the two most adjacent first grid lines 24 (i.e. in the middle of the holes 32), the subsequently formedholes 36 may be considered as the etching results from the overlay of theholes 32 and thetrenches 19. Accordingly, theholes 36 consists of a plurality of pairs ofholes 36 corresponding to the locations of theholes 32, and within the location of onehole 32, one pair ofholes 36 is formed. Each hole of the pair of theholes 36 has a side parallel to each other in the first direction D1. InFIG. 3 , due to the corner rounding effect, the shapes of theholes 36 are illustrated as semi-ovals for emphasizing such rounding effect, but the shapes of the holes may be substantially square or rectangular. -
FIG. 4 is a schematic top view of the patterned material layer of the semiconductor structure according to another embodiment of the invention. As described above, when forming themask layer 22 on the fillingmaterial layer 20, if the misalignment of the pattern occurs (e.g. shifted in D2 direction), from the top view ofFIG. 4 , each one of the trenches is arranged between two most adjacent first grid lines but not in the midst of the two most adjacent first grid lines according to another embodiment of the invention, theresultant holes holes material layer 12 a have different sizes, such as different CDs in the D2 direction for theholes FIG. 4 . In this case, even the misalignment of the mask occurs, the shifting of the pattern is lessened. - To sum up, according to the patterning method of the invention, a mask layer having a plurality of holes is overlaid on the underlying hard mask layer having a plurality of trenches to serve as the masks (i.e. double pattern mask layer) for a single etching process. It is understood that different conditions of lithography and different etchants or etching conditions may be applied for etching different material layer. By using the double pattern mask layer with a single etching process, smaller pattern pitch and smaller critical dimension can be formed in comparison with the conventional patterning method, and the resultant patterns are better aligned with less misalignment and better critical dimension uniformity. In addition, for the pattern of the patterned material layer of the semiconductor structure of the invention, at least the pattern shifting in one direction may be avoided and higher critical dimension uniformity is achieved.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (15)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/582,924 US9396966B1 (en) | 2014-12-24 | 2014-12-24 | Patterning method and semiconductor structure |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/582,924 US9396966B1 (en) | 2014-12-24 | 2014-12-24 | Patterning method and semiconductor structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160189977A1 true US20160189977A1 (en) | 2016-06-30 |
US9396966B1 US9396966B1 (en) | 2016-07-19 |
Family
ID=56165054
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/582,924 Active US9396966B1 (en) | 2014-12-24 | 2014-12-24 | Patterning method and semiconductor structure |
Country Status (1)
Country | Link |
---|---|
US (1) | US9396966B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US12113013B2 (en) | 2021-09-24 | 2024-10-08 | International Business Machines Corporation | Dual color via patterning |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8343713B2 (en) * | 2008-08-08 | 2013-01-01 | Macronix International Co., Ltd. | Method for patterning material layer |
US8383512B2 (en) * | 2011-01-19 | 2013-02-26 | Macronix International Co., Ltd. | Method for making multilayer connection structure |
US8835990B2 (en) * | 2011-08-12 | 2014-09-16 | Winbond Electronics Corp. | 3D memory array |
US8782571B2 (en) * | 2012-03-08 | 2014-07-15 | Globalfoundries Inc. | Multiple patterning process for forming trenches or holes using stitched assist features |
US8889562B2 (en) * | 2012-07-23 | 2014-11-18 | International Business Machines Corporation | Double patterning method |
US8969945B2 (en) * | 2012-09-05 | 2015-03-03 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
US9287167B2 (en) * | 2012-10-05 | 2016-03-15 | Samsung Electronics Co., Ltd. | Vertical type memory device |
US20150001735A1 (en) * | 2013-06-28 | 2015-01-01 | Stmicroelectronics, Inc. | Multipatterning via shrink method using ald spacer |
US9229326B2 (en) * | 2014-03-14 | 2016-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for integrated circuit patterning |
-
2014
- 2014-12-24 US US14/582,924 patent/US9396966B1/en active Active
Also Published As
Publication number | Publication date |
---|---|
US9396966B1 (en) | 2016-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10049919B2 (en) | Semiconductor device including a target integrated circuit pattern | |
US10768526B2 (en) | Method of forming patterns | |
US10020196B2 (en) | Methods of forming etch masks for sub-resolution substrate patterning | |
US9466486B2 (en) | Method for integrated circuit patterning | |
KR101091298B1 (en) | Methods to reduce the critical dimension of semiconductor devices and partially fabricated semiconductor devices having reduced critical dimensions | |
US10366890B2 (en) | Method for patterning a substrate using a layer with multiple materials | |
US8802510B2 (en) | Methods for controlling line dimensions in spacer alignment double patterning semiconductor processing | |
US20150093902A1 (en) | Self-Aligned Patterning Process | |
KR100912990B1 (en) | Method of forming fine pattern of semiconductor device | |
US8951918B2 (en) | Method for fabricating patterned structure of semiconductor device | |
US10153166B2 (en) | Mechanisms for forming patterns using lithography processes | |
US10141183B2 (en) | Methods of spin-on deposition of metal oxides | |
US9362119B2 (en) | Methods for integrated circuit design and fabrication | |
CN101345190B (en) | pattern forming method | |
US9412615B2 (en) | Patterning method and semiconductor structure including forming a plurality of holes using line pattern masks | |
US9396966B1 (en) | Patterning method and semiconductor structure | |
US8524608B1 (en) | Method for fabricating a patterned structure of a semiconductor device | |
KR20070113604A (en) | Method of forming fine pattern of semiconductor device | |
US6686129B2 (en) | Partial photoresist etching | |
KR20090044834A (en) | Pattern formation method of semiconductor device | |
KR100912958B1 (en) | Manufacturing method of fine pattern of semiconductor device | |
CN105489476B (en) | Patterning method and semiconductor structure | |
TWI602218B (en) | Patterning method | |
KR20100003062A (en) | Method for forming pattern | |
KR20080002493A (en) | Method of forming fine pattern of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, CHIN-CHENG;REEL/FRAME:034585/0227 Effective date: 20141218 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |