US20160133716A1 - Alternative gate dielectric films for silicon germanium and germanium channel materials - Google Patents
Alternative gate dielectric films for silicon germanium and germanium channel materials Download PDFInfo
- Publication number
- US20160133716A1 US20160133716A1 US14/995,956 US201614995956A US2016133716A1 US 20160133716 A1 US20160133716 A1 US 20160133716A1 US 201614995956 A US201614995956 A US 201614995956A US 2016133716 A1 US2016133716 A1 US 2016133716A1
- Authority
- US
- United States
- Prior art keywords
- dielectric layer
- oxide
- semiconductor structure
- dielectric
- germanium
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 229910000577 Silicon-germanium Inorganic materials 0.000 title claims abstract description 18
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 title claims abstract description 14
- 229910052732 germanium Inorganic materials 0.000 title abstract description 8
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 title abstract description 8
- 239000000463 material Substances 0.000 title abstract description 8
- 239000004065 semiconductor Substances 0.000 claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 31
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 claims abstract description 18
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims abstract description 14
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 claims abstract description 6
- 229910001928 zirconium oxide Inorganic materials 0.000 claims abstract description 6
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 claims description 9
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 claims description 8
- 238000000034 method Methods 0.000 abstract description 33
- 230000008569 process Effects 0.000 abstract description 12
- 238000009792 diffusion process Methods 0.000 abstract description 7
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 abstract description 4
- 230000004888 barrier function Effects 0.000 abstract description 4
- 238000004519 manufacturing process Methods 0.000 abstract description 4
- 229910052760 oxygen Inorganic materials 0.000 abstract description 4
- 239000001301 oxygen Substances 0.000 abstract description 4
- 230000005527 interface trap Effects 0.000 abstract description 3
- 238000003949 trap density measurement Methods 0.000 abstract description 3
- 238000000151 deposition Methods 0.000 description 8
- 238000000231 atomic layer deposition Methods 0.000 description 6
- 238000010301 surface-oxidation reaction Methods 0.000 description 6
- 230000003647 oxidation Effects 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 5
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 229910000449 hafnium oxide Inorganic materials 0.000 description 4
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 208000032750 Device leakage Diseases 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- YBMRDBCBODYGJE-UHFFFAOYSA-N germanium oxide Inorganic materials O=[Ge]=O YBMRDBCBODYGJE-UHFFFAOYSA-N 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 208000001491 myopia Diseases 0.000 description 1
- PVADDRMAFCOOPC-UHFFFAOYSA-N oxogermanium Chemical compound [Ge]=O PVADDRMAFCOOPC-UHFFFAOYSA-N 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H01L29/513—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28255—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor belonging to Group IV and not being elemental silicon, e.g. Ge, SiGe, SiGeC
-
- H01L29/517—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
Definitions
- the present invention relates generally to semiconductor fabrication, and more particularly, to gate dielectric films for silicon germanium and germanium channel materials.
- MOSFETs metal-oxide semiconductor field-effect transistors
- Silicon germanium and germanium channel materials are being introduced due to higher mobility (electrons and holes) when compared to conventional Si devices.
- EOT equivalent oxide thickness
- gate leakage are needed to meet stringent requirements.
- scaling further requires gate dielectric materials with higher k values. It is therefore desirable to have improvements in dielectric films and methods of fabrication.
- Embodiments of the present invention provide a high-K dielectric film for use with silicon germanium (SiGe) or germanium channel materials and methods of fabrication.
- an interfacial layer IL
- an ultra-thin layer is used as a barrier film to avoid germanium diffusion in high-k film and oxygen diffusion from the high-k film to the interfacial layer (IL). Therefore, dielectric films such as aluminum oxide (Al 2 O 3 ), zirconium oxide, or lanthanum oxide (La 2 O 3 ) may be used. In addition, these films can provide high thermal budget.
- a second dielectric layer is then deposited on the first dielectric layer. The second dielectric layer is a high-k dielectric layer providing a reduced effective oxide thickness (EOT), resulting in improved device performance.
- EOT effective oxide thickness
- embodiments of the present invention provide a method of forming a semiconductor structure, comprising: performing a surface oxidation of a semiconductor substrate to form an interfacial oxide layer; depositing a first dielectric layer on the interfacial oxide layer; and depositing a second dielectric layer on the first dielectric layer.
- embodiments of the present invention provide a semiconductor structure comprising: a silicon germanium substrate comprising an oxidized top surface; a first dielectric layer disposed on the oxidized top surface of the silicon germanium substrate; and a second dielectric layer disposed on the first dielectric layer.
- embodiments of the present invention provide a semiconductor structure comprising: a semiconductor substrate; a transistor gate disposed on the semiconductor substrate; a gate dielectric disposed between the semiconductor substrate and the transistor gate, wherein the gate dielectric comprises an oxidized surface region of the semiconductor substrate, an aluminum oxide layer disposed on the oxidized surface region, and a high-K dielectric layer disposed on the aluminum oxide layer.
- cross-sectional views may be in the form of “slices”, or “near-sighted” cross-sectional views, omitting certain background lines which would otherwise be visible in a “true” cross-sectional view, for illustrative clarity.
- FIG. 1A shows a semiconductor structure at a starting point for embodiments of the present invention.
- FIG. 1B shows a semiconductor structure after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments.
- FIG. 1C shows a semiconductor structure after a subsequent process step of depositing a first dielectric layer in accordance with illustrative embodiments.
- FIG. 1D shows a semiconductor structure after a subsequent process step of depositing a second dielectric layer in accordance with illustrative embodiments.
- FIG. 2 shows a transistor gate structure in accordance with illustrative embodiments.
- FIG. 3 is a flowchart indicating process steps for illustrative embodiments.
- first element such as a first structure (e.g., a first layer)
- second element such as a second structure (e.g., a second layer)
- intervening elements such as an interface structure (e.g., interface layer)
- FIG. 1A shows a semiconductor structure 100 at a starting point for embodiments of the present invention.
- Semiconductor structure 100 comprises semiconductor substrate 102 .
- semiconductor substrate 102 is a silicon germanium or germanium substrate.
- the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0.
- Substrate 102 may be used to form fins and/or source/drain regions of a transistor in subsequent processing.
- FIG. 1B shows semiconductor structure 100 after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments.
- an oxidized top surface region 104 is formed on the top surface of semiconductor substrate 102 .
- the oxidized surface region 104 serves as an interfacial oxide layer and has a thickness D 1 .
- thickness D 1 ranges from about 2 angstroms to about 5 angstroms.
- the oxidized surface region 104 is formed by a remote plasma oxidation process.
- a plasma is formed in a remote plasma region of a processing tool, and then the plasma is flowed to a processing region of a process chamber of a tool where the semiconductor substrate 102 is disposed, creating a very thin oxidized surface region 104 .
- This method provides a precise control over an interfacial layer (IL) and control over Ge oxide species.
- IL interfacial layer
- FIG. 1C shows semiconductor structure 100 after a subsequent process step of depositing a first dielectric layer 106 in accordance with illustrative embodiments.
- the first dielectric layer comprises aluminum oxide (Al 2 O 3 ).
- the first dielectric layer comprises silicon nitride (Si 3 N 4 ) or lanthanum oxide (La 2 O 3 ).
- the first dielectric layer 106 serves as a diffusion barrier for oxygen, which serves to preserve the oxidized surface region 104 .
- first dielectric layer 106 serves to provide higher thermal stability for a strained SiGe channel.
- the first dielectric layer 106 is deposited via an atomic layer deposition (ALD) process.
- the first dielectric layer 106 has a thickness D 2 .
- thickness D 2 ranges from about 5 angstroms to about 10 angstroms.
- FIG. 1D shows semiconductor structure 100 after a subsequent process step of depositing a second dielectric layer 108 in accordance with illustrative embodiments.
- the second dielectric layer comprises titanium oxide (TiO 2 ).
- the second dielectric layer comprises hafnium oxide (HfO 2 ).
- the second dielectric layer comprises lanthanum oxide (La 2 O 3 ).
- the second dielectric layer 108 is deposited via an atomic layer deposition (ALD) process.
- the second dielectric layer 108 has a thickness D 3 . In some embodiments, thickness D 3 ranges from about 13 angstroms to about 17 angstroms.
- thickness D 3 ranges from about 25 angstroms to about 35 angstroms.
- the thickness D 3 may range from about 8 angstroms to about 17 angstroms.
- the thickness D 3 may range from about 25 angstroms to about 35 angstroms. This is because the dielectric constant of titanium (40 to 85) is higher than that of hafnium oxide ( ⁇ 19-21). This is advantageous in a variety of aspects.
- the use of titanium oxide allows a thicker physical film to be formed while preserving a reduced EOT.
- the increased physical thickness serves to reduce undesirable device leakage when the film is used as a gate dielectric.
- the first dielectric layer 106 acts as a barrier between the interfacial layer (IL) or oxidized surface region 104 and the second dielectric layer 108 , and serves to prevent Ge diffusion into high-k and oxygen diffusion from high-k to SiGe substrate, which would adversely affect device performance.
- Embodiments of the present invention also utilize titanium oxide as the second dielectric layer due to higher dielectric constant. In addition, due to higher dielectric constant, a thicker film can be used without increasing EOT, while improving device leakage characteristics.
- FIG. 2 shows a transistor gate structure 200 in accordance with illustrative embodiments.
- Gate structure 200 comprises semiconductor substrate 202 .
- semiconductor substrate 202 is a silicon germanium substrate.
- the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0.
- Gate structure 200 comprises gate electrode 210 , which is disposed on gate dielectric 203 , which is in turn disposed on semiconductor substrate 202 .
- the gate dielectric 203 is comprised of an oxidized surface region 204 , a first dielectric layer 206 disposed on the oxidized surface region 204 , and a second dielectric layer 208 disposed on the first dielectric layer 206 .
- gate dielectric 203 is fabricated as described and shown in FIGS. 1A-1D .
- the gate electrode 210 may be comprised of tungsten. Additional metal layers, such as work function layers (not shown), may also be present within the gate electrode 210 .
- Second dielectric layer 208 is a high-K dielectric layer (k>5) and may be comprised of hafnium oxide, titanium oxide, zirconium oxide, or lanthanum oxide. Other high-K materials may also be possible, and embodiments of the present invention are not limited to these materials.
- the first dielectric layer 206 may be comprised of aluminum oxide or silicon nitride.
- the oxidized surface region 204 may be formed using a remote plasma oxidation process.
- a recess process may be performed to remove the portion of the oxidized surface region that is not directly underneath the gate electrode 210 . From this point forward, industry-standard process steps such as spacer formation, source/drain formation, implantation, back end of line (BEOL) wiring, and packaging, may be performed to complete a functional integrated circuit.
- industry-standard process steps such as spacer formation, source/drain formation, implantation, back end of line (BEOL) wiring, and packaging, may be performed to complete a functional integrated circuit.
- FIG. 3 is a flowchart 300 indicating process steps for illustrative embodiments.
- a surface oxidation is performed. This may include a remote plasma oxidation process. When performed on a silicon germanium substrate, the resulting surface oxide is a combination of silicon oxide and germanium oxide.
- a first dielectric layer is deposited. This may be performed using atomic layer deposition (ALD). In embodiments, the first dielectric layer may include aluminum oxide, silicon nitride or lanthanum oxide.
- ALD atomic layer deposition
- the first dielectric layer may include aluminum oxide, silicon nitride or lanthanum oxide.
- a plasma ozone oxidation process is performed. This serves to further densify the surface oxidation layer.
- a second dielectric is deposited.
- the second dielectric may include, but is not limited to, titanium oxide, hafnium oxide, and lanthanum oxide.
- the second dielectric preferably has a very high dielectric constant value (e.g., k>20) such that it enables the deposition of a thicker film (e.g. 25 to 35 angstroms) while still maintaining an acceptable EOT.
- k>20 very high dielectric constant value
- embodiments of the present invention enable a dielectric film with improved manufacturability, reduced EOT and Dit, and improved device leakage characteristics.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- The present invention relates generally to semiconductor fabrication, and more particularly, to gate dielectric films for silicon germanium and germanium channel materials.
- As technology dimensions scale for semiconductor integrated circuits (ICs), new challenges are being created with regards to metal-oxide semiconductor field-effect transistors (MOSFETs). Silicon germanium and germanium channel materials are being introduced due to higher mobility (electrons and holes) when compared to conventional Si devices. In order to continuously scale devices, maintaining equivalent oxide thickness (EOT) and gate leakage are needed to meet stringent requirements. In addition to channel materials, scaling further requires gate dielectric materials with higher k values. It is therefore desirable to have improvements in dielectric films and methods of fabrication.
- Embodiments of the present invention provide a high-K dielectric film for use with silicon germanium (SiGe) or germanium channel materials and methods of fabrication. As a first step of this process, an interfacial layer (IL) is formed on the semiconductor substrate providing reduced interface trap density. However, an ultra-thin layer is used as a barrier film to avoid germanium diffusion in high-k film and oxygen diffusion from the high-k film to the interfacial layer (IL). Therefore, dielectric films such as aluminum oxide (Al2O3), zirconium oxide, or lanthanum oxide (La2O3) may be used. In addition, these films can provide high thermal budget. A second dielectric layer is then deposited on the first dielectric layer. The second dielectric layer is a high-k dielectric layer providing a reduced effective oxide thickness (EOT), resulting in improved device performance.
- In a first aspect, embodiments of the present invention provide a method of forming a semiconductor structure, comprising: performing a surface oxidation of a semiconductor substrate to form an interfacial oxide layer; depositing a first dielectric layer on the interfacial oxide layer; and depositing a second dielectric layer on the first dielectric layer.
- In a second aspect, embodiments of the present invention provide a semiconductor structure comprising: a silicon germanium substrate comprising an oxidized top surface; a first dielectric layer disposed on the oxidized top surface of the silicon germanium substrate; and a second dielectric layer disposed on the first dielectric layer.
- In a third aspect, embodiments of the present invention provide a semiconductor structure comprising: a semiconductor substrate; a transistor gate disposed on the semiconductor substrate; a gate dielectric disposed between the semiconductor substrate and the transistor gate, wherein the gate dielectric comprises an oxidized surface region of the semiconductor substrate, an aluminum oxide layer disposed on the oxidized surface region, and a high-K dielectric layer disposed on the aluminum oxide layer.
- The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the present teachings and, together with the description, serve to explain the principles of the present teachings.
- Certain elements in some of the figures may be omitted, or illustrated not-to-scale, for illustrative clarity. The cross-sectional views may be in the form of “slices”, or “near-sighted” cross-sectional views, omitting certain background lines which would otherwise be visible in a “true” cross-sectional view, for illustrative clarity.
- Often, similar elements may be referred to by similar numbers in various figures (FIGs) of the drawing, in which case typically the last two significant digits may be the same, the most significant digit being the number of the drawing figure (FIG). Furthermore, for clarity, some reference numbers may be omitted in certain drawings.
-
FIG. 1A shows a semiconductor structure at a starting point for embodiments of the present invention. -
FIG. 1B shows a semiconductor structure after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments. -
FIG. 1C shows a semiconductor structure after a subsequent process step of depositing a first dielectric layer in accordance with illustrative embodiments. -
FIG. 1D shows a semiconductor structure after a subsequent process step of depositing a second dielectric layer in accordance with illustrative embodiments. -
FIG. 2 shows a transistor gate structure in accordance with illustrative embodiments. -
FIG. 3 is a flowchart indicating process steps for illustrative embodiments. - It will be appreciated that this disclosure may be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will fully convey the scope of this disclosure to those skilled in the art. The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of this disclosure. For example, as used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms “a”, “an”, etc., do not denote a limitation of quantity, but rather denote the presence of at least one of the referenced items. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including”, when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
- Reference throughout this specification to one “embodiment,” “an embodiment,” “embodiments,” “exemplary embodiments,” or similar language means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment,” “in an embodiment,” “in embodiments” and similar language throughout this specification may, but do not necessarily, all refer to the same embodiment.
- The terms “overlying” or “atop”, “positioned on” or “positioned atop”, “underlying”, “beneath” or “below” mean that a first element, such as a first structure (e.g., a first layer), is present on a second element, such as a second structure (e.g., a second layer), wherein intervening elements, such as an interface structure (e.g., interface layer), may be present between the first element and the second element.
-
FIG. 1A shows asemiconductor structure 100 at a starting point for embodiments of the present invention.Semiconductor structure 100 comprisessemiconductor substrate 102. In embodiments,semiconductor substrate 102 is a silicon germanium or germanium substrate. In embodiments, the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0.Substrate 102 may be used to form fins and/or source/drain regions of a transistor in subsequent processing. -
FIG. 1B showssemiconductor structure 100 after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments. As a result of the surface oxidation, an oxidizedtop surface region 104 is formed on the top surface ofsemiconductor substrate 102. The oxidizedsurface region 104 serves as an interfacial oxide layer and has a thickness D1. In embodiments, thickness D1 ranges from about 2 angstroms to about 5 angstroms. In embodiments, the oxidizedsurface region 104 is formed by a remote plasma oxidation process. In such a process, a plasma is formed in a remote plasma region of a processing tool, and then the plasma is flowed to a processing region of a process chamber of a tool where thesemiconductor substrate 102 is disposed, creating a very thin oxidizedsurface region 104. This method provides a precise control over an interfacial layer (IL) and control over Ge oxide species. -
FIG. 1C showssemiconductor structure 100 after a subsequent process step of depositing a firstdielectric layer 106 in accordance with illustrative embodiments. In embodiments, the first dielectric layer comprises aluminum oxide (Al2O3). In other embodiments, the first dielectric layer comprises silicon nitride (Si3N4) or lanthanum oxide (La2O3). The firstdielectric layer 106 serves as a diffusion barrier for oxygen, which serves to preserve the oxidizedsurface region 104. Additionally, firstdielectric layer 106 serves to provide higher thermal stability for a strained SiGe channel. In embodiments, thefirst dielectric layer 106 is deposited via an atomic layer deposition (ALD) process. Thefirst dielectric layer 106 has a thickness D2. In embodiments, thickness D2 ranges from about 5 angstroms to about 10 angstroms. Following the deposition of thefirst dielectric layer 106, an additional process step of a densifying plasma ozone oxidation process may be performed. This serves to further densify the oxidized surface region and to further reduce theinterface trap density 104. -
FIG. 1D showssemiconductor structure 100 after a subsequent process step of depositing asecond dielectric layer 108 in accordance with illustrative embodiments. In embodiments, the second dielectric layer comprises titanium oxide (TiO2). In other embodiments, the second dielectric layer comprises hafnium oxide (HfO2). In other embodiments, the second dielectric layer comprises lanthanum oxide (La2O3). In embodiments, thesecond dielectric layer 108 is deposited via an atomic layer deposition (ALD) process. Thesecond dielectric layer 108 has a thickness D3. In some embodiments, thickness D3 ranges from about 13 angstroms to about 17 angstroms. In some embodiments, thickness D3 ranges from about 25 angstroms to about 35 angstroms. In particular, when thesecond dielectric layer 108 is comprised of hafnium oxide, the thickness D3 may range from about 8 angstroms to about 17 angstroms. However, when thesecond dielectric layer 108 is comprised of titanium oxide, the thickness D3 may range from about 25 angstroms to about 35 angstroms. This is because the dielectric constant of titanium (40 to 85) is higher than that of hafnium oxide (˜19-21). This is advantageous in a variety of aspects. The use of titanium oxide allows a thicker physical film to be formed while preserving a reduced EOT. Furthermore, the increased physical thickness serves to reduce undesirable device leakage when the film is used as a gate dielectric. Thefirst dielectric layer 106 acts as a barrier between the interfacial layer (IL) or oxidizedsurface region 104 and thesecond dielectric layer 108, and serves to prevent Ge diffusion into high-k and oxygen diffusion from high-k to SiGe substrate, which would adversely affect device performance. Embodiments of the present invention also utilize titanium oxide as the second dielectric layer due to higher dielectric constant. In addition, due to higher dielectric constant, a thicker film can be used without increasing EOT, while improving device leakage characteristics. -
FIG. 2 shows atransistor gate structure 200 in accordance with illustrative embodiments.Gate structure 200 comprisessemiconductor substrate 202. In embodiments,semiconductor substrate 202 is a silicon germanium substrate. In embodiments, the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0.Gate structure 200 comprisesgate electrode 210, which is disposed ongate dielectric 203, which is in turn disposed onsemiconductor substrate 202. Thegate dielectric 203 is comprised of an oxidizedsurface region 204, a firstdielectric layer 206 disposed on the oxidizedsurface region 204, and asecond dielectric layer 208 disposed on thefirst dielectric layer 206. In embodiments,gate dielectric 203 is fabricated as described and shown inFIGS. 1A-1D . In embodiments, thegate electrode 210 may be comprised of tungsten. Additional metal layers, such as work function layers (not shown), may also be present within thegate electrode 210.Second dielectric layer 208 is a high-K dielectric layer (k>5) and may be comprised of hafnium oxide, titanium oxide, zirconium oxide, or lanthanum oxide. Other high-K materials may also be possible, and embodiments of the present invention are not limited to these materials. In embodiments, thefirst dielectric layer 206 may be comprised of aluminum oxide or silicon nitride. The oxidizedsurface region 204 may be formed using a remote plasma oxidation process. A recess process may be performed to remove the portion of the oxidized surface region that is not directly underneath thegate electrode 210. From this point forward, industry-standard process steps such as spacer formation, source/drain formation, implantation, back end of line (BEOL) wiring, and packaging, may be performed to complete a functional integrated circuit. -
FIG. 3 is aflowchart 300 indicating process steps for illustrative embodiments. Inprocess step 350, a surface oxidation is performed. This may include a remote plasma oxidation process. When performed on a silicon germanium substrate, the resulting surface oxide is a combination of silicon oxide and germanium oxide. Inprocess step 352, a first dielectric layer is deposited. This may be performed using atomic layer deposition (ALD). In embodiments, the first dielectric layer may include aluminum oxide, silicon nitride or lanthanum oxide. Inprocess step 354, a plasma ozone oxidation process is performed. This serves to further densify the surface oxidation layer. Inprocess step 356, a second dielectric is deposited. In embodiments, the second dielectric may include, but is not limited to, titanium oxide, hafnium oxide, and lanthanum oxide. The second dielectric preferably has a very high dielectric constant value (e.g., k>20) such that it enables the deposition of a thicker film (e.g. 25 to 35 angstroms) while still maintaining an acceptable EOT. Thus, embodiments of the present invention enable a dielectric film with improved manufacturability, reduced EOT and Dit, and improved device leakage characteristics. - While the invention has been particularly shown and described in conjunction with exemplary embodiments, it will be appreciated that variations and modifications will occur to those skilled in the art. For example, although the illustrative embodiments are described herein as a series of acts or events, it will be appreciated that the present invention is not limited by the illustrated ordering of such acts or events unless specifically stated. Some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein, in accordance with the invention. In addition, not all illustrated steps may be required to implement a methodology in accordance with the present invention. Furthermore, the methods according to the present invention may be implemented in association with the formation and/or processing of structures illustrated and described herein as well as in association with other structures not illustrated. Therefore, it is to be understood that the appended claims are intended to cover all such modifications and changes that fall within the true spirit of the invention.
Claims (17)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/995,956 US20160133716A1 (en) | 2014-04-25 | 2016-01-14 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/261,559 US9263541B2 (en) | 2014-04-25 | 2014-04-25 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
US14/995,956 US20160133716A1 (en) | 2014-04-25 | 2016-01-14 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/261,559 Division US9263541B2 (en) | 2014-04-25 | 2014-04-25 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160133716A1 true US20160133716A1 (en) | 2016-05-12 |
Family
ID=54335537
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/261,559 Expired - Fee Related US9263541B2 (en) | 2014-04-25 | 2014-04-25 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
US14/995,956 Abandoned US20160133716A1 (en) | 2014-04-25 | 2016-01-14 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/261,559 Expired - Fee Related US9263541B2 (en) | 2014-04-25 | 2014-04-25 | Alternative gate dielectric films for silicon germanium and germanium channel materials |
Country Status (1)
Country | Link |
---|---|
US (2) | US9263541B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170309487A1 (en) * | 2016-04-20 | 2017-10-26 | International Business Machines Corporation | Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or iii-v channel of semiconductor device |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN115602720A (en) * | 2017-11-07 | 2023-01-13 | 联华电子股份有限公司(Tw) | Semiconductor device and method for manufacturing the same |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6251720B1 (en) * | 1996-09-27 | 2001-06-26 | Randhir P. S. Thakur | High pressure reoxidation/anneal of high dielectric constant materials |
US6627503B2 (en) * | 2000-02-11 | 2003-09-30 | Sharp Laboratories Of America, Inc. | Method of forming a multilayer dielectric stack |
US20050127417A1 (en) * | 2003-12-10 | 2005-06-16 | Saenger Katherine L. | Field effect transistor with etched-back gate dielectric |
US20050191812A1 (en) * | 2004-03-01 | 2005-09-01 | Lsi Logic Corporation | Spacer-less transistor integration scheme for high-k gate dielectrics and small gate-to-gate spaces applicable to Si, SiGe strained silicon schemes |
US20050224897A1 (en) * | 2004-03-26 | 2005-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | High-K gate dielectric stack with buffer layer to improve threshold voltage characteristics |
US20120241739A1 (en) * | 2011-03-25 | 2012-09-27 | Semiconductor Energy Laboratory Co., Ltd. | Field-effect transistor, and memory and semiconductor circuit including the same |
US8659069B2 (en) * | 2011-01-24 | 2014-02-25 | Samsung Electronics Co., Ltd. | Gate structures |
US8674429B2 (en) * | 2012-04-17 | 2014-03-18 | Samsung Electronics Co., Ltd. | Gate structure in non-volatile memory device |
US20150006952A1 (en) * | 2013-07-01 | 2015-01-01 | Cleversafe, Inc. | Rebuilding data while reading data in a dispersed storage network |
US20150069524A1 (en) * | 2013-09-09 | 2015-03-12 | Freescale Semiconductor, Inc | Method of Forming Different Voltage Devices with High-K Metal Gate |
US9054054B2 (en) * | 2010-06-21 | 2015-06-09 | Samsung Electronics Co., Ltd. | Methods of forming patterns and methods of manufacturing semiconductor devices using the same |
US9111871B2 (en) * | 2013-11-27 | 2015-08-18 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure and method for forming the same |
US20150249009A1 (en) * | 2014-03-02 | 2015-09-03 | Tokyo Electron Limited | METHOD OF ENHANCING HIGH-k FILM NUCLEATION RATE AND ELECTRICAL MOBILITY IN A SEMICONDUCTOR DEVICE BY MICROWAVE PLASMA TREATMENT |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4837176A (en) * | 1987-01-30 | 1989-06-06 | Motorola Inc. | Integrated circuit structures having polycrystalline electrode contacts and process |
KR100400246B1 (en) * | 2000-12-29 | 2003-10-01 | 주식회사 하이닉스반도체 | Method for forming of capacitor the cell used high-integrated DRAM |
KR100717768B1 (en) * | 2005-08-30 | 2007-05-11 | 주식회사 하이닉스반도체 | Capacitors for semiconductor devices and forming methods thereof, Non-volatile memory devices and manufacturing methods thereof |
US8420208B2 (en) | 2010-08-11 | 2013-04-16 | Micron Technology, Inc. | High-k dielectric material and methods of forming the high-k dielectric material |
-
2014
- 2014-04-25 US US14/261,559 patent/US9263541B2/en not_active Expired - Fee Related
-
2016
- 2016-01-14 US US14/995,956 patent/US20160133716A1/en not_active Abandoned
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6251720B1 (en) * | 1996-09-27 | 2001-06-26 | Randhir P. S. Thakur | High pressure reoxidation/anneal of high dielectric constant materials |
US6627503B2 (en) * | 2000-02-11 | 2003-09-30 | Sharp Laboratories Of America, Inc. | Method of forming a multilayer dielectric stack |
US20050127417A1 (en) * | 2003-12-10 | 2005-06-16 | Saenger Katherine L. | Field effect transistor with etched-back gate dielectric |
US20050191812A1 (en) * | 2004-03-01 | 2005-09-01 | Lsi Logic Corporation | Spacer-less transistor integration scheme for high-k gate dielectrics and small gate-to-gate spaces applicable to Si, SiGe strained silicon schemes |
US20050224897A1 (en) * | 2004-03-26 | 2005-10-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | High-K gate dielectric stack with buffer layer to improve threshold voltage characteristics |
US9054054B2 (en) * | 2010-06-21 | 2015-06-09 | Samsung Electronics Co., Ltd. | Methods of forming patterns and methods of manufacturing semiconductor devices using the same |
US8659069B2 (en) * | 2011-01-24 | 2014-02-25 | Samsung Electronics Co., Ltd. | Gate structures |
US20120241739A1 (en) * | 2011-03-25 | 2012-09-27 | Semiconductor Energy Laboratory Co., Ltd. | Field-effect transistor, and memory and semiconductor circuit including the same |
US8674429B2 (en) * | 2012-04-17 | 2014-03-18 | Samsung Electronics Co., Ltd. | Gate structure in non-volatile memory device |
US8907398B2 (en) * | 2012-04-17 | 2014-12-09 | Samsung Electronics Co., Ltd. | Gate structure in non-volatile memory device |
US20150006952A1 (en) * | 2013-07-01 | 2015-01-01 | Cleversafe, Inc. | Rebuilding data while reading data in a dispersed storage network |
US20150069524A1 (en) * | 2013-09-09 | 2015-03-12 | Freescale Semiconductor, Inc | Method of Forming Different Voltage Devices with High-K Metal Gate |
US9111871B2 (en) * | 2013-11-27 | 2015-08-18 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure and method for forming the same |
US20150249009A1 (en) * | 2014-03-02 | 2015-09-03 | Tokyo Electron Limited | METHOD OF ENHANCING HIGH-k FILM NUCLEATION RATE AND ELECTRICAL MOBILITY IN A SEMICONDUCTOR DEVICE BY MICROWAVE PLASMA TREATMENT |
Non-Patent Citations (2)
Title |
---|
U.S. Provisional Application Serial No. 61/946,829, Tapily et al., filed on March 2, 2014 * |
U.S. Provisional Application Serial No. 61/986,995, Tapily et al., filed on May 1, 2014 * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170309487A1 (en) * | 2016-04-20 | 2017-10-26 | International Business Machines Corporation | Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or iii-v channel of semiconductor device |
US11152214B2 (en) * | 2016-04-20 | 2021-10-19 | International Business Machines Corporation | Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or III-V channel of semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US9263541B2 (en) | 2016-02-16 |
US20150311308A1 (en) | 2015-10-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8932923B2 (en) | Semiconductor gate structure for threshold voltage modulation and method of making same | |
US8507991B2 (en) | Semiconductor device and method of manufacturing the same | |
CN101675513B (en) | Threshold Tuning in High-K Gate Dielectric Complementary Metal Oxide Semiconductor Structures | |
US10211309B2 (en) | Method and device for metal gate stacks | |
US10199277B2 (en) | Semiconductor process | |
US8624325B2 (en) | Semiconductor device and method of manufacturing the same | |
JP2008172227A (en) | Electronic device and manufacturing process thereof | |
US20120319179A1 (en) | Metal gate and fabrication method thereof | |
CN102214609A (en) | Semiconductor device and manufacturing method thereof | |
CN102299077B (en) | Semiconductor device and manufacturing method thereof | |
US9263541B2 (en) | Alternative gate dielectric films for silicon germanium and germanium channel materials | |
US8802579B2 (en) | Semiconductor structure and fabrication method thereof | |
US10418287B2 (en) | Method and structure for improving dielectric reliability of CMOS device | |
US20120080760A1 (en) | Dielectric structure, transistor and manufacturing method thereof | |
CN101325158B (en) | Semiconductor device and method of forming gate thereof | |
US9053926B2 (en) | Cyclical physical vapor deposition of dielectric layers | |
US10566243B2 (en) | Semiconductor device having multiple work functions and manufacturing method thereof | |
US20120018814A1 (en) | Semiconductor device and method of manufacturing the same | |
CN103456785B (en) | Semiconductor structure and manufacturing process thereof | |
US12148619B2 (en) | Manufacturing method for semiconductor structure, and semiconductor structure | |
US11538917B2 (en) | Semiconductor device and manufacturing method thereof | |
TW201301511A (en) | Metal gate and fabrication method thereof | |
KR100615084B1 (en) | MOS transistor adopting oxygen diffusion barrier spacer and manufacturing method thereof | |
US20120313186A1 (en) | Polysilicon gate with nitrogen doped high-k dielectric and silicon dioxide | |
US7799668B2 (en) | Formation of uniform silicate gate dielectrics |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SIDDIQUI, SHARIQ;SAHU, BHAGAWAN;GALATAGE, ROHIT;AND OTHERS;SIGNING DATES FROM 20140415 TO 20140423;REEL/FRAME:037495/0134 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |