+

US20160056238A1 - Raised source/drain epi with suppressed lateral epi overgrowth - Google Patents

Raised source/drain epi with suppressed lateral epi overgrowth Download PDF

Info

Publication number
US20160056238A1
US20160056238A1 US14/933,501 US201514933501A US2016056238A1 US 20160056238 A1 US20160056238 A1 US 20160056238A1 US 201514933501 A US201514933501 A US 201514933501A US 2016056238 A1 US2016056238 A1 US 2016056238A1
Authority
US
United States
Prior art keywords
raised
silicon
region
fins
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/933,501
Inventor
Kwan-Yong Lim
Jody Fronheiser
Christopher Prindle
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US14/933,501 priority Critical patent/US20160056238A1/en
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FRONHEISER, JODY, LIM, KWAN-YONG, PRINDLE, CHRISTOPHER
Publication of US20160056238A1 publication Critical patent/US20160056238A1/en
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H01L29/0847
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/13Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
    • H10D62/149Source or drain regions of field-effect devices
    • H10D62/151Source or drain regions of field-effect devices of IGFETs 
    • H01L29/785
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/024Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • H10D30/6219Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0158Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • H10D84/834Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs

Definitions

  • the present disclosure relates to forming raised source/drain (S/D) regions by epitaxial (EPI) growth for fin-type field-effect transistor (FinFET) devices.
  • the present disclosure is particularly applicable to 10 nanometer (nm) technology nodes and beyond.
  • FIGS. 1A through 4A and 1 B through 4 B A known approach form forming raised S/D regions by EPI growth for FinFet devices is illustrated in FIGS. 1A through 4A and 1 B through 4 B, with FIGS. 1B through 4B showing cross-sectional views of FIGS. 1A through 4A along cut-lines 1 B- 1 B′ through 4 B- 4 B′, respectively.
  • a plurality of fins 101 are formed on a substrate 103 , the fins 101 extending above a shallow trench isolation (STI) layer 105 .
  • STI shallow trench isolation
  • a dummy polysilicon (poly) gate 201 and a gate hardmask 203 are formed over the fins 101 and the STI layer 105 , as depicted in FIGS. 2A and 2B .
  • gate spacers 301 are formed on each side of the gate 201 and the hard mask 203 , as illustrated in FIGS. 3A and 3B .
  • raised S/D regions 401 are formed by EPI growth in a sharp diamond shape on each of the fins 101 .
  • an interlayer dielectric (ILD) layer is formed, the dummy poly gate 201 is removed, a replacement metal gate (RMG) is formed, the ILD is etched, forming a trench, and then a contact is formed in the trench, down to the raised S/D regions 401 .
  • ILD interlayer dielectric
  • RMG replacement metal gate
  • an integrated circuit may include both dense narrow Fin pitch devices, as depicted in FIGS. 1A through 4A , as well as isolated single Fin devices.
  • dense narrow Fin pitch devices as depicted in FIGS. 1A through 4A
  • isolated single Fin devices During formation of raised S/D regions by EPI growth, two neighboring narrow Fin pitch raised S/D regions 401 can become merged. Over the merged S/D regions, EPI growth continues in the vertical direction, whereas EPI overgrowth occurs along the angled S/D surfaces for isolated single Fin devices. The EPI-growth rate occurs much faster in the vertical direction than along the S/D surfaces. Consequently, dense narrow pitch FinFet devices will show higher EPI overgrowth than isolated single Fin devices, which can cause contact issues, e.g., threshold voltage mismatch (VTMM).
  • VTMM threshold voltage mismatch
  • An aspect of the present disclosure is a method of forming raised S/D regions by partial EPI growth and forming a partial EPI liner therebetween.
  • Another aspect of the present disclosure is a device including raised S/D EPI regions formed by partial EPI growth and a partial EPI liner formed therebetween.
  • some technical effects may be achieved in part by a method including: forming a first group and a second group of fins extending above a STI layer; forming a gate over the first and second groups of fins; forming a gate spacer on each side of the gate; forming a raised S/D region proximate to each spacer on each fin of the first and second groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface; forming a liner over and between each raised S/D region; removing the liner from the top surface of each raised S/D region and from in between the second group of fins; forming an overgrowth region on the top surface of each raised S/D region; forming an ILD over and between the raised S/D regions; and forming a contact through the ILD, down to the raised S/D regions.
  • aspects of the present disclosure include forming the first group of fins with a narrow fin pitch relative to the second group of fins.
  • Other aspects include forming the raised S/D region by partial epitaxial growth, wherein the sidewalls have a vertical plane greater than or equal to 5 nm in length.
  • Further aspects include forming the raised S/D region of silicon germanium (SiGe), silicon phosphorous (SiP), silicon carbon phosphorous (SiCP), or silicon carbon boron (SiCB).
  • Another aspect includes forming the raised S/D region at a temperature of 500° C. to 800° C.
  • Additional aspects include forming the raised S/D region for 0.5 minutes to 60 minutes.
  • Other aspects include forming the raised S/D region at a pressure of 1 Torr to 500 Torr.
  • Further aspects include forming the liner to a thickness of 25 angstroms ( ⁇ ) to 150 ⁇ .
  • Another aspect includes forming the liner of silicon nitride (SiN), silicon dioxide (SiO 2 ), aluminum oxide (Al 2 O 3 ), hafnium oxide (HfO 2 ), silicon oxynitride (SiON), silicon-carbon-boron-nitrogen (SiCBN), silicon-carbon-oxynitride (SiCON), silicon carbon nitride (SiCN), or silicon boron nitride (SiBN).
  • Additional aspects include removing the liner by dry or wet etching.
  • Other aspects include forming the overgrowth region by epitaxial growth.
  • Further aspects include forming the overgrowth region to a thickness of 20 ⁇ to 300 ⁇ .
  • Another aspect includes forming the overgrowth region of one or more layers of Si, SiGe, and/or silicon carbide (SiC).
  • Additional aspects include replacing the gate with a RMG prior to forming the contact by: forming a poly dummy gate over the first and second group of fins; forming a gate hard mask layer on top of the poly dummy gate; forming the gate spacer on each side of the poly dummy gate; forming the ILD layer over and between the raised S/D regions; removing the poly dummy gate, forming a trench between the gate spacers; forming the replacement metal gate in the trench.
  • Another aspect of the present disclosure is a device including: a plurality of fins formed on a substrate; a shallow trench isolation layer formed on the substrate between the plurality of fins; a gate formed over the plurality of fins; a gate spacer formed adjacent to each side of the gate; a raised S/D region formed on each of the plurality of fins proximate to each spacer, each raised S/D region having a top surface and vertical sidewalls; a liner formed on the sidewalls of each raised S/D region; an overgrowth region formed on the top surface of each raised S/D region; an ILD formed over and between the raised S/D regions; and a contact formed through the ILD down to the raised S/D regions.
  • aspects of the device include the raised S/D region being formed by partial EPI growth and the sidewalls having a vertical plane greater than or equal to 5 nm in length.
  • Other aspects include the raised S/D region being formed of SiGe, SiP, SiCP, or SiCB.
  • Further aspects include the liner being formed of SiN, SiO 2 , Al 2 O 3 , HfO 2 , SiON, SiCBN, SiCON, SiCN, or SiBN.
  • Another aspect includes the overgrowth region being formed by EPI growth of one or more layers of Si, SiGe, and/or SiC.
  • a further aspect of the present disclosure is a method including: forming a first group and a second group of fins above an STI layer; forming a gate over the first and second group of fins; forming a gate spacer on each side of the gate; forming a raised S/D region proximate to each spacer on each fin of the first and second groups of fins by partial epitaxial growth, the S/D region having a top surface, vertical sidewalls, and an undersurface, and wherein the sidewalls have a vertical plane greater than or equal to 5 nm in length; forming a liner to a thickness of 25 ⁇ to 150 ⁇ over and between each raised S/D region; etching the liner from the top surface of each raised S/D region and from in between the second group of fins; forming an epitaxial overgrowth region to a thickness of 20 ⁇ to 300 ⁇ on the top surface of each raised S/D region; forming an ILD layer over and between the raised S/D regions; and forming a contact
  • FIGS. 1A through 4A and 1 B through 4 B schematically illustrate sequential steps of a background method of forming raised S/D regions by EPI growth for a FinFet device, with FIGS. 1B through 4B showing cross-sectional views of FIGS. 1A through 4A along cut-lines 1 B- 1 B′ through 4 B- 4 B′, respectively; and
  • FIGS. 5A through 14A and 5 B through 14 B schematically illustrate sequential steps of a method of forming raised S/D regions by partial EPI growth and forming a partial EPI liner therebetween, in accordance with an exemplary embodiment, with FIGS. 5B through 14B showing cross-sectional views of FIGS. 5A through 14A along cut-lines 5 B- 5 B′ through 14 B- 14 B′, respectively.
  • the present disclosure addresses and solves the current problem of neighboring narrow Fin pitch device EPI layers merging together, causing non-uniform EPI overgrowth and resulting contact issues, e.g., VTMM, attendant upon forming raised S/D regions by EPI growth among both dense narrow Fin pitch devices and isolated Fin devices.
  • Methodology in accordance with embodiments of the present disclosure includes forming a first group and a second group of fins extending above a STI layer.
  • a gate is formed over the first and second groups of fins.
  • a gate spacer is formed on each side of the gate.
  • a raised S/D region is formed proximate to each spacer on each fin of the first and second groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface.
  • a liner is formed over and between each raised S/D region. The liner is removed from the top surface of each raised S/D region and from in between the second group of fins.
  • An overgrowth region is formed on the top surface of each raised S/D region.
  • An ILD is formed over and between the raised S/D regions. A contact is formed through the ILD, down to the raised S/D regions.
  • a group of fins 501 are formed on a substrate 503 with a narrow fin pitch and a group of isolated fins 505 are also formed on the substrate 503 .
  • the fins 501 and 505 extend above an STI layer 507 .
  • a gate 601 is formed over the fins 501 and 505 , as depicted in FIGS. 6A and 6B .
  • the gate 601 may be formed by an RMG process as discussed with respect to FIGS. 1A through 4A .
  • Gate spacers 701 are then formed on each side of the gate 601 , as depicted in FIGS. 7A and 7B .
  • a raised S/D region 801 is formed proximate to each gate spacer 701 on each of the fins 501 and 505 by partial EPI growth.
  • Each raised S/D region 801 has a top surface, vertical sidewalls, and an undersurface.
  • the vertical sidewalls of each raised S/D region 801 may have a vertical plane greater than or equal to 5 nm in length.
  • the raised S/D regions 801 may be formed, for example, of SiGe, SiP, SiCP, or SiCB.
  • the partial EPI growth may be performed, for example, at a temperature of 500° C. to 800° C. for 0.5 minutes to 60 minutes and at 1 Torr to 500 Torr.
  • an EPI liner 901 is formed, for example of SiN, SiO2, Al2O3, HfO2, SiON, SiCBN, SiCON, SiCN, or SiBN, e.g SiN or SiO2, over and between the raised S/D regions 801 , as depicted in FIGS. 9A and 9B .
  • the EPI liner 901 may be formed, for example, to a thickness of 25 ⁇ to 150 ⁇ .
  • the EPI liner 901 functions as a gap-fill between the fins 501 .
  • the EPI liner 901 is removed from the top surface of each raised S/D region 801 and from in between the fins 505 by dry or wet etching, for example, thereby forming EPI liner 901 ′, as depicted in FIGS. 10A and 10B .
  • the EPI liner 901 may be etched at a temperature of 0° C. to 300° C. and at pressure of 1 millitorr (mTorr) to 500 mTorr.
  • mTorr millitorr
  • the EPI liner 901 ′ between the raised S/D regions on the narrow Fin pitch fins can prevent merging of EPI layers during subsequent EPI overgrowth formation.
  • an overgrowth region 1101 is formed by EPI growth on the top surface of each raised S/D region 801 .
  • the overgrowth region 1101 may be formed, for example, of one or more layers of Si, SiGe and/or SiC.
  • the overgrowth region 1101 may be formed, for example, to a thickness of 20 ⁇ to 300 ⁇ .
  • an ILD 1201 is formed over and between the raised S/D regions 801 , as depicted in FIGS. 12A and 12B .
  • a trench 1301 is formed through the ILD 1201 , the overgrowth region 1101 , and the partially raised S/D regions 801 , forming ILD 1201 ′, overgrowth region 1101 ′, and raised S/D regions 801 ′, as depicted in FIGS. 13A and 13B .
  • a contact 1401 is then formed in the trench 1301 , down to the raised S/D regions 801 ′.
  • a poly dummy gate is formed over the fins 501 and 505 .
  • the process continues as described above through the formation of the ILD 1201 .
  • the poly dummy gate is removed, forming a trench between the gate spacers 701 , and the RMG is formed in the trench.
  • the process proceeds as described above with forming the contact, as depicted in FIGS. 13A through 14A .
  • the embodiments of the present disclosure can achieve several technical effects including forming uniform EPI overgrowth among very narrow Fin pitch devices and isolated Fin pitch devices, forming uniform contacts, which in turn provides uniform device characteristics that can improve VTMM, for example, and including encapsulation of the sidewalls and bottom of the raised S/D regions with a partial EPI liner, preventing silicide formation at those regions, which in turn prevents junction leakage issues.
  • Embodiments of the present disclosure enjoy utility in various industrial applications as, for example, microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras.
  • the present disclosure is particularly applicable to 10 nm technology nodes and beyond.

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A method of forming raised S/D regions by partial EPI growth with a partial EPI liner therebetween and the resulting device are provided. Embodiments include forming groups of fins extending above a STI layer; forming a gate over the groups of fins; forming a gate spacer on each side of the gate; forming a raised S/D region proximate to each spacer on each fin of the groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface; forming a liner over and between each raised S/D region; removing the liner from the top surface of each raised S/D region and from in between a group of fins; forming an overgrowth region on the top surface of each raised S/D region; forming an ILD over and between the raised S/D regions; and forming a contact through the ILD, down to the raised S/D regions.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a Divisional of U.S. application Ser. No. 14/286,400, filed May 23, 2014, the content of which is incorporated herein by reference in its entirety.
  • TECHNICAL FIELD
  • The present disclosure relates to forming raised source/drain (S/D) regions by epitaxial (EPI) growth for fin-type field-effect transistor (FinFET) devices. The present disclosure is particularly applicable to 10 nanometer (nm) technology nodes and beyond.
  • BACKGROUND
  • A known approach form forming raised S/D regions by EPI growth for FinFet devices is illustrated in FIGS. 1A through 4A and 1B through 4B, with FIGS. 1B through 4B showing cross-sectional views of FIGS. 1A through 4A along cut-lines 1B-1B′ through 4B-4B′, respectively. Adverting to FIGS. 1A and 1B, a plurality of fins 101 are formed on a substrate 103, the fins 101 extending above a shallow trench isolation (STI) layer 105. Next, a dummy polysilicon (poly) gate 201 and a gate hardmask 203, e.g., of silicon nitride (SiN), are formed over the fins 101 and the STI layer 105, as depicted in FIGS. 2A and 2B. Thereafter, gate spacers 301 are formed on each side of the gate 201 and the hard mask 203, as illustrated in FIGS. 3A and 3B. Adverting to FIGS. 4A and 4B, raised S/D regions 401 are formed by EPI growth in a sharp diamond shape on each of the fins 101. Thereafter, although not shown for illustrative convenience, an interlayer dielectric (ILD) layer is formed, the dummy poly gate 201 is removed, a replacement metal gate (RMG) is formed, the ILD is etched, forming a trench, and then a contact is formed in the trench, down to the raised S/D regions 401.
  • However, an integrated circuit may include both dense narrow Fin pitch devices, as depicted in FIGS. 1A through 4A, as well as isolated single Fin devices. During formation of raised S/D regions by EPI growth, two neighboring narrow Fin pitch raised S/D regions 401 can become merged. Over the merged S/D regions, EPI growth continues in the vertical direction, whereas EPI overgrowth occurs along the angled S/D surfaces for isolated single Fin devices. The EPI-growth rate occurs much faster in the vertical direction than along the S/D surfaces. Consequently, dense narrow pitch FinFet devices will show higher EPI overgrowth than isolated single Fin devices, which can cause contact issues, e.g., threshold voltage mismatch (VTMM).
  • A need therefore exists for methodology enabling uniform formation of raised S/D regions by EPI growth among both dense narrow Fin pitches and isolated single Fin pitches, with no merged raised S/D regions, and the resulting device.
  • SUMMARY
  • An aspect of the present disclosure is a method of forming raised S/D regions by partial EPI growth and forming a partial EPI liner therebetween.
  • Another aspect of the present disclosure is a device including raised S/D EPI regions formed by partial EPI growth and a partial EPI liner formed therebetween.
  • Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
  • According to the present disclosure, some technical effects may be achieved in part by a method including: forming a first group and a second group of fins extending above a STI layer; forming a gate over the first and second groups of fins; forming a gate spacer on each side of the gate; forming a raised S/D region proximate to each spacer on each fin of the first and second groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface; forming a liner over and between each raised S/D region; removing the liner from the top surface of each raised S/D region and from in between the second group of fins; forming an overgrowth region on the top surface of each raised S/D region; forming an ILD over and between the raised S/D regions; and forming a contact through the ILD, down to the raised S/D regions.
  • Aspects of the present disclosure include forming the first group of fins with a narrow fin pitch relative to the second group of fins. Other aspects include forming the raised S/D region by partial epitaxial growth, wherein the sidewalls have a vertical plane greater than or equal to 5 nm in length. Further aspects include forming the raised S/D region of silicon germanium (SiGe), silicon phosphorous (SiP), silicon carbon phosphorous (SiCP), or silicon carbon boron (SiCB). Another aspect includes forming the raised S/D region at a temperature of 500° C. to 800° C. Additional aspects include forming the raised S/D region for 0.5 minutes to 60 minutes. Other aspects include forming the raised S/D region at a pressure of 1 Torr to 500 Torr. Further aspects include forming the liner to a thickness of 25 angstroms (Å) to 150 Å. Another aspect includes forming the liner of silicon nitride (SiN), silicon dioxide (SiO2), aluminum oxide (Al2O3), hafnium oxide (HfO2), silicon oxynitride (SiON), silicon-carbon-boron-nitrogen (SiCBN), silicon-carbon-oxynitride (SiCON), silicon carbon nitride (SiCN), or silicon boron nitride (SiBN). Additional aspects include removing the liner by dry or wet etching. Other aspects include forming the overgrowth region by epitaxial growth. Further aspects include forming the overgrowth region to a thickness of 20 Å to 300 Å. Another aspect includes forming the overgrowth region of one or more layers of Si, SiGe, and/or silicon carbide (SiC). Additional aspects include replacing the gate with a RMG prior to forming the contact by: forming a poly dummy gate over the first and second group of fins; forming a gate hard mask layer on top of the poly dummy gate; forming the gate spacer on each side of the poly dummy gate; forming the ILD layer over and between the raised S/D regions; removing the poly dummy gate, forming a trench between the gate spacers; forming the replacement metal gate in the trench.
  • Another aspect of the present disclosure is a device including: a plurality of fins formed on a substrate; a shallow trench isolation layer formed on the substrate between the plurality of fins; a gate formed over the plurality of fins; a gate spacer formed adjacent to each side of the gate; a raised S/D region formed on each of the plurality of fins proximate to each spacer, each raised S/D region having a top surface and vertical sidewalls; a liner formed on the sidewalls of each raised S/D region; an overgrowth region formed on the top surface of each raised S/D region; an ILD formed over and between the raised S/D regions; and a contact formed through the ILD down to the raised S/D regions.
  • Aspects of the device include the raised S/D region being formed by partial EPI growth and the sidewalls having a vertical plane greater than or equal to 5 nm in length. Other aspects include the raised S/D region being formed of SiGe, SiP, SiCP, or SiCB. Further aspects include the liner being formed of SiN, SiO2, Al2O3, HfO2, SiON, SiCBN, SiCON, SiCN, or SiBN. Another aspect includes the overgrowth region being formed by EPI growth of one or more layers of Si, SiGe, and/or SiC.
  • A further aspect of the present disclosure is a method including: forming a first group and a second group of fins above an STI layer; forming a gate over the first and second group of fins; forming a gate spacer on each side of the gate; forming a raised S/D region proximate to each spacer on each fin of the first and second groups of fins by partial epitaxial growth, the S/D region having a top surface, vertical sidewalls, and an undersurface, and wherein the sidewalls have a vertical plane greater than or equal to 5 nm in length; forming a liner to a thickness of 25 Å to 150 Å over and between each raised S/D region; etching the liner from the top surface of each raised S/D region and from in between the second group of fins; forming an epitaxial overgrowth region to a thickness of 20 Å to 300 Å on the top surface of each raised S/D region; forming an ILD layer over and between the raised S/D regions; and forming a contact between the ILD, down to the raised S/D regions.
  • Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
  • FIGS. 1A through 4A and 1B through 4B schematically illustrate sequential steps of a background method of forming raised S/D regions by EPI growth for a FinFet device, with FIGS. 1B through 4B showing cross-sectional views of FIGS. 1A through 4A along cut-lines 1B-1B′ through 4B-4B′, respectively; and
  • FIGS. 5A through 14A and 5B through 14B schematically illustrate sequential steps of a method of forming raised S/D regions by partial EPI growth and forming a partial EPI liner therebetween, in accordance with an exemplary embodiment, with FIGS. 5B through 14B showing cross-sectional views of FIGS. 5A through 14A along cut-lines 5B-5B′ through 14B-14B′, respectively.
  • DETAILED DESCRIPTION
  • In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
  • The present disclosure addresses and solves the current problem of neighboring narrow Fin pitch device EPI layers merging together, causing non-uniform EPI overgrowth and resulting contact issues, e.g., VTMM, attendant upon forming raised S/D regions by EPI growth among both dense narrow Fin pitch devices and isolated Fin devices.
  • Methodology in accordance with embodiments of the present disclosure includes forming a first group and a second group of fins extending above a STI layer. A gate is formed over the first and second groups of fins. A gate spacer is formed on each side of the gate. A raised S/D region is formed proximate to each spacer on each fin of the first and second groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface. A liner is formed over and between each raised S/D region. The liner is removed from the top surface of each raised S/D region and from in between the second group of fins. An overgrowth region is formed on the top surface of each raised S/D region. An ILD is formed over and between the raised S/D regions. A contact is formed through the ILD, down to the raised S/D regions.
  • Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
  • Adverting to FIGS. 5A and 5B, a group of fins 501 are formed on a substrate 503 with a narrow fin pitch and a group of isolated fins 505 are also formed on the substrate 503. The fins 501 and 505 extend above an STI layer 507. Next, a gate 601 is formed over the fins 501 and 505, as depicted in FIGS. 6A and 6B. Alternatively, the gate 601 may be formed by an RMG process as discussed with respect to FIGS. 1A through 4A. Gate spacers 701 are then formed on each side of the gate 601, as depicted in FIGS. 7A and 7B.
  • Adverting to FIGS. 8A and 8B, a raised S/D region 801 is formed proximate to each gate spacer 701 on each of the fins 501 and 505 by partial EPI growth. Each raised S/D region 801 has a top surface, vertical sidewalls, and an undersurface. The vertical sidewalls of each raised S/D region 801 may have a vertical plane greater than or equal to 5 nm in length. Moreover, the raised S/D regions 801 may be formed, for example, of SiGe, SiP, SiCP, or SiCB. The partial EPI growth may be performed, for example, at a temperature of 500° C. to 800° C. for 0.5 minutes to 60 minutes and at 1 Torr to 500 Torr. Next, an EPI liner 901 is formed, for example of SiN, SiO2, Al2O3, HfO2, SiON, SiCBN, SiCON, SiCN, or SiBN, e.g SiN or SiO2, over and between the raised S/D regions 801, as depicted in FIGS. 9A and 9B. The EPI liner 901 may be formed, for example, to a thickness of 25 Å to 150 Å. The EPI liner 901 functions as a gap-fill between the fins 501. Thereafter, the EPI liner 901 is removed from the top surface of each raised S/D region 801 and from in between the fins 505 by dry or wet etching, for example, thereby forming EPI liner 901′, as depicted in FIGS. 10A and 10B. To form the EPI liner 901′, the EPI liner 901 may be etched at a temperature of 0° C. to 300° C. and at pressure of 1 millitorr (mTorr) to 500 mTorr. The EPI liner 901′ between the raised S/D regions on the narrow Fin pitch fins can prevent merging of EPI layers during subsequent EPI overgrowth formation.
  • Adverting to FIGS. 11A and 11B, an overgrowth region 1101 is formed by EPI growth on the top surface of each raised S/D region 801. The overgrowth region 1101 may be formed, for example, of one or more layers of Si, SiGe and/or SiC. In addition, the overgrowth region 1101 may be formed, for example, to a thickness of 20 Å to 300 Å. Next, an ILD 1201 is formed over and between the raised S/D regions 801, as depicted in FIGS. 12A and 12B. Thereafter, a trench 1301 is formed through the ILD 1201, the overgrowth region 1101, and the partially raised S/D regions 801, forming ILD 1201′, overgrowth region 1101′, and raised S/D regions 801′, as depicted in FIGS. 13A and 13B. Adverting to FIGS. 14A and 14B, a contact 1401 is then formed in the trench 1301, down to the raised S/D regions 801′.
  • Although not depicted for illustrative convenience, in the alternative embodiment wherein the gate is formed by a RMG process, a poly dummy gate is formed over the fins 501 and 505. The process continues as described above through the formation of the ILD 1201. Next, the poly dummy gate is removed, forming a trench between the gate spacers 701, and the RMG is formed in the trench. Then, the process proceeds as described above with forming the contact, as depicted in FIGS. 13A through 14A.
  • The embodiments of the present disclosure can achieve several technical effects including forming uniform EPI overgrowth among very narrow Fin pitch devices and isolated Fin pitch devices, forming uniform contacts, which in turn provides uniform device characteristics that can improve VTMM, for example, and including encapsulation of the sidewalls and bottom of the raised S/D regions with a partial EPI liner, preventing silicide formation at those regions, which in turn prevents junction leakage issues. Embodiments of the present disclosure enjoy utility in various industrial applications as, for example, microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure is particularly applicable to 10 nm technology nodes and beyond.
  • In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.

Claims (20)

What is claimed is:
1. A device comprising:
a plurality of fins formed on a substrate;
a shallow trench isolation layer formed on the substrate between the plurality of fins;
a gate formed over the plurality of fins;
a gate spacer formed adjacent to each side of the gate;
a raised source/drain (S/D) region formed on each of the plurality of fins proximate to each spacer, each raised S/D region having a top surface and vertical sidewalls;
a liner formed on the sidewalls of each raised S/D region;
an overgrowth region formed on the top surface of each raised S/D region;
an interlayer dielectric (ILD) formed over and between the raised S/D regions; and
a contact formed through the ILD down to the raised S/D regions.
2. The device according to claim 1, wherein the raised S/D region is formed by partial epitaxial growth, and wherein the sidewalls have a vertical plane greater than or equal to 5 nanometers (nm) in length.
3. The device according to claim 1, wherein the raised S/D region is formed of silicon germanium (SiGe), Si phosphorous (SiP), silicon carbon phosphorous (SiCP), or silicon carbon boron (SiCB).
4. The device according to claim 1, wherein the liner is formed of silicon nitride (SiN), silicon dioxide (SiO2), aluminum oxide (Al2O3), hafnium oxide (HfO2), silicon oxynitride (SiON), silicon-carbon-boron-nitrogen (SiCBN), silicon-carbon-oxynitride (SiCON), silicon carbon nitride (SiCN), or silicon boron nitride (SiBN).
5. The device according to claim 1, wherein the overgrowth region is formed by epitaxial growth of one or more layers of Si, silicon germanium (SiGe), and/or silicon carbide (SiC).
6. A device comprising:
a first group and a second group of fins extending above a shallow trench isolation (STI) layer, the STI layer surrounding at least a portion of the first group and second group of fins;
a gate over the first and second groups of fins;
a gate spacer on each side of the gate;
a raised source/drain (S/D) region proximate to each spacer on each fin of the first and second groups of fins, each raised S/D region having a top surface, vertical sidewalls, and an undersurface;
an overgrowth region on the top surface of each raised S/D region;
an interlayer dielectric (ILD) over and between the raised S/D regions; and
a contact through the ILD, down to the raised S/D regions.
7. The device according to claim 6, wherein the first group of fins comprise a narrow fin pitch relative to the second group of fins.
8. The device according to claim 6, wherein the sidewalls have a vertical plane greater than or equal to 5 nanometers (nm) in length.
9. The device according to claim 8, wherein the raised S/D region comprises silicon germanium (SiGe), silicon phosphorous (SiP), silicon carbon phosphorous (SiCP), or silicon carbon boron (SiCB).
10. The device according to claim 6, wherein the liner has a thickness of 25 angstroms (Å) to 150 Å.
11. The device according to claim 10, wherein the liner comprises silicon nitride (SiN), silicon dioxide (SiO2), aluminum oxide (Al2O3), hafnium oxide (HfO2), silicon oxynitride (SiON), silicon-carbon-boron-nitrogen (SiCBN), silicon-carbon-oxynitride (SiCON), silicon carbon nitride (SiCN), or silicon boron nitride (SiBN).
12. The device according to claim 1, wherein the overgrowth region is formed by epitaxial growth.
13. The device according to claim 12, wherein the overgrowth region has a thickness of 20 Å to 300 Å.
14. The device according to claim 6, wherein the overgrowth region comprises one or more layers of Si, silicon germanium (SiGe), and/or silicon carbide (SiC).
15. The device according to claim 6, further comprising:
a replacement metal gate (RMG), the RMG located in a trench between gate spacers.
16. A device comprising:
a first group and a second group of fins above a shallow trench
isolation (STI) layer, the STI layer surrounding at least a portion of the first group and second group of fins;
a gate over the first and second group of fins;
a gate spacer on each side of the gate;
a raised source/drain (S/D) region proximate to each spacer on each fin of the first and second groups of fins, the S/D region having a top surface, vertical sidewalls, and an undersurface;
a liner atop and between each raised S/D region;
an epitaxial overgrowth region having a thickness of 20 Å to 300 Å on the top surface of each raised S/D region;
an interlayer dielectric (ILD) layer over and between the raised S/D regions; and
a contact between the ILD, down to the raised S/D regions.
17. The device according to claim 16, wherein the sidewalls have a vertical plane greater than or equal to 5 nanometers (nm) in length.
18. The device according to claim 16, wherein the liner has a thickness of 25 angstroms (Å) to 150 Å.
19. The device according to claim 16, wherein the overgrowth region comprises one or more layers of Si, silicon germanium (SiGe), and/or silicon carbide (SiC).
20. The device according to claim 16, wherein the liner comprises silicon nitride (SiN), silicon dioxide (SiO2), aluminum oxide (Al2O3), hafnium oxide (HfO2), silicon oxynitride (SiON), silicon-carbon-boron-nitrogen (SiCBN), silicon-carbon-oxynitride (SiCON), silicon carbon nitride (SiCN), or silicon boron nitride (SiBN).
US14/933,501 2014-05-23 2015-11-05 Raised source/drain epi with suppressed lateral epi overgrowth Abandoned US20160056238A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/933,501 US20160056238A1 (en) 2014-05-23 2015-11-05 Raised source/drain epi with suppressed lateral epi overgrowth

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/286,400 US9236452B2 (en) 2014-05-23 2014-05-23 Raised source/drain EPI with suppressed lateral EPI overgrowth
US14/933,501 US20160056238A1 (en) 2014-05-23 2015-11-05 Raised source/drain epi with suppressed lateral epi overgrowth

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/286,400 Division US9236452B2 (en) 2014-05-23 2014-05-23 Raised source/drain EPI with suppressed lateral EPI overgrowth

Publications (1)

Publication Number Publication Date
US20160056238A1 true US20160056238A1 (en) 2016-02-25

Family

ID=54556661

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/286,400 Active 2034-06-19 US9236452B2 (en) 2014-05-23 2014-05-23 Raised source/drain EPI with suppressed lateral EPI overgrowth
US14/933,501 Abandoned US20160056238A1 (en) 2014-05-23 2015-11-05 Raised source/drain epi with suppressed lateral epi overgrowth

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/286,400 Active 2034-06-19 US9236452B2 (en) 2014-05-23 2014-05-23 Raised source/drain EPI with suppressed lateral EPI overgrowth

Country Status (1)

Country Link
US (2) US9236452B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10672764B2 (en) 2018-02-09 2020-06-02 Samsung Electroncis Co., Ltd. Integrated circuit semiconductor devices including a metal oxide semiconductor (MOS) transistor
US11257905B2 (en) 2018-11-14 2022-02-22 Samsung Electronics Co., Ltd. Semiconductor device including source/drain region

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9559189B2 (en) * 2012-04-16 2017-01-31 United Microelectronics Corp. Non-planar FET
TW201624712A (en) * 2014-12-26 2016-07-01 聯華電子股份有限公司 Epitaxial structure and its process for forming a fin field effect transistor
KR102310076B1 (en) * 2015-04-23 2021-10-08 삼성전자주식회사 Semiconductor devices having a source/drain ofasymmetrical shape
KR102410146B1 (en) * 2015-06-26 2022-06-16 삼성전자주식회사 Fabricating method of semiconductor device
TWI660438B (en) 2015-09-23 2019-05-21 聯華電子股份有限公司 Semiconductor device and method of fabricating the same
US10290634B2 (en) * 2016-01-20 2019-05-14 Globalfoundries Inc. Multiple threshold voltages using fin pitch and profile
US10796924B2 (en) * 2016-02-18 2020-10-06 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof by forming thin uniform silicide on epitaxial source/drain structure
US10529862B2 (en) * 2016-11-28 2020-01-07 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and method of forming semiconductor fin thereof
US10453943B2 (en) * 2016-11-29 2019-10-22 Taiwan Semiconductor Manufacturing Company, Ltd. FETS and methods of forming FETS
CN109309052B (en) * 2017-07-26 2020-10-16 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of manufacturing the same
KR102365109B1 (en) 2017-08-22 2022-02-18 삼성전자주식회사 Integrated circuit devices
US10811409B2 (en) * 2018-10-16 2020-10-20 Globalfoundries Inc. Method of manufacturing FinFET with reduced parasitic capacitance and FinFET structure formed thereby
KR20210145585A (en) 2020-05-25 2021-12-02 삼성전자주식회사 Integrated circuit device and method of manufacturing the same
KR20220028681A (en) * 2020-08-31 2022-03-08 삼성전자주식회사 Semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7300837B2 (en) * 2004-04-30 2007-11-27 Taiwan Semiconductor Manufacturing Co., Ltd FinFET transistor device on SOI and method of fabrication
US20080296702A1 (en) * 2007-05-30 2008-12-04 Tsung-Lin Lee Integrated circuit structures with multiple FinFETs
US20090096002A1 (en) * 2007-10-15 2009-04-16 Chen-Hua Yu System and Method for Source/Drain Contact Processing
US20090309162A1 (en) * 2008-06-17 2009-12-17 Infineon Technologies Ag. Semiconductor device having different fin widths
US20130249003A1 (en) * 2012-03-21 2013-09-26 Changwoo Oh Field effect transistors including fin structures with different doped regions and semiconductor devices including the same

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7625790B2 (en) * 2007-07-26 2009-12-01 International Business Machines Corporation FinFET with sublithographic fin width
US8236634B1 (en) * 2011-03-17 2012-08-07 International Business Machines Corporation Integration of fin-based devices and ETSOI devices
US8420464B2 (en) * 2011-05-04 2013-04-16 International Business Machines Corporation Spacer as hard mask scheme for in-situ doping in CMOS finFETs
US8772874B2 (en) * 2011-08-24 2014-07-08 International Business Machines Corporation MOSFET including asymmetric source and drain regions

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7300837B2 (en) * 2004-04-30 2007-11-27 Taiwan Semiconductor Manufacturing Co., Ltd FinFET transistor device on SOI and method of fabrication
US20080296702A1 (en) * 2007-05-30 2008-12-04 Tsung-Lin Lee Integrated circuit structures with multiple FinFETs
US20090096002A1 (en) * 2007-10-15 2009-04-16 Chen-Hua Yu System and Method for Source/Drain Contact Processing
US20090309162A1 (en) * 2008-06-17 2009-12-17 Infineon Technologies Ag. Semiconductor device having different fin widths
US20130249003A1 (en) * 2012-03-21 2013-09-26 Changwoo Oh Field effect transistors including fin structures with different doped regions and semiconductor devices including the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10672764B2 (en) 2018-02-09 2020-06-02 Samsung Electroncis Co., Ltd. Integrated circuit semiconductor devices including a metal oxide semiconductor (MOS) transistor
US11257905B2 (en) 2018-11-14 2022-02-22 Samsung Electronics Co., Ltd. Semiconductor device including source/drain region
US11594598B2 (en) 2018-11-14 2023-02-28 Samsung Electronics Co., Ltd. Semiconductor device including source/drain region

Also Published As

Publication number Publication date
US20150340471A1 (en) 2015-11-26
US9236452B2 (en) 2016-01-12

Similar Documents

Publication Publication Date Title
US9236452B2 (en) Raised source/drain EPI with suppressed lateral EPI overgrowth
US11626328B2 (en) Strain enhancement for FinFETs
US11217678B2 (en) Differential SG/EG spacer integration with equivalent NFET/PFET spacer widths and dual raised source drain expitaxial silicon and triple-nitride spacer integration enabling high-voltage EG device on FDSOI
US9324713B1 (en) Eliminating field oxide loss prior to FinFET source/drain epitaxial growth
US9099388B2 (en) III-V multi-channel FinFETs
US8853019B1 (en) Methods of forming a semiconductor device with a nanowire channel structure by performing an anneal process
US9613962B2 (en) Fin liner integration under aggressive pitch
US10211103B1 (en) Advanced structure for self-aligned contact and method for producing the same
US20150014808A1 (en) Semiconductor structure and fabrication method thereof
US9006079B2 (en) Methods for forming semiconductor fins with reduced widths
TW201714301A (en) Semiconductor component and manufacturing method thereof
CN109390386A (en) The condensation of post tensioned unbonded prestressed concrete SiGe channel and its manufacturing method
CN106531632B (en) Method for manufacturing stacked nanowire MOS transistor
US20170278925A1 (en) Introducing material with a lower etch rate to form a t-shaped sdb sti structure
CN108091651A (en) Semiconductor device and its manufacturing method
US9252245B1 (en) Spacer-last replacement metal gate flow and device
CN107785262A (en) The manufacture method of semiconductor structure
CN103367227B (en) Semiconductor device manufacturing method
US20150255353A1 (en) Forming source/drain regions with single reticle and resulting device
US9419139B2 (en) Nitride layer protection between PFET source/drain regions and dummy gate during source/drain etch
CN108962985A (en) Semiconductor device and its manufacturing method
CN104078363A (en) Semiconductor device manufacturing method
US9972621B1 (en) Fin structure in sublitho dimension for high performance CMOS application
CN104217948B (en) Semiconductor manufacturing method
US9570552B1 (en) Forming symmetrical stress liners for strained CMOS vertical nanowire field-effect transistors

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIM, KWAN-YONG;FRONHEISER, JODY;PRINDLE, CHRISTOPHER;REEL/FRAME:036971/0370

Effective date: 20140520

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载