US20160020168A1 - Metal Line Structure and Method - Google Patents
Metal Line Structure and Method Download PDFInfo
- Publication number
- US20160020168A1 US20160020168A1 US14/334,929 US201414334929A US2016020168A1 US 20160020168 A1 US20160020168 A1 US 20160020168A1 US 201414334929 A US201414334929 A US 201414334929A US 2016020168 A1 US2016020168 A1 US 2016020168A1
- Authority
- US
- United States
- Prior art keywords
- metal line
- rounded
- top surface
- line
- metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 88
- 229910052751 metal Inorganic materials 0.000 claims abstract description 179
- 239000002184 metal Substances 0.000 claims abstract description 179
- 239000000758 substrate Substances 0.000 claims abstract description 35
- 238000001465 metallisation Methods 0.000 claims abstract description 29
- 239000003989 dielectric material Substances 0.000 claims description 21
- 230000001154 acute effect Effects 0.000 claims description 6
- 239000010410 layer Substances 0.000 description 151
- 230000008569 process Effects 0.000 description 69
- 239000004065 semiconductor Substances 0.000 description 58
- 229920002120 photoresistant polymer Polymers 0.000 description 23
- 239000000463 material Substances 0.000 description 20
- 239000004020 conductor Substances 0.000 description 18
- 238000005530 etching Methods 0.000 description 18
- 238000004519 manufacturing process Methods 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 8
- 238000000151 deposition Methods 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 8
- 239000010703 silicon Substances 0.000 description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 7
- 229910052802 copper Inorganic materials 0.000 description 7
- 239000010949 copper Substances 0.000 description 7
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 7
- 230000008878 coupling Effects 0.000 description 6
- 238000010168 coupling process Methods 0.000 description 6
- 238000005859 coupling reaction Methods 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 229910052782 aluminium Inorganic materials 0.000 description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- 238000000059 patterning Methods 0.000 description 5
- 125000006850 spacer group Chemical group 0.000 description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 5
- 229910052721 tungsten Inorganic materials 0.000 description 5
- 239000010937 tungsten Substances 0.000 description 5
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 4
- 238000005137 deposition process Methods 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 3
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000000227 grinding Methods 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 229910052709 silver Inorganic materials 0.000 description 3
- 239000004332 silver Substances 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 238000001039 wet etching Methods 0.000 description 3
- 229910000881 Cu alloy Inorganic materials 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 238000005275 alloying Methods 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052735 hafnium Inorganic materials 0.000 description 2
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 229920002577 polybenzoxazole Polymers 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 101150097381 Mtor gene Proteins 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 239000012790 adhesive layer Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229940104869 fluorosilicate Drugs 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 239000011572 manganese Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910021334 nickel silicide Inorganic materials 0.000 description 1
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 1
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000002294 plasma sputter deposition Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000009987 spinning Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 230000036962 time dependent Effects 0.000 description 1
- -1 titanium silicide Chemical compound 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/2633—Bombardment with radiation with high-energy radiation for etching, e.g. sputteretching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- wafer-level chip scale package structures have emerged as an effective alternative to further reduce the physical size of semiconductor devices.
- active devices such as transistors and the like are formed at the top surface of a substrate of the wafer-level chip scale package structure.
- a variety of metallization layers comprising interconnect structures are formed over the substrate.
- Interconnection structures of a semiconductor device may comprise a plurality of lateral interconnections such as metal lines and a plurality of vertical interconnections such as vias, plugs and/or the like.
- the metal lines of the metallization layers are separated by dielectric layers. Trenches and vias are formed in the dielectric layers to provide an electrical connection between metal lines.
- Various active circuits of a semiconductor device may be coupled to external circuits through a variety of conductive channels formed by the vertical and lateral interconnections.
- the metal lines and vias may be formed of copper.
- low-K dielectric materials may be filled between adjacent metal lines.
- the low-K dielectric materials may be of a dielectric constant approximately equal to and less than 4.0. Such low-K dielectric materials help to reduce the capacitive coupling between two adjacent metal lines so as to improve the overall performance characteristics of the semiconductor device.
- FIG. 1 illustrates a cross sectional view of a semiconductor device in accordance with various embodiments of the present disclosure
- FIG. 2 illustrates a cross sectional view of a dielectric layer in accordance with various embodiments of the present disclosure
- FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a plurality of openings are formed in the dielectric layer in accordance with various embodiments;
- FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after a conductive material is filled in the openings in accordance with various embodiments of the present disclosure
- FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a planarization process is performed to remove excess conductive materials in accordance with various embodiments of the present disclosure
- FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a mask layer is formed over the dielectric layer in accordance with various embodiments of the present disclosure
- FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 after a patterning process is applied to a photoresist layer in accordance with various embodiments of the present disclosure
- FIG. 8 illustrates a cross sectional view of the semiconductor device shown in FIG. 7 after a hard mask removal process is applied to the hard mask layer in accordance with various embodiments of the present disclosure
- FIG. 9 illustrates a cross sectional view of the semiconductor device shown in FIG. 8 after an etch-back process is applied to the exposed dielectric layer in accordance with various embodiments of the present disclosure
- FIG. 10 illustrates a cross sectional view of the semiconductor device shown in FIG. 9 after a cleaning process and a hard mask removal process are applied to the semiconductor device in accordance with various embodiments of the present disclosure
- FIG. 11 illustrates a cross sectional view of the semiconductor device shown in FIG. 10 after an etch stop layer is formed over the semiconductor device in accordance with various embodiments of the present disclosure
- FIG. 12 illustrates a cross sectional view of the semiconductor device shown in FIG. 11 after air gaps are formed in accordance with various embodiments of the present disclosure
- FIG. 13 illustrates a cross sectional view of the air gaps in accordance with another embodiment of the present disclosure
- FIG. 14 illustrates a cross sectional view of the air gaps in accordance with yet another embodiment of the present disclosure
- FIG. 15 illustrates a cross sectional view of the semiconductor device shown in FIG. 12 after a via is formed in accordance with various embodiments of the present disclosure
- FIG. 16 illustrates a top view of the semiconductor device shown in FIG. 15 in accordance with various embodiments of the present disclosure
- FIG. 17 illustrates a top view of the semiconductor device shown in FIG. 15 in accordance with another embodiment of the present disclosure.
- FIG. 18 illustrates a flow chart of a method for forming the semiconductor device shown in FIG. 1 in accordance with various embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- FIG. 1 illustrates a cross sectional view of a semiconductor device in accordance with various embodiments of the present disclosure.
- the semiconductor device 100 includes a transistor device 200 , which is formed in a substrate 102 and a plurality of interconnect structures formed over the substrate 102 .
- the substrate 102 may be formed of silicon, although it may also be formed of other group III, group IV, and/or group V elements, such as silicon, germanium, gallium, arsenic, and combinations thereof.
- the substrate 102 may also be in the form of silicon-on-insulator (SOI).
- SOI substrate may comprise a layer of a semiconductor material (e.g., silicon, germanium and/or the like) formed over an insulator layer (e.g., buried oxide or the like), which is formed in a silicon substrate.
- insulator layer e.g., buried oxide or the like
- other substrates that may be used include multi-layered substrates, gradient substrates, hybrid orientation substrates and/or the like.
- the substrate 102 may further comprise a variety of electrical circuits such as metal oxide semiconductor (MOS) transistors (e.g., transistor device 200 ) and the associated contact plugs (e.g., contact plug 118 ).
- MOS metal oxide semiconductor
- the electrical circuits formed on the substrate 102 may be any type of circuitry suitable for a particular application.
- the electrical circuits may include various n-type metal-oxide semiconductor (NMOS) and/or p-type metal-oxide semiconductor (PMOS) devices such as transistors, capacitors, resistors, diodes, photo-diodes, fuses and/or the like.
- the electrical circuits may be interconnected to perform one or more functions.
- the functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry and/or the like.
- the transistor device 200 includes a first drain/source region 106 and a second drain/source region 108 .
- the first drain/source region 106 and the second drain/source region 108 are formed on opposite sides of a gate structure of the transistor device 200 .
- the gate structure is formed in a dielectric layer 112 and over the substrate 102 .
- the gate structure may comprise a gate dielectric layer 113 , a gate electrode 114 over the gate dielectric layer 113 and spacers 116 .
- the gate dielectric layer 113 may be a dielectric material such as silicon oxide, silicon oxynitride, silicon nitride, an oxide, a nitrogen-containing oxide, a combination thereof and/or the like.
- the gate dielectric layer 113 may have a relative permittivity value greater than about 4.
- Other examples of such materials include aluminum oxide, lanthanum oxide, hafnium oxide, zirconium oxide, hafnium oxynitride, any combinations thereof and/or the like.
- the gate dielectric layer 113 may be formed by suitable deposition processes such as a plasma enhanced chemical vapor deposition (PECVD) process using tetraethoxysilane (TEOS) and oxygen as a precursor.
- PECVD plasma enhanced chemical vapor deposition
- TEOS tetraethoxysilane
- the gate dielectric layer 113 may be of a thickness in a range from about 8 Angstroms to about 200 Angstroms.
- the gate electrode 114 may comprise a conductive material, such as a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), doped poly-crystalline silicon, other conductive materials, combinations thereof and/or the like.
- a metal e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium
- a metal silicide e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide
- a metal nitride e.g., titanium nitride, tantalum nitride
- the gate electrode 114 may be formed by depositing doped or undoped poly-silicon by low-pressure chemical vapor deposition (LPCVD) to a thickness in the range of about 400 Angstroms to about 2,400 Angstroms.
- LPCVD low-pressure chemical vapor deposition
- the spacers 116 may be formed by blanket depositing one or more spacer layers (not shown) over the gate electrode 114 and the substrate 102 .
- the spacers 116 may comprise suitable dielectric materials such as SiN, oxynitride, SiC, SiON, oxide and/or the like.
- the spacers 116 may be formed by commonly used techniques such as chemical vapor deposition (CVD), PECVD, sputtering and/or the like.
- the first and second drain/source regions 106 and 108 may be formed in the substrate 102 on opposing sides of the gate dielectric layer 113 .
- the first and second drain/source regions 106 and 108 may be formed by implanting appropriate p-type dopants such as boron, gallium, indium and/or the like.
- the first and second drain/source regions 106 and 108 may be formed by implanting appropriate n-type dopants such as phosphorous, arsenic and/or the like.
- the isolation regions 104 may be shallow trench isolation (STI) regions.
- the STI regions may be formed by etching the substrate 102 to form a trench and filling the trench with a dielectric material as is known in the art.
- the isolation regions 104 may be filled with a dielectric material such as an oxide material, a high-density plasma (HDP) oxide and/or the like.
- a planarization process such as a chemical mechanical planarization (CMP) process may be applied to the top surface so that the excess dielectric material may be removed as a result.
- CMP chemical mechanical planarization
- the dielectric layer 112 is formed on top of the substrate 102 .
- the dielectric layer 112 may be formed, for example, of a low-K dielectric material, such as silicon oxide.
- the dielectric layer 112 may be formed by any suitable method known in the art, such as spinning, CVD and PECVD. It should also be noted that one skilled in the art will recognize while FIG. 1 illustrates a single dielectric layer, the dielectric layer 112 may comprise a plurality of dielectric layers.
- the contact plug 117 is formed over the first drain/source region 106 .
- the contact plug 119 is formed over the second drain/source region 108 .
- the contact plug 118 is formed over the gate electrode 114 .
- the contact plugs 117 , 118 and 119 may be formed by using photolithography techniques to deposit and pattern a photoresist material (not shown) on the dielectric layer 112 . Portions of the photoresist are exposed according to the location and shape of the contact plugs (e.g., contact plug 118 ).
- An etching process such as an anisotropic dry etch process, may be used to create three openings in the dielectric layer 112 .
- a conductive material is then filled in the openings.
- the conductive material may be deposited by using CVD, plasma vapor deposition (PVD), atomic layer deposition (ALD) and/or the like.
- the conductive material is deposited in the contact plug openings. Excess portions of the conductive material are removed from the top surface of the dielectric layer 112 by using a planarization process such as CMP.
- the conductive material may be copper, tungsten, aluminum, silver, titanium, titanium nitride, tantalum and any combinations thereof and/or the like.
- a first dielectric layer 201 is formed over the dielectric layer 112 .
- the first dielectric layer 201 is part of a first metallization layer 205 .
- a second dielectric layer 216 is formed over the first dielectric layer 201 .
- the second dielectric layer 216 is part of a second metallization layer 215 .
- FIG. 1 shows one metallization layer (e.g., the second metallization layer 215 ) formed over the first metallization layer 205
- more inter-metal dielectric layers (not shown) and the associated metal lines and vias (not shown) may be formed over the metallization layer 215 .
- the additional layers may be formed by alternating layers of dielectric (e.g., extremely low-k dielectric material) and conductive materials (e.g., copper).
- the metal lines 212 , 218 , 220 and 224 are formed in the second metallization layer 215 .
- the metal lines 220 and 224 are of a rounded top surface and two rounded corners. More particularly, the metal line 220 comprises a first sidewall and a second sidewall. As shown in FIG. 1 , both sidewalls of the metal line 220 are an inclined slope. A first rounded corner is between the first sidewall and the rounded top surface of the metal line 220 . The second rounded corner is between the second sidewall and the rounded top surface of the metal line 220 .
- the shape of the metal line 224 is similar to that of the metal line 220 , and hence is not discussed again to avoid repetition.
- FIG. 1 there may be air gaps formed in the second metallization layer 215 .
- a first air gap 232 is formed between the metal line 220 and metal line 224 .
- a second air gap 234 is formed between the metal line 224 and the metal line 218 .
- the top surfaces of the first air gap 232 and the second air gap 234 are ideally of a teardrop shape as shown in FIG. 1 .
- the detailed structure and formation process of the air gaps 232 and 234 will be described below with respect to FIGS. 2-13 .
- FIG. 1 further illustrates the semiconductor device 100 comprises a via 214 and an etch stop layer 240 . Similar to metal lines 220 , 224 , 218 and 212 , the via 214 is embedded in the second metallization layer 215 . The via 214 is formed over the metal line 212 . The bottom surface of the via 214 is in direct contact with the top surface of the metal line 212 .
- FIGS. 2 to 13 illustrate intermediate steps of fabricating the semiconductor device shown in FIG. 1 in accordance with various embodiments of the present disclosure.
- FIG. 2 illustrates a cross sectional view of a dielectric layer in accordance with various embodiments of the present disclosure.
- the dielectric layer 216 may be formed of a low-K dielectric material such as fluorosilicate glass (FSG) and/or the like.
- the dielectric layer 216 may be formed by suitable deposition techniques such as PECVD techniques, high-density plasma chemical vapor deposition (HDPCVD) and/or the like. It should be noted other features of the semiconductor device 100 shown in FIG. 1 are omitted form FIG. 2 for clarity.
- FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a plurality of openings are formed in the dielectric layer in accordance with various embodiments.
- openings 302 , 304 , 306 and 308 are formed in the dielectric layer 216 .
- the openings 302 , 304 , 306 and 308 may be formed by any suitable semiconductor patterning techniques such as an etching process, a laser ablation process and/or the like.
- the openings 302 , 304 , 306 and 308 may be formed by using photolithography techniques to deposit and pattern a photoresist material (not shown) on the dielectric layer 216 .
- An etching process such as an anisotropic dry etch process, may be used to form the openings 302 , 304 , 306 and 308 in the dielectric layer 216 .
- FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after a conductive material is filled in the openings in accordance with various embodiments of the present disclosure.
- a seed layer (not shown) may be formed in each opening.
- the seed layer may be may be formed of copper, nickel, gold, any combination thereof and/or the like.
- the seed layer may be formed by suitable deposition techniques such as PVD, CVD and/or the like.
- the seed layer may have a thickness in a range from about 50 Angstroms to about 1,000 Angstroms.
- the seed layer may be alloyed with a material that improves the adhesive properties of the seed layer so that it can act as an adhesion layer.
- the seed layer may be alloyed with a material such as manganese or aluminum, which will migrate to the interface between the seed layer and the barrier layer and will enhance the adhesion between these two layers.
- the alloying material may be introduced during formation of the seed layer.
- the alloying material may comprise no more than about 10% of the seed layer. It should be noted that other layers such as barrier layers, glue layers and/or the like may also be used depending on different applications and design needs.
- the conductive material may be copper, but can be any suitable conductive materials, such as copper alloys, aluminum, tungsten, titanium, silver, any combinations thereof and/or the like.
- the conductive material may be formed by suitable fabrication techniques such as an electro-less plating process, CVD, electroplating and/or the like.
- FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a planarization process is performed to remove excess conductive materials in accordance with various embodiments of the present disclosure.
- the planarization process may be implemented by using suitable techniques such as grinding, polishing and/or chemical etching, a combination of etching and grinding techniques.
- FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a mask layer is formed over the dielectric layer in accordance with various embodiments of the present disclosure.
- the mask layer 602 may function as a hard mask during subsequent photolithography processes. Throughout the description, the mask layer 602 may be alternatively referred to as the hard mask layer 602 .
- FIG. 6 illustrates a single hard mask layer 602
- a multi-layer hard mask such as layers of silicon dioxide and silicon nitride, may also be used.
- other materials such as a metal, a metal nitride, a metal oxide, or the like, may be used.
- FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 after a patterning process is applied to a photoresist layer in accordance with various embodiments of the present disclosure.
- the photoresist layer 702 is formed over the hard mask layer 602 .
- the photoresist layer 702 may be formed of suitable photoresist materials such as polybenzoxazole (PBO), SU-8 photo-sensitive epoxy, film type polymer materials and/or the like.
- a patterning process is applied to the photoresist layer 702 .
- selective areas of the photoresist layer 702 are exposed to light (e.g., positive photoresist), or not exposed to light (e.g., negative photoresist) depending on the nature of the photoresist layer.
- the photoresist material over the metal lines 220 and 224 is removed.
- the patterning process of the photoresist layer 702 involves lithography operations, which are well known, and hence are not discussed in further detail herein.
- the exposed portion of the hard mask layer 602 shown in FIG. 7 may be etched through to expose the dielectric layer 216 as well as the top surfaces of the metal lines 220 and 224 as shown in FIG. 8 .
- portions of the dielectric layer 216 may be removed.
- the top surface of the exposed portion of the dielectric layer 216 is lower than the unexposed portion of the dielectric layer 216 .
- the removal process may result in a first dip 802 between the metal line 220 and the metal line 224 .
- the removal process may create a second dip 804 between the metal line 224 and the metal line 218 .
- the remaining photoresist layer 702 shown in FIG. 7 may be removed by using suitable photoresist stripping techniques such as chemical solvent cleaning, plasma ashing, dry stripping and/or the like.
- suitable photoresist stripping techniques such as chemical solvent cleaning, plasma ashing, dry stripping and/or the like.
- the photoresist stripping techniques are well known and hence are not discussed in further detail herein to avoid repetition.
- FIG. 9 illustrates a cross sectional view of the semiconductor device shown in FIG. 8 after an etch-back process is applied to the exposed dielectric layer in accordance with various embodiments of the present disclosure.
- a suitable etching process such as sputtering, a reactive ion etching (RIE) process and/or the like may be applied to the exposed dielectric layer 216 as well as the metal lines 220 and 224 .
- RIE reactive ion etching
- the etching process may comprise a gas including CxFx, Ar and/or the like.
- the gas flow of the etching process is in a range from about 1 sccm to about 100 sccm.
- the gas pressure of the etching process is less than 800 mTor.
- the power of the RF supply of the etching process is less than 3000 W.
- a plasma is created by ionizing a sputtering gas.
- the sputtering gas from the plasma bombards the exposed dielectric layer 216 as well as the exposed metal lines 220 and 224 .
- the upper portion of the exposed dielectric layer 216 has been removed to form a first opening 902 and a second opening 904 as shown in FIG. 9 .
- the plasma bombardment in the etching process may function as a reshaping process, which leads to rounded metal lines 220 and 224 .
- the rounded metal lines 220 and 224 are of a rounded top surface and two rounded corners.
- the shape of rounded metal line 220 is similar to the shape of the rounded metal line 224 . For simplicity, only the shape of the metal line 220 is described in detail herein.
- the rounded top surface of the metal line 220 is between the first rounded corner and second rounded corner of the metal line 220 .
- the first rounded corner of the metal line 220 may be of a first radius of curvature.
- the second rounded corner of the metal line 220 may be of a second radius of curvature.
- the rounded top surface of the metal line 220 may be of a third radius of curvature.
- the first radius may be approximately equal to the second radius.
- first radius, the second radius and the third radius of the metal line 220 may vary depending on different application needs. In other words, the values of the first radius, the second radius and the third radius are a matter of choice of design.
- One advantageous feature of having the fabrication step shown in FIG. 9 is the reshaping process of the metal lines 220 and 224 and the etch-back process of the dielectric layer 216 can be carried out in a single fabrication step. Such a single fabrication step helps to reduce the fabrication cost of the semiconductor device 100 .
- the rounded metal lines 220 and 224 may help to reduce the distance between two adjacent metal lines. Furthermore, the rounded corners of the metal lines 220 and 224 may help to reduce the electric field between metal lines 220 and 224 . Such reduced overlap and electric field may help to reduce the capacitive coupling between two adjacent metal lines (e.g., metal lines 220 and 224 ). Such reduced capacitive coupling may help to improve a variety of reliability performance characteristics such as breakdown voltage (VBD), time dependent dielectric breakdown (TDDB), lower leakage and/or the like.
- VDD breakdown voltage
- TDDB time dependent dielectric breakdown
- FIG. 10 illustrates a cross sectional view of the semiconductor device shown in FIG. 9 after a cleaning process and a hard mask removal process are applied to the semiconductor device in accordance with various embodiments of the present disclosure.
- a cleaning process may be employed to remove any remaining residues generated in the etching process shown in FIG. 9 .
- the remaining hard mask layer 602 shown in FIG. 9 may be removed using, for example, a wet etch process, a dry etch process or other suitable processes. In some embodiments, the remaining hard mask layer 602 is removed by a wet etch process.
- the wet etching process may be performed using an etchant comprising diluted hydrofluoric acid (dHF) and/or the like.
- FIG. 11 illustrates a cross sectional view of the semiconductor device shown in FIG. 10 after an etch stop layer is formed over the semiconductor device in accordance with various embodiments of the present disclosure.
- the etch stop layer 240 may be formed over the exposed portions of the semiconductor device as shown in FIG. 11 .
- the etch stop layer 240 may be a dielectric material such as such as silicon nitride, silicon oxynitride, silicon oxycarbide, silicon carbide, combinations thereof, and multi-layers thereof.
- the etch stop layer 240 may be formed using a suitable deposition process such as CVD, PECVD, ALD and/or the like.
- the etch stop layer 240 may be of a thickness in a range from about 300 Angstroms to about 1,500 Angstroms.
- FIG. 12 illustrates a cross sectional view of the semiconductor device shown in FIG. 11 after air gaps are formed in accordance with various embodiments of the present disclosure.
- a dielectric material may be deposited over the semiconductor device 100 through suitable deposition techniques such as a conformal deposition technique.
- the dielectric material may be the same as the material of the dielectric layer 216 .
- the newly added dielectric material and the existing material in the layer 216 may be collectively called as the dielectric layer 216 .
- the top surfaces of the air gaps 232 and 234 are of a teardrop shape. It should further be noted that the shape shown in FIG. 12 is selected purely for demonstration purposes and are not intended to limit the various embodiments of the present disclosure. For example, it is within the scope and spirit of the present disclosure for the air gaps 232 and 234 to comprise other shapes, such as, but no limited to oval, square, triangle and/or the like.
- One advantageous feature having the air gaps 232 and 234 shown in FIG. 12 is that the air in the air gaps 232 and 234 exhibits a permittivity approximately equal to 1. Such a low permittivity helps to further reduce the capacitive coupling between adjacent metal lines (e.g., metal lines 220 and 224 ). Such reduced capacitive coupling may help to improve reliability characteristics including VBD, TDDB, lower leakage and/or the like.
- FIG. 13 illustrates a cross sectional view of the air gaps in accordance with another embodiment of the present disclosure.
- the air gaps 1301 and 1303 shown FIG. 13 are similar to air gaps 232 and 234 shown in FIG. 12 except that some dielectric materials may fall through the narrow gaps between two adjacent metal lines during the dielectric deposition process.
- a first dielectric bottom layer 1302 is formed in the air gap 1301 .
- a second dielectric bottom layer 1304 is formed in the air gap 1303 .
- FIG. 14 illustrates a cross sectional view of the air gaps in accordance with yet another embodiment of the present disclosure.
- the air gaps 1401 and 1403 shown FIG. 14 are similar to air gaps 1301 and 1303 shown in FIG. 13 except that two dielectric sidewalls are formed in the air gaps 1401 and 1403 during the dielectric deposition process.
- dielectric sidewalls 1412 and 1414 are formed in the air gap 1403 .
- FIG. 15 illustrates a cross sectional view of the semiconductor device shown in FIG. 12 after a via is formed in accordance with various embodiments of the present disclosure.
- the via 214 is formed over the metal line 212 .
- the via 214 may be formed using a suitable semiconductor fabrication process. For example, a mask layer is deposited onto the surface of the dielectric layer 216 . An opening is formed through an etching process. A conductive material (such as tungsten or copper) is filled in the opening to form the via 214 .
- the via 214 may comprise other suitable conductive layers.
- the via 214 may include barrier layers, adhesive layers, multiple conductive layers and/or the like.
- FIG. 16 illustrates a top view of the semiconductor device shown in FIG. 15 in accordance with various embodiments of the present disclosure.
- Metal lines 220 and 224 are of rounded top surfaces.
- Metal lines 212 and 218 are of planar top surfaces.
- the air gap 232 is between metal line 220 and metal line 224 .
- the air gap 234 is between metal line 224 and metal line 218 .
- the via 214 is formed over the metal line 212 .
- FIG. 17 illustrates a top view of the semiconductor device shown in FIG. 15 in accordance with another embodiment of the present disclosure.
- the metal line 220 is of a rounded top surface.
- the metal line 224 comprises a rounded surface portion 1706 and a planar surface portion 1708 .
- the air gap 232 is between metal lines 220 and 224 .
- the air gap 234 is between the metal line 224 and metal line 218 .
- the via 214 is formed over the metal line 212 .
- FIG. 18 illustrates a flow chart of a method for forming the semiconductor device shown in FIG. 1 in accordance with various embodiments of the present disclosure.
- This flowchart is merely an example, which should not unduly limit the scope of the claims.
- One of ordinary skill in the art would recognize many variations, alternatives, and modifications. For example, various step as illustrated in FIG. 18 may added, removed, replaced, rearranged and repeated.
- a plurality of metal lines may be formed in a metallization layer over a substrate.
- a CMP process is applied to the excess material until the top surfaces of the metal lines are substantially level with the top surface of the metallization layer.
- a hard mask layer is formed over the metallization layer.
- the hard mask layer is patterned to expose the top surfaces of two metal lines in a non-via landing region.
- a suitable dielectric etch-back process such as a RIE process is applied to the exposed portion of the metallization layer.
- the plasma bombardment in the dielectric etch-back process knocks off some materials from the exposed surface of the metal lines in the non-via landing region, thereby forming two rounded metal lines.
- the dielectric etch-back process also removes the dielectric material between two rounded metal lines during the same fabrication step.
- two air gaps are formed through depositing additional dielectric materials over the rounded metal lines.
- a via is formed over a metal line in a via landing region.
- an apparatus comprises a first conductive line over a substrate, the first conductive line having a first portion with a first cross sectional shape including a first rounded top surface, a first rounded corner between a first sidewall of the first conductive line and the first rounded top surface and a second rounded corner between a second sidewall of the first conductive line and the first rounded top surface.
- a method comprises forming a first conductive line and a second conductive line in a dielectric layer over a substrate, each having a planar top surface, applying an etch-back process to the dielectric layer until a dielectric portion between the first conductive line and the second conductive has been removed and the first conductive line and the second conductive line have respective cross sectional shapes including a rounded surface and two rounded corners and depositing a dielectric layer over the substrate, while leaving a first air gap between the first conductive line and the second conductive line.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- High Energy & Nuclear Physics (AREA)
- Chemical & Material Sciences (AREA)
- Toxicology (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Health & Medical Sciences (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The semiconductor industry has experienced rapid growth due to continuous improvements in the integration density of a variety of electronic components (e.g., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more components to be integrated into a given area. As the demand for even smaller electronic devices has grown recently, there has grown a need for smaller and more creative packaging techniques of semiconductor dies.
- As semiconductor technologies evolve, wafer-level chip scale package structures have emerged as an effective alternative to further reduce the physical size of semiconductor devices. In a wafer-level chip scale package structure, active devices such as transistors and the like are formed at the top surface of a substrate of the wafer-level chip scale package structure. A variety of metallization layers comprising interconnect structures are formed over the substrate. Interconnection structures of a semiconductor device may comprise a plurality of lateral interconnections such as metal lines and a plurality of vertical interconnections such as vias, plugs and/or the like. The metal lines of the metallization layers are separated by dielectric layers. Trenches and vias are formed in the dielectric layers to provide an electrical connection between metal lines. Various active circuits of a semiconductor device may be coupled to external circuits through a variety of conductive channels formed by the vertical and lateral interconnections.
- The metal lines and vias may be formed of copper. In order to prevent interference such as capacitive coupling between two adjacent metal lines from having an impact on the overall performance of the semiconductor device, low-K dielectric materials may be filled between adjacent metal lines. The low-K dielectric materials may be of a dielectric constant approximately equal to and less than 4.0. Such low-K dielectric materials help to reduce the capacitive coupling between two adjacent metal lines so as to improve the overall performance characteristics of the semiconductor device.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 illustrates a cross sectional view of a semiconductor device in accordance with various embodiments of the present disclosure; -
FIG. 2 illustrates a cross sectional view of a dielectric layer in accordance with various embodiments of the present disclosure; -
FIG. 3 illustrates a cross sectional view of the semiconductor device shown inFIG. 2 after a plurality of openings are formed in the dielectric layer in accordance with various embodiments; -
FIG. 4 illustrates a cross sectional view of the semiconductor device shown inFIG. 3 after a conductive material is filled in the openings in accordance with various embodiments of the present disclosure; -
FIG. 5 illustrates a cross sectional view of the semiconductor device shown inFIG. 4 after a planarization process is performed to remove excess conductive materials in accordance with various embodiments of the present disclosure; -
FIG. 6 illustrates a cross sectional view of the semiconductor device shown inFIG. 5 after a mask layer is formed over the dielectric layer in accordance with various embodiments of the present disclosure; -
FIG. 7 illustrates a cross sectional view of the semiconductor device shown inFIG. 6 after a patterning process is applied to a photoresist layer in accordance with various embodiments of the present disclosure; -
FIG. 8 illustrates a cross sectional view of the semiconductor device shown inFIG. 7 after a hard mask removal process is applied to the hard mask layer in accordance with various embodiments of the present disclosure; -
FIG. 9 illustrates a cross sectional view of the semiconductor device shown inFIG. 8 after an etch-back process is applied to the exposed dielectric layer in accordance with various embodiments of the present disclosure; -
FIG. 10 illustrates a cross sectional view of the semiconductor device shown inFIG. 9 after a cleaning process and a hard mask removal process are applied to the semiconductor device in accordance with various embodiments of the present disclosure; -
FIG. 11 illustrates a cross sectional view of the semiconductor device shown inFIG. 10 after an etch stop layer is formed over the semiconductor device in accordance with various embodiments of the present disclosure; -
FIG. 12 illustrates a cross sectional view of the semiconductor device shown inFIG. 11 after air gaps are formed in accordance with various embodiments of the present disclosure; -
FIG. 13 illustrates a cross sectional view of the air gaps in accordance with another embodiment of the present disclosure; -
FIG. 14 illustrates a cross sectional view of the air gaps in accordance with yet another embodiment of the present disclosure; -
FIG. 15 illustrates a cross sectional view of the semiconductor device shown inFIG. 12 after a via is formed in accordance with various embodiments of the present disclosure; -
FIG. 16 illustrates a top view of the semiconductor device shown inFIG. 15 in accordance with various embodiments of the present disclosure; -
FIG. 17 illustrates a top view of the semiconductor device shown inFIG. 15 in accordance with another embodiment of the present disclosure; and -
FIG. 18 illustrates a flow chart of a method for forming the semiconductor device shown inFIG. 1 in accordance with various embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
-
FIG. 1 illustrates a cross sectional view of a semiconductor device in accordance with various embodiments of the present disclosure. Thesemiconductor device 100 includes atransistor device 200, which is formed in asubstrate 102 and a plurality of interconnect structures formed over thesubstrate 102. - The
substrate 102 may be formed of silicon, although it may also be formed of other group III, group IV, and/or group V elements, such as silicon, germanium, gallium, arsenic, and combinations thereof. Thesubstrate 102 may also be in the form of silicon-on-insulator (SOI). The SOI substrate may comprise a layer of a semiconductor material (e.g., silicon, germanium and/or the like) formed over an insulator layer (e.g., buried oxide or the like), which is formed in a silicon substrate. In addition, other substrates that may be used include multi-layered substrates, gradient substrates, hybrid orientation substrates and/or the like. - The
substrate 102 may further comprise a variety of electrical circuits such as metal oxide semiconductor (MOS) transistors (e.g., transistor device 200) and the associated contact plugs (e.g., contact plug 118). The electrical circuits formed on thesubstrate 102 may be any type of circuitry suitable for a particular application. In accordance with an embodiment, the electrical circuits may include various n-type metal-oxide semiconductor (NMOS) and/or p-type metal-oxide semiconductor (PMOS) devices such as transistors, capacitors, resistors, diodes, photo-diodes, fuses and/or the like. The electrical circuits may be interconnected to perform one or more functions. The functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry and/or the like. One of ordinary skill in the art will appreciate that the above examples are provided for illustrative purposes only and are not intended to limit the various embodiments to any particular applications. - As shown in
FIG. 1 , thetransistor device 200 includes a first drain/source region 106 and a second drain/source region 108. The first drain/source region 106 and the second drain/source region 108 are formed on opposite sides of a gate structure of thetransistor device 200. The gate structure is formed in adielectric layer 112 and over thesubstrate 102. The gate structure may comprise a gatedielectric layer 113, agate electrode 114 over the gatedielectric layer 113 andspacers 116. - The gate
dielectric layer 113 may be a dielectric material such as silicon oxide, silicon oxynitride, silicon nitride, an oxide, a nitrogen-containing oxide, a combination thereof and/or the like. The gatedielectric layer 113 may have a relative permittivity value greater than about 4. Other examples of such materials include aluminum oxide, lanthanum oxide, hafnium oxide, zirconium oxide, hafnium oxynitride, any combinations thereof and/or the like. In an embodiment in which the gatedielectric layer 113 comprises an oxide layer, the gatedielectric layer 113 may be formed by suitable deposition processes such as a plasma enhanced chemical vapor deposition (PECVD) process using tetraethoxysilane (TEOS) and oxygen as a precursor. In accordance with an embodiment, the gatedielectric layer 113 may be of a thickness in a range from about 8 Angstroms to about 200 Angstroms. - The
gate electrode 114 may comprise a conductive material, such as a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), doped poly-crystalline silicon, other conductive materials, combinations thereof and/or the like. In an embodiment in which thegate electrode 114 is formed of poly-silicon, thegate electrode 114 may be formed by depositing doped or undoped poly-silicon by low-pressure chemical vapor deposition (LPCVD) to a thickness in the range of about 400 Angstroms to about 2,400 Angstroms. - The
spacers 116 may be formed by blanket depositing one or more spacer layers (not shown) over thegate electrode 114 and thesubstrate 102. Thespacers 116 may comprise suitable dielectric materials such as SiN, oxynitride, SiC, SiON, oxide and/or the like. Thespacers 116 may be formed by commonly used techniques such as chemical vapor deposition (CVD), PECVD, sputtering and/or the like. - The first and second drain/
source regions substrate 102 on opposing sides of thegate dielectric layer 113. In an embodiment in which thesubstrate 102 is an n-type substrate, the first and second drain/source regions substrate 102 is a p-type substrate, the first and second drain/source regions - As shown in
FIG. 1 , there may be two isolation regions formed on opposite sides of thetransistor device 200. Theisolation regions 104 may be shallow trench isolation (STI) regions. The STI regions may be formed by etching thesubstrate 102 to form a trench and filling the trench with a dielectric material as is known in the art. For example, theisolation regions 104 may be filled with a dielectric material such as an oxide material, a high-density plasma (HDP) oxide and/or the like. A planarization process such as a chemical mechanical planarization (CMP) process may be applied to the top surface so that the excess dielectric material may be removed as a result. - The
dielectric layer 112 is formed on top of thesubstrate 102. Thedielectric layer 112 may be formed, for example, of a low-K dielectric material, such as silicon oxide. Thedielectric layer 112 may be formed by any suitable method known in the art, such as spinning, CVD and PECVD. It should also be noted that one skilled in the art will recognize whileFIG. 1 illustrates a single dielectric layer, thedielectric layer 112 may comprise a plurality of dielectric layers. - As shown in
FIG. 1 , there may be three contact plugs 117, 118 and 119 formed in thedielectric layer 112. Thecontact plug 117 is formed over the first drain/source region 106. Thecontact plug 119 is formed over the second drain/source region 108. Thecontact plug 118 is formed over thegate electrode 114. These three contact plugs are used to provide an electrical connection between thetransistor device 200 and the interconnect structures formed over thedielectric layer 112. - The contact plugs 117, 118 and 119 may be formed by using photolithography techniques to deposit and pattern a photoresist material (not shown) on the
dielectric layer 112. Portions of the photoresist are exposed according to the location and shape of the contact plugs (e.g., contact plug 118). An etching process, such as an anisotropic dry etch process, may be used to create three openings in thedielectric layer 112. - A conductive material is then filled in the openings. The conductive material may be deposited by using CVD, plasma vapor deposition (PVD), atomic layer deposition (ALD) and/or the like. The conductive material is deposited in the contact plug openings. Excess portions of the conductive material are removed from the top surface of the
dielectric layer 112 by using a planarization process such as CMP. The conductive material may be copper, tungsten, aluminum, silver, titanium, titanium nitride, tantalum and any combinations thereof and/or the like. - A
first dielectric layer 201 is formed over thedielectric layer 112. In some embodiments, thefirst dielectric layer 201 is part of afirst metallization layer 205. As shown inFIG. 1 , there may be onemetal line 203 formed in thefirst metallization layer 205. Asecond dielectric layer 216 is formed over thefirst dielectric layer 201. Thesecond dielectric layer 216 is part of asecond metallization layer 215. - While
FIG. 1 shows one metallization layer (e.g., the second metallization layer 215) formed over thefirst metallization layer 205, one skilled in the art will recognize that more inter-metal dielectric layers (not shown) and the associated metal lines and vias (not shown) may be formed over themetallization layer 215. In particular, the additional layers may be formed by alternating layers of dielectric (e.g., extremely low-k dielectric material) and conductive materials (e.g., copper). - The
metal lines second metallization layer 215. Themetal lines metal line 220 comprises a first sidewall and a second sidewall. As shown inFIG. 1 , both sidewalls of themetal line 220 are an inclined slope. A first rounded corner is between the first sidewall and the rounded top surface of themetal line 220. The second rounded corner is between the second sidewall and the rounded top surface of themetal line 220. The shape of themetal line 224 is similar to that of themetal line 220, and hence is not discussed again to avoid repetition. - As shown in
FIG. 1 , there may be air gaps formed in thesecond metallization layer 215. Afirst air gap 232 is formed between themetal line 220 andmetal line 224. Asecond air gap 234 is formed between themetal line 224 and themetal line 218. The top surfaces of thefirst air gap 232 and thesecond air gap 234 are ideally of a teardrop shape as shown inFIG. 1 . The detailed structure and formation process of theair gaps FIGS. 2-13 . -
FIG. 1 further illustrates thesemiconductor device 100 comprises a via 214 and anetch stop layer 240. Similar tometal lines second metallization layer 215. The via 214 is formed over themetal line 212. The bottom surface of thevia 214 is in direct contact with the top surface of themetal line 212. - In some embodiments, the
metal lines -
FIGS. 2 to 13 illustrate intermediate steps of fabricating the semiconductor device shown inFIG. 1 in accordance with various embodiments of the present disclosure.FIG. 2 illustrates a cross sectional view of a dielectric layer in accordance with various embodiments of the present disclosure. Thedielectric layer 216 may be formed of a low-K dielectric material such as fluorosilicate glass (FSG) and/or the like. Thedielectric layer 216 may be formed by suitable deposition techniques such as PECVD techniques, high-density plasma chemical vapor deposition (HDPCVD) and/or the like. It should be noted other features of thesemiconductor device 100 shown inFIG. 1 are omitted formFIG. 2 for clarity. -
FIG. 3 illustrates a cross sectional view of the semiconductor device shown inFIG. 2 after a plurality of openings are formed in the dielectric layer in accordance with various embodiments. According to the location of the metal lines shown inFIG. 1 ,openings dielectric layer 216. Theopenings openings dielectric layer 216. Portions of the photoresist are exposed according to the location and shape of the metal lines shown inFIG. 1 . An etching process, such as an anisotropic dry etch process, may be used to form theopenings dielectric layer 216. -
FIG. 4 illustrates a cross sectional view of the semiconductor device shown inFIG. 3 after a conductive material is filled in the openings in accordance with various embodiments of the present disclosure. In some embodiments, a seed layer (not shown) may be formed in each opening. The seed layer may be may be formed of copper, nickel, gold, any combination thereof and/or the like. The seed layer may be formed by suitable deposition techniques such as PVD, CVD and/or the like. The seed layer may have a thickness in a range from about 50 Angstroms to about 1,000 Angstroms. - In addition, the seed layer may be alloyed with a material that improves the adhesive properties of the seed layer so that it can act as an adhesion layer. For example, the seed layer may be alloyed with a material such as manganese or aluminum, which will migrate to the interface between the seed layer and the barrier layer and will enhance the adhesion between these two layers. The alloying material may be introduced during formation of the seed layer. The alloying material may comprise no more than about 10% of the seed layer. It should be noted that other layers such as barrier layers, glue layers and/or the like may also be used depending on different applications and design needs.
- Once the seed layer is formed, a conductive material is then filled in the
openings -
FIG. 5 illustrates a cross sectional view of the semiconductor device shown inFIG. 4 after a planarization process is performed to remove excess conductive materials in accordance with various embodiments of the present disclosure. The planarization process may be implemented by using suitable techniques such as grinding, polishing and/or chemical etching, a combination of etching and grinding techniques. - In accordance with various embodiments, the planarization process may be implemented by using a CMP process. In the CMP process, a combination of etching materials and abrading materials are put into contact with the top surface of the semiconductor device and a grinding pad (not shown) is used to grind away excess conductive materials until the top surface of the
dielectric layer 216 is substantially level with the top surfaces of themetal lines - As shown in
FIG. 5 , after the CMP process finishes, each metal line (e.g., metal line 220) is of a planar surface, a first acute corner between a first sidewall and the planar surface, and a second acute corner between a second sidewall and the planar surface. In addition, the bottom surfaces of themetal lines FIG. 5 . Likewise, the top surfaces of themetal lines -
FIG. 6 illustrates a cross sectional view of the semiconductor device shown inFIG. 5 after a mask layer is formed over the dielectric layer in accordance with various embodiments of the present disclosure. Themask layer 602 may function as a hard mask during subsequent photolithography processes. Throughout the description, themask layer 602 may be alternatively referred to as thehard mask layer 602. - In some embodiments, the
hard mask layer 602 may be formed of suitable materials such as an oxide including TEOS and/or the like. In alternative embodiments, thehard mask layer 602 may be formed of a nitride such as silicon oxide, silicon oxynitride, silicon nitride and/or the like. - The
hard mask layer 602 may be formed by suitable semiconductor fabrication techniques such as LPCVD, PECVD and/or the like. Thehard mask layer 602 may be of a thickness in a range from about 200 Angstroms to about 1400 Angstroms. - It should be noted while
FIG. 6 illustrates a singlehard mask layer 602, one of ordinary skill in the art would recognize many variations, alternatives, and modifications. For example, a multi-layer hard mask, such as layers of silicon dioxide and silicon nitride, may also be used. Furthermore, other materials, such as a metal, a metal nitride, a metal oxide, or the like, may be used. -
FIG. 7 illustrates a cross sectional view of the semiconductor device shown inFIG. 6 after a patterning process is applied to a photoresist layer in accordance with various embodiments of the present disclosure. Thephotoresist layer 702 is formed over thehard mask layer 602. Thephotoresist layer 702 may be formed of suitable photoresist materials such as polybenzoxazole (PBO), SU-8 photo-sensitive epoxy, film type polymer materials and/or the like. - The
photoresist layer 702 may be formed by suitable fabrication techniques such as spin coating and/or the like. It should also be noted whileFIG. 7 illustrates asingle photoresist layer 702, one skilled in the art will recognize there may be many alternatives, variations and modifications. For example, thephotoresist layer 702 may comprise a plurality of photoresist layers. - The top surface of the
hard mask layer 602 may be divided into two regions, namely a via landing region and a non-via landing region. The via landing region is over themetal lines metal lines hard mask layer 602 during subsequent etching processes. - A patterning process is applied to the
photoresist layer 702. In consideration of the location of the via landing region, selective areas of thephotoresist layer 702 are exposed to light (e.g., positive photoresist), or not exposed to light (e.g., negative photoresist) depending on the nature of the photoresist layer. As a result, the photoresist material over themetal lines photoresist layer 702 involves lithography operations, which are well known, and hence are not discussed in further detail herein. -
FIG. 8 illustrates a cross sectional view of the semiconductor device shown inFIG. 7 after a hard mask removal process is applied to the hard mask layer in accordance with various embodiments of the present disclosure. The exposed portion of thehard mask layer 602 shown inFIG. 7 may be removed by using a suitable etching process such as wet-etching, dry-etching and/or the like. The detailed operations of either the dry etching process or the wet etching process are well known in the art, and hence are not discussed herein to avoid unnecessary repetition. - In some embodiments, the exposed portion of the
hard mask layer 602 shown inFIG. 7 may be etched through to expose thedielectric layer 216 as well as the top surfaces of themetal lines FIG. 8 . During the hard mask removal process, portions of thedielectric layer 216 may be removed. As shown inFIG. 8 , after the removal process finishes, the top surface of the exposed portion of thedielectric layer 216 is lower than the unexposed portion of thedielectric layer 216. In addition, the removal process may result in afirst dip 802 between themetal line 220 and themetal line 224. Likewise, the removal process may create asecond dip 804 between themetal line 224 and themetal line 218. - It should be noted that while
FIG. 8 shows the top surfaces of themetal lines metal lines metal lines metal lines metal lines - The remaining
photoresist layer 702 shown inFIG. 7 may be removed by using suitable photoresist stripping techniques such as chemical solvent cleaning, plasma ashing, dry stripping and/or the like. The photoresist stripping techniques are well known and hence are not discussed in further detail herein to avoid repetition. -
FIG. 9 illustrates a cross sectional view of the semiconductor device shown inFIG. 8 after an etch-back process is applied to the exposed dielectric layer in accordance with various embodiments of the present disclosure. In some embodiments, a suitable etching process such as sputtering, a reactive ion etching (RIE) process and/or the like may be applied to the exposeddielectric layer 216 as well as themetal lines - In some embodiments, the etching process may comprise a gas including CxFx, Ar and/or the like. The gas flow of the etching process is in a range from about 1 sccm to about 100 sccm. The gas pressure of the etching process is less than 800 mTor. The power of the RF supply of the etching process is less than 3000 W.
- In the etching process, a plasma is created by ionizing a sputtering gas. The sputtering gas from the plasma bombards the exposed
dielectric layer 216 as well as the exposedmetal lines dielectric layer 216 has been removed to form afirst opening 902 and asecond opening 904 as shown inFIG. 9 . Furthermore, the plasma bombardment in the etching process may function as a reshaping process, which leads to roundedmetal lines - As shown in
FIG. 9 , after the etching process finishes, therounded metal lines metal line 220 is similar to the shape of the roundedmetal line 224. For simplicity, only the shape of themetal line 220 is described in detail herein. - The rounded top surface of the
metal line 220 is between the first rounded corner and second rounded corner of themetal line 220. The first rounded corner of themetal line 220 may be of a first radius of curvature. The second rounded corner of themetal line 220 may be of a second radius of curvature. The rounded top surface of themetal line 220 may be of a third radius of curvature. In some embodiments, the first radius may be approximately equal to the second radius. - It should be noted that the first radius, the second radius and the third radius of the
metal line 220 may vary depending on different application needs. In other words, the values of the first radius, the second radius and the third radius are a matter of choice of design. - One advantageous feature of having the fabrication step shown in
FIG. 9 is the reshaping process of themetal lines dielectric layer 216 can be carried out in a single fabrication step. Such a single fabrication step helps to reduce the fabrication cost of thesemiconductor device 100. - Another advantageous feature of having the fabrication step shown in
FIG. 9 is that therounded metal lines metal lines metal lines metal lines 220 and 224). Such reduced capacitive coupling may help to improve a variety of reliability performance characteristics such as breakdown voltage (VBD), time dependent dielectric breakdown (TDDB), lower leakage and/or the like. -
FIG. 10 illustrates a cross sectional view of the semiconductor device shown inFIG. 9 after a cleaning process and a hard mask removal process are applied to the semiconductor device in accordance with various embodiments of the present disclosure. A cleaning process may be employed to remove any remaining residues generated in the etching process shown inFIG. 9 . - The remaining
hard mask layer 602 shown inFIG. 9 may be removed using, for example, a wet etch process, a dry etch process or other suitable processes. In some embodiments, the remaininghard mask layer 602 is removed by a wet etch process. The wet etching process may be performed using an etchant comprising diluted hydrofluoric acid (dHF) and/or the like. -
FIG. 11 illustrates a cross sectional view of the semiconductor device shown inFIG. 10 after an etch stop layer is formed over the semiconductor device in accordance with various embodiments of the present disclosure. Theetch stop layer 240 may be formed over the exposed portions of the semiconductor device as shown inFIG. 11 . Theetch stop layer 240 may be a dielectric material such as such as silicon nitride, silicon oxynitride, silicon oxycarbide, silicon carbide, combinations thereof, and multi-layers thereof. In some embodiments, theetch stop layer 240 may be formed using a suitable deposition process such as CVD, PECVD, ALD and/or the like. Theetch stop layer 240 may be of a thickness in a range from about 300 Angstroms to about 1,500 Angstroms. -
FIG. 12 illustrates a cross sectional view of the semiconductor device shown inFIG. 11 after air gaps are formed in accordance with various embodiments of the present disclosure. A dielectric material may be deposited over thesemiconductor device 100 through suitable deposition techniques such as a conformal deposition technique. The dielectric material may be the same as the material of thedielectric layer 216. Throughout the description, the newly added dielectric material and the existing material in thelayer 216 may be collectively called as thedielectric layer 216. - As shown in
FIG. 12 , after thedielectric layer 216 is deposited over the semiconductor device, twoair gaps FIG. 12 , the narrow gap width may result in overhangs formed in the upper portions of the gap. Such overhangs may prevent the dielectric material from filling the openings so thatair gaps FIG. 12 . - As shown in
FIG. 12 , the top surfaces of theair gaps FIG. 12 is selected purely for demonstration purposes and are not intended to limit the various embodiments of the present disclosure. For example, it is within the scope and spirit of the present disclosure for theair gaps - One advantageous feature having the
air gaps FIG. 12 is that the air in theair gaps metal lines 220 and 224). Such reduced capacitive coupling may help to improve reliability characteristics including VBD, TDDB, lower leakage and/or the like. -
FIG. 13 illustrates a cross sectional view of the air gaps in accordance with another embodiment of the present disclosure. Theair gaps FIG. 13 are similar toair gaps FIG. 12 except that some dielectric materials may fall through the narrow gaps between two adjacent metal lines during the dielectric deposition process. As a result, a firstdielectric bottom layer 1302 is formed in theair gap 1301. Likewise, a seconddielectric bottom layer 1304 is formed in theair gap 1303. -
FIG. 14 illustrates a cross sectional view of the air gaps in accordance with yet another embodiment of the present disclosure. Theair gaps FIG. 14 are similar toair gaps FIG. 13 except that two dielectric sidewalls are formed in theair gaps FIG. 14 , there may be twodielectric sidewalls air gap 1401. Likewise,dielectric sidewalls air gap 1403. -
FIG. 15 illustrates a cross sectional view of the semiconductor device shown inFIG. 12 after a via is formed in accordance with various embodiments of the present disclosure. The via 214 is formed over themetal line 212. The via 214 may be formed using a suitable semiconductor fabrication process. For example, a mask layer is deposited onto the surface of thedielectric layer 216. An opening is formed through an etching process. A conductive material (such as tungsten or copper) is filled in the opening to form the via 214. - It should be noted that other methods and materials that are known in the art could also be used to form the via 214. It should further be noted that the via 214 may comprise other suitable conductive layers. For example, the via 214 may include barrier layers, adhesive layers, multiple conductive layers and/or the like.
-
FIG. 16 illustrates a top view of the semiconductor device shown inFIG. 15 in accordance with various embodiments of the present disclosure.Metal lines Metal lines air gap 232 is betweenmetal line 220 andmetal line 224. Theair gap 234 is betweenmetal line 224 andmetal line 218. The via 214 is formed over themetal line 212. -
FIG. 17 illustrates a top view of the semiconductor device shown inFIG. 15 in accordance with another embodiment of the present disclosure. Themetal line 220 is of a rounded top surface. Themetal line 224 comprises arounded surface portion 1706 and aplanar surface portion 1708. As shown inFIG. 17 , theair gap 232 is betweenmetal lines air gap 234 is between themetal line 224 andmetal line 218. The via 214 is formed over themetal line 212. There may be a second via 264 formed over the planar surface portion of themetal line 224. -
FIG. 18 illustrates a flow chart of a method for forming the semiconductor device shown inFIG. 1 in accordance with various embodiments of the present disclosure. This flowchart is merely an example, which should not unduly limit the scope of the claims. One of ordinary skill in the art would recognize many variations, alternatives, and modifications. For example, various step as illustrated inFIG. 18 may added, removed, replaced, rearranged and repeated. - At
step 1802, a plurality of metal lines may be formed in a metallization layer over a substrate. Atstep 1804, a CMP process is applied to the excess material until the top surfaces of the metal lines are substantially level with the top surface of the metallization layer. - At
step 1806, a hard mask layer is formed over the metallization layer. The hard mask layer is patterned to expose the top surfaces of two metal lines in a non-via landing region. Atstep 1808, a suitable dielectric etch-back process such as a RIE process is applied to the exposed portion of the metallization layer. The plasma bombardment in the dielectric etch-back process knocks off some materials from the exposed surface of the metal lines in the non-via landing region, thereby forming two rounded metal lines. The dielectric etch-back process also removes the dielectric material between two rounded metal lines during the same fabrication step. - At
step 1812, two air gaps are formed through depositing additional dielectric materials over the rounded metal lines. Atstep 1814, a via is formed over a metal line in a via landing region. - In accordance with an embodiment, an apparatus comprises a first conductive line over a substrate, the first conductive line having a first portion with a first cross sectional shape including a first rounded top surface, a first rounded corner between a first sidewall of the first conductive line and the first rounded top surface and a second rounded corner between a second sidewall of the first conductive line and the first rounded top surface.
- The apparatus further comprises a second conductive line and a first air gap between sidewalls of the first conductive line and the second conductive line.
- In accordance with an embodiment, a device comprises a first rounded metal line in a metallization layer over a substrate, a second rounded metal line in the metallization layer, a first air gap between sidewalls of the first rounded metal line and the second metal line, a first metal line in the metallization layer, wherein a top surface of the first metal line is higher than a top surface of the second rounded metal line and a bottom surface of the first metal line is substantially level with a bottom surface of the second rounded metal line and a second air gap between sidewalls of the second rounded metal line and the first metal line.
- In accordance with an embodiment, a method comprises forming a first conductive line and a second conductive line in a dielectric layer over a substrate, each having a planar top surface, applying an etch-back process to the dielectric layer until a dielectric portion between the first conductive line and the second conductive has been removed and the first conductive line and the second conductive line have respective cross sectional shapes including a rounded surface and two rounded corners and depositing a dielectric layer over the substrate, while leaving a first air gap between the first conductive line and the second conductive line.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/334,929 US9583434B2 (en) | 2014-07-18 | 2014-07-18 | Metal line structure and method |
CN201410807978.9A CN105321925B (en) | 2014-07-18 | 2014-12-22 | metal wire structure and method |
US15/442,282 US10490500B2 (en) | 2014-07-18 | 2017-02-24 | Metal line structure and method |
US16/591,227 US11101216B2 (en) | 2014-07-18 | 2019-10-02 | Metal line structure and method |
US17/402,897 US12051646B2 (en) | 2014-07-18 | 2021-08-16 | Metal line structure and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/334,929 US9583434B2 (en) | 2014-07-18 | 2014-07-18 | Metal line structure and method |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/442,282 Division US10490500B2 (en) | 2014-07-18 | 2017-02-24 | Metal line structure and method |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160020168A1 true US20160020168A1 (en) | 2016-01-21 |
US9583434B2 US9583434B2 (en) | 2017-02-28 |
Family
ID=55075198
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/334,929 Active US9583434B2 (en) | 2014-07-18 | 2014-07-18 | Metal line structure and method |
US15/442,282 Active 2034-08-03 US10490500B2 (en) | 2014-07-18 | 2017-02-24 | Metal line structure and method |
US16/591,227 Active 2034-10-18 US11101216B2 (en) | 2014-07-18 | 2019-10-02 | Metal line structure and method |
US17/402,897 Active 2035-12-23 US12051646B2 (en) | 2014-07-18 | 2021-08-16 | Metal line structure and method |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/442,282 Active 2034-08-03 US10490500B2 (en) | 2014-07-18 | 2017-02-24 | Metal line structure and method |
US16/591,227 Active 2034-10-18 US11101216B2 (en) | 2014-07-18 | 2019-10-02 | Metal line structure and method |
US17/402,897 Active 2035-12-23 US12051646B2 (en) | 2014-07-18 | 2021-08-16 | Metal line structure and method |
Country Status (2)
Country | Link |
---|---|
US (4) | US9583434B2 (en) |
CN (1) | CN105321925B (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9666528B1 (en) * | 2016-02-23 | 2017-05-30 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
US20180174962A1 (en) * | 2014-12-30 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and manufacturing method thereof |
CN109494214A (en) * | 2017-09-11 | 2019-03-19 | 联华电子股份有限公司 | connection structure of semiconductor device and manufacturing method thereof |
US10551223B2 (en) | 2017-03-20 | 2020-02-04 | Tt Electronics Plc | Method and apparatus for configurable photodetector array patterning for optical encoders |
US10886932B2 (en) | 2018-09-11 | 2021-01-05 | Tt Electronics Plc | Method and apparatus for alignment adjustment of encoder systems |
US10991645B2 (en) * | 2018-07-03 | 2021-04-27 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
US11378422B2 (en) | 2018-11-05 | 2022-07-05 | Tt Electronics Plc | Method and apparatus for improved performance in encoder systems by configuring a detector array using a partition map and assigning weights to output currents of the detector array |
US20230070272A1 (en) * | 2021-09-08 | 2023-03-09 | Key Foundry Co., Ltd. | Semiconductor device with digital isolator capacitor and manufacturing method thereof |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11264272B2 (en) * | 2018-01-11 | 2022-03-01 | Sony Semiconductor Solutions Corporation | Semiconductor device and method for manufacturing the same, and electronic apparatus |
US11450608B2 (en) | 2020-08-07 | 2022-09-20 | Samsung Electronics Co., Ltd. | Integrated circuit devices including metal wires having etch stop layers on sidewalls thereof |
US11610833B2 (en) * | 2020-10-22 | 2023-03-21 | Nanya Technology Corporation | Conductive feature with non-uniform critical dimension and method of manufacturing the same |
US20220199516A1 (en) * | 2020-12-21 | 2022-06-23 | Intel Corporation | Metal lines patterned by bottom-up fill metallization for advanced integrated circuit structure fabrication |
US12249618B2 (en) | 2022-02-28 | 2025-03-11 | Analog Devices International Unlimited Company | Shaped metal edge for galvanic or capacitive isolator |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110198757A1 (en) * | 2010-02-18 | 2011-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure having an air-gap region and a method of manufacturing the same |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5641712A (en) * | 1995-08-07 | 1997-06-24 | Motorola, Inc. | Method and structure for reducing capacitance between interconnect lines |
JP3135052B2 (en) * | 1996-12-18 | 2001-02-13 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US6274483B1 (en) | 2000-01-18 | 2001-08-14 | Taiwan Semiconductor Manufacturing Company | Method to improve metal line adhesion by trench corner shape modification |
US6586842B1 (en) | 2001-02-28 | 2003-07-01 | Advanced Micro Devices, Inc. | Dual damascene integration scheme for preventing copper contamination of dielectric layer |
JP4751083B2 (en) * | 2005-03-25 | 2011-08-17 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US8141235B1 (en) * | 2006-06-09 | 2012-03-27 | Western Digital (Fremont), Llc | Method for manufacturing a perpendicular magnetic recording transducers |
JP2008294335A (en) * | 2007-05-28 | 2008-12-04 | Panasonic Corp | Manufacturing method of semiconductor device |
US20090121356A1 (en) * | 2007-11-12 | 2009-05-14 | Rohm Co., Ltd. | Semiconductor device and method of manufacturing semiconductor device |
JP2009123743A (en) * | 2007-11-12 | 2009-06-04 | Panasonic Corp | Manufacturing method of semiconductor device |
DE102008026134A1 (en) | 2008-05-30 | 2009-12-17 | Advanced Micro Devices, Inc., Sunnyvale | Microstructure device with a metallization structure with self-aligned air gaps between dense metal lines |
JP5882583B2 (en) * | 2010-02-04 | 2016-03-09 | 東京応化工業株式会社 | Silica-based film forming material for air gap formation and air gap forming method |
US8304906B2 (en) * | 2010-05-28 | 2012-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Partial air gap formation for providing interconnect isolation in integrated circuits |
JP5734757B2 (en) * | 2011-06-16 | 2015-06-17 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US9123727B2 (en) * | 2011-12-29 | 2015-09-01 | Intel Corporation | Airgap interconnect with hood layer and method of forming |
KR102154112B1 (en) * | 2013-08-01 | 2020-09-09 | 삼성전자주식회사 | a semiconductor device including metal interconnections and method for fabricating the same |
US9455178B2 (en) * | 2014-03-14 | 2016-09-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of semiconductor integrated circuit fabrication |
US9607881B2 (en) * | 2014-06-20 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Insulator void aspect ratio tuning by selective deposition |
US10748812B1 (en) * | 2019-02-26 | 2020-08-18 | International Business Machines Corporation | Air-gap containing metal interconnects |
-
2014
- 2014-07-18 US US14/334,929 patent/US9583434B2/en active Active
- 2014-12-22 CN CN201410807978.9A patent/CN105321925B/en active Active
-
2017
- 2017-02-24 US US15/442,282 patent/US10490500B2/en active Active
-
2019
- 2019-10-02 US US16/591,227 patent/US11101216B2/en active Active
-
2021
- 2021-08-16 US US17/402,897 patent/US12051646B2/en active Active
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110198757A1 (en) * | 2010-02-18 | 2011-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure having an air-gap region and a method of manufacturing the same |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10504833B2 (en) * | 2014-12-30 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and manufacturing method thereof |
US20180174962A1 (en) * | 2014-12-30 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and manufacturing method thereof |
US11694955B2 (en) | 2014-12-30 | 2023-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10978389B2 (en) | 2014-12-30 | 2021-04-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10083908B2 (en) * | 2016-02-23 | 2018-09-25 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
US9666528B1 (en) * | 2016-02-23 | 2017-05-30 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
US20170243822A1 (en) * | 2016-02-23 | 2017-08-24 | International Business Machines Corporation | Beol vertical fuse formed over air gap |
US10453793B2 (en) * | 2016-02-23 | 2019-10-22 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
US20170243821A1 (en) * | 2016-02-23 | 2017-08-24 | International Business Machines Corporation | Beol vertical fuse formed over air gap |
US9997454B2 (en) * | 2016-02-23 | 2018-06-12 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
US10546813B2 (en) * | 2016-02-23 | 2020-01-28 | International Business Machines Corporation | BEOL vertical fuse formed over air gap |
TWI691702B (en) * | 2017-03-20 | 2020-04-21 | 美商Tt電子公司 | Method and apparatus for configurable photodetector array patterning for optical encoders |
US10551223B2 (en) | 2017-03-20 | 2020-02-04 | Tt Electronics Plc | Method and apparatus for configurable photodetector array patterning for optical encoders |
CN109494214A (en) * | 2017-09-11 | 2019-03-19 | 联华电子股份有限公司 | connection structure of semiconductor device and manufacturing method thereof |
US10991645B2 (en) * | 2018-07-03 | 2021-04-27 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
US10886932B2 (en) | 2018-09-11 | 2021-01-05 | Tt Electronics Plc | Method and apparatus for alignment adjustment of encoder systems |
US11378422B2 (en) | 2018-11-05 | 2022-07-05 | Tt Electronics Plc | Method and apparatus for improved performance in encoder systems by configuring a detector array using a partition map and assigning weights to output currents of the detector array |
US20230070272A1 (en) * | 2021-09-08 | 2023-03-09 | Key Foundry Co., Ltd. | Semiconductor device with digital isolator capacitor and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20170162504A1 (en) | 2017-06-08 |
US11101216B2 (en) | 2021-08-24 |
US12051646B2 (en) | 2024-07-30 |
CN105321925A (en) | 2016-02-10 |
US10490500B2 (en) | 2019-11-26 |
US20200051914A1 (en) | 2020-02-13 |
US9583434B2 (en) | 2017-02-28 |
US20210375760A1 (en) | 2021-12-02 |
CN105321925B (en) | 2018-05-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US12051646B2 (en) | Metal line structure and method | |
US10840287B2 (en) | 3DIC interconnect apparatus and method | |
KR101748919B1 (en) | 3dic interconnect devices and methods of forming same | |
US10347729B2 (en) | Device for improving performance through gate cut last process | |
US11011419B2 (en) | Method for forming interconnect structure | |
US9130017B2 (en) | Methods for forming interconnect structures of integrated circuits | |
CN113658868B (en) | Semiconductor element and manufacturing method thereof | |
US9269668B2 (en) | Interconnect having air gaps and polymer wrapped conductive lines | |
US20150206902A1 (en) | Semiconductor device and method for forming the same | |
CN108183087B (en) | Method for forming stress reduction device | |
US9847296B2 (en) | Barrier layer and structure method | |
US10043824B2 (en) | Semiconductor device including a vacuum gap and method for manufacturing the same | |
US20200357765A1 (en) | Method of manufacturing semiconductor device | |
US9978607B2 (en) | Through via structure and method | |
US10573553B2 (en) | Semiconductor product and fabrication process |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAO, HSIANG-LUN;LIU, HSIANG-WEI;YANG, TAI-I;AND OTHERS;REEL/FRAME:033393/0429 Effective date: 20140711 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |