US20150194383A1 - Air gap forming techniques based on anodic alumina for interconnect structures - Google Patents
Air gap forming techniques based on anodic alumina for interconnect structures Download PDFInfo
- Publication number
- US20150194383A1 US20150194383A1 US14/151,158 US201414151158A US2015194383A1 US 20150194383 A1 US20150194383 A1 US 20150194383A1 US 201414151158 A US201414151158 A US 201414151158A US 2015194383 A1 US2015194383 A1 US 2015194383A1
- Authority
- US
- United States
- Prior art keywords
- dielectric layer
- layer
- alumina
- alumina dielectric
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02175—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
- H01L21/02178—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing aluminium, e.g. Al2O3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02258—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by anodic treatment, e.g. anodic oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76826—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by contacting the layer with gases, liquids or plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
- H01L23/53266—Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1005—Formation and after-treatment of dielectrics
- H01L2221/1042—Formation and after-treatment of dielectrics the dielectric comprising air gaps
- H01L2221/1047—Formation and after-treatment of dielectrics the dielectric comprising air gaps the air gaps being formed by pores in the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- IC designers utilize low-k dielectrics.
- One kind of low-k material is produced by creating large voids or pores in a dielectric. Voids can have a dielectric constant of nearly 1, thereby reducing the overall dielectric constant of the porous material by increasing the porosity of the material. Large pores, also referred to as air gaps, can provide an extremely low-k dielectric between the two conductive features.
- FIG. 1A illustrates a cross-sectional view of an interconnect structure in accordance with some embodiments.
- FIG. 1B illustrates a top view of the interconnect structure of FIG. 1A in accordance with some embodiments.
- FIG. 2 illustrates a flow diagram of a method of forming an air gap for interconnect structures in accordance with some embodiments.
- FIGS. 3 a - 3 i illustrate cross-sectional views of a semiconductor substrate showing a method of forming an air gap for interconnect structures in accordance with some embodiments.
- the existence of air gaps in low-k dielectrics can help to reduce an overall k value of the dielectrics.
- a porous anodic alumina dielectric layer for example, Al 2 O 3
- the alumina dielectric layer is initially formed with air-filled pores therein, and at least some of these air-filled pores are widened to form air gaps in the alumina dielectric layer. Because this alumina dielectric layer has a significant number of air gaps therein, it can provide a low-k value.
- the alumina dielectric layer can have an effective dielectric constant value is smaller than approximately 1.8.
- the strong mechanical strength of the alumina structure provides a relative strong dielectric layer on which interconnect layers and/or device features can be built.
- self-aligned alumina anodizing processes can be beneficial in that they limit the amount of alignment required at some stages in manufacturing.
- FIG. 1A illustrates a cross-sectional view 100 of some embodiments of an interconnect structure of a semiconductor device
- FIG. 1B shows a corresponding top view 150
- a first conductive layer 102 is over a semiconductor substrate (not shown).
- An alumina dielectric layer 112 is disposed over the first conductive layer 102 .
- the alumina dielectric layer 112 includes an alumina matrix 121 and a plurality of air gaps, for example, 122 .
- the air gaps are substantially perpendicular to a surface of the semiconductor substrate.
- a conductive body 108 is disposed in the alumina dielectric layer and electrically connects the first conductive layer 102 to a second conductive layer 130 over the alumina dielectric layer 112 .
- a bottom etch stop layer 104 is disposed between the first conductive layer 102 and the alumina dielectric layer 112 .
- Another top etch stop layer 128 can be disposed between the alumina dielectric layer 112 and the second conductive layer 130 .
- the first conductive layer 102 is an interconnecting metal layer that can be one of multiple metal layers of the interconnect structures. In some other embodiments, the first conductive layer 102 can be active regions of devices disposed over or in the semiconductor substrate. For example, the first conductive layer can be source/drain regions of a FET device.
- the second conductive layer can also be an interconnecting metal layer, or can be a bond pad, solder bump or some other conductive layer.
- average diameters of the plurality of air gaps for example, D 1 of the air gap 122 is approximately 9 nm.
- a volume density of the plurality of air gaps to the alumina dielectric layer can be larger than around 70%.
- the pores (e.g., 114 ) and air gaps (e.g., 122 ) can be columnar in that sidewalls of a given pore/air gap can extend substantially vertically between top and bottom surfaces of alumina dielectric layer 112 , where a given pore/air gap can have a substantially constant diameter between top and bottom surfaces of alumina dielectric layer 112 .
- Respective diameters of the plurality of pores are smaller than the respective diameters of the plurality of air gaps.
- a pore 114 that is substantially perpendicular to the surface of the semiconductor substrate is disposed in a lower portion of the alumina dielectric layer that is under a trench 110 disposed in an upper portion of the alumina dielectric layer with a diameter D 2 approximately 3 nm.
- the conductive body 108 can be a via as shown in FIG. 1 or a dual damascene structure similar to 308 shown in FIG. 3 i.
- the conductive body 108 couples a first metal line in the first conductive layer 102 and a second metal line in the second conductive layer 130 .
- the relative sizes of the air gaps (e.g., 122 ), pores (e.g., 114 ), and conductive bodies 108 , 110 illustrated in FIG. 1A-1B are merely illustrative and that the relative sizes of these features can vary widely from what is shown.
- FIG. 2 illustrates a flow diagram of some embodiments of a method of forming an air gap for interconnect structures.
- a bottom etch stop layer is formed over a semiconductor substrate.
- the semiconductor substrate may comprise any type of semiconductor material including a bulk silicon wafer, a binary compound substrate (e.g., GaAs wafer), or higher order compound substrates, with or without additional insulating or conducting layers formed thereover, among others.
- an aluminum (Al) layer is formed onto the bottom ESL.
- the Al layer has a thickness of from about 1000 ⁇ to about 10000 ⁇ .
- the Al layer can be deposited by physical vapor deposition (PVD).
- a selective portion of the Al layer is removed to form openings.
- the openings comprise some trenches which extend along a horizontal surface of the semiconductor and some vias which extend vertically through the Al layer.
- dual damascene structure is patterned during this step by via first, trench first or self-aligned process.
- the Al layer is anodized to obtain an alumina dielectric layer with a plurality of pores.
- preparation conditions for example, annealing to enhance grain size and to obtain homogeneous conditions for pore growth over large areas, or electropolishing to improve surface roughness are applied.
- an anodizing voltage of about 5 V is applied and a copper plate is applied over the Al layer as a cathode.
- An electrolyte solution may comprise Hydrogen peroxide (H 2 O 2 ), Phosphoric acid (H 3 PO 4 ) or Sulfuric Acid (H 2 SO 4 ) is applied.
- the anodizing process can be applied by more than one step of anodizing in different conditions with different electrolyte.
- a 1.8 M Sulfuric Acid (H 2 SO 4 ) aqua-solution is applied as an electrolyte.
- a temperature of around 5° C. is applied during anodizing.
- a substantially ordered plurality of pores with a diameter of about 3 nm is achieved.
- a barrier layer is formed substantially over a surface of the alumina dielectric layer without filling the pores.
- a conductive interconnect material for example, copper, is filled to the openings.
- CMP Chemical-Mechanical Polishing
- a cap layer is formed above the filled conductive interconnect material.
- the cap layer can help to protect the filled conductive interconnect material from subsequent chemical reaction processes.
- the plurality of pores are widened to form air gaps.
- a wet etching process comprising a wet etchant may be applied within a processing chamber held at a temperature of from approximately 0° C. to approximately 50° C.
- the wet etchant may comprise Phosphoric acid (H 3 PO 4 ) or Sulfuric Acid (H 2 SO 4 ).
- Diameters of the widened pores are related to but not limited to temperature, time of reaction and chemical concentration.
- the workpiece can be subjected to a 5% (by weight) H 3 PO 4 solution at 25° C. for approximately 5 minutes, which can widen pores to about 9 nm in diameter, on average.
- a top etch stop layer is formed over the alumina dielectric layer.
- a second conductive layer is formed over the top etch stop layer.
- FIGS. 3 a - 3 i illustrate some embodiments of cross-sectional views and corresponding top-sectional views of a semiconductor substrate showing a method of forming an air gap for interconnect structures.
- FIGS. 5-13 are described in relation to method 200 , it will be appreciated that the structures disclosed in FIGS. 3 a - 3 i are not limited to such a method.
- a bottom etch stop layer (ESL) 304 is formed over a semiconductor substrate and an aluminum (Al) layer 306 is formed onto the bottom ESL 304 .
- a previous layer 302 can be either a conductive layer or a dielectric layer formed previously.
- the openings comprise a trench 310 that does not extend through a bottom surface of the Al layer 306 and a via 308 that extends through the bottom surface of the Al layer 306 .
- a trench first, via first, or self-aligned dual damascene process is applied to form the openings that extend through the bottom surface of the Al layer 306 .
- the Al layer 306 is anodized to obtain an alumina dielectric layer 312 with a plurality of pores 314 .
- the plurality of pores 314 are substantially perpendicular to a surface of the semiconductor substrate.
- the Al layer 306 is anodized by applying an electric field substantially perpendicular to a surface of the semiconductor substrate.
- a part of the bottom ESL 320 that is under a bottom surface of the opening 308 is removed.
- the part 320 is kept during forming the openings to protect layers underneath from chemical reactions and is removed after anodizing.
- a barrier layer 324 for example, comprising Titanium (Ta), Titanium Nitride (TaN), Cobalt (Co) or their alloy is formed and/or a seed layer, for example, comprising copper, is formed substantially over a surface 330 of the alumina dielectric layer 312 without filling the pores.
- the barrier layer 324 remains substantially over the surface 330 of the alumina dielectric layer 312 .
- a conductive interconnect material 320 for example, copper, is used to fill the openings 308 and 310 .
- electro-plating can be used to fill the openings 308 , 310 with the conductive interconnect material 320 .
- a Chemical-Mechanical Polishing (CMP) process is applied to smooth surfaces and remove a top part that is not needed.
- a cap layer 326 for example, comprising Co cap and a silicide material, is formed above the filled conductive interconnect material 320 .
- the plurality of pores are widened to form air gaps 322 .
- a plurality of pores 314 are disposed underneath the trench 310 and are not widened.
- pores 314 under the trench 310 can have a first average diameter
- air gaps between trenches can have a second average diameter that is larger than the first average diameter.
- a top etch stop layer 328 is formed over the alumina dielectric layer 312 .
- a semiconductor device comprises a first conductive layer disposed over a semiconductor substrate and a second conductive layer disposed over the first conductive layer.
- An alumina dielectric layer is arranged between the first and second conductive layers to provide electrical isolation between the first and second conductive layers.
- the alumina dielectric layer includes an alumina matrix with a plurality of air gaps extending there through. The air gaps extend substantially perpendicular to a surface of the semiconductor substrate as they extend through the alumina matrix.
- the present disclosure relates to a method of forming an air gap for interconnect structures.
- the method comprises forming an aluminum (Al) layer over a semiconductor substrate, removing a selective portion of the Al layer to form openings, anodizing the Al layer to obtain an alumina dielectric layer with a plurality of pores substantially perpendicular to a surface of the semiconductor substrate, filling the openings with a conductive interconnect material, widening the pores to form air gaps and forming a top etch stop layer over the alumina dielectric layer.
- the present disclosure relates to a method of forming an air gap for interconnect structures.
- the method comprises forming an etch stop layer (ESL) over a semiconductor substrate, forming an aluminum (Al) layer onto the ESL, removing a selective portion of the Al layer to form openings, anodizing the Al layer to obtain an alumina dielectric layer with a plurality of pores substantially perpendicular to a surface of the semiconductor substrate, removing a part of the ESL layer that is under a bottom surface of the openings, filling the openings with a conductive interconnect material and widening the plurality of pores to form air gaps.
- ESL etch stop layer
- Al aluminum
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- As dimensions and feature sizes of semiconductor integrated circuits (ICs) are scaled down, the density of the elements forming the ICs is increased and the spacing between elements is reduced. Such spacing reductions are limited by light diffraction of photo-lithography, mask alignment, isolation and device performance among other factors. As the distance between any two adjacent conductive features decreases, the resulting capacitance increases, which will increase power consumption and time delay.
- To reduce parasitic capacitance and correspondingly improve device performance, IC designers utilize low-k dielectrics. One kind of low-k material is produced by creating large voids or pores in a dielectric. Voids can have a dielectric constant of nearly 1, thereby reducing the overall dielectric constant of the porous material by increasing the porosity of the material. Large pores, also referred to as air gaps, can provide an extremely low-k dielectric between the two conductive features.
-
FIG. 1A illustrates a cross-sectional view of an interconnect structure in accordance with some embodiments. -
FIG. 1B illustrates a top view of the interconnect structure ofFIG. 1A in accordance with some embodiments. -
FIG. 2 illustrates a flow diagram of a method of forming an air gap for interconnect structures in accordance with some embodiments. -
FIGS. 3 a-3 i illustrate cross-sectional views of a semiconductor substrate showing a method of forming an air gap for interconnect structures in accordance with some embodiments. - The description herein is made with reference to the drawings, wherein like reference numerals are generally utilized to refer to like elements throughout, and wherein the various structures are not necessarily drawn to scale. In the following description, for purposes of explanation, numerous specific details are set forth in order to facilitate understanding. It may be evident, however, to one skilled in the art, that one or more aspects described herein may be practiced with a lesser degree of these specific details. In other instances, known structures and devices are shown in block diagram form to facilitate understanding.
- The existence of air gaps in low-k dielectrics can help to reduce an overall k value of the dielectrics. However, it is challenging further reducing the k value by increasing the volume of a single air gap or the density of air gaps considering requirements for the mechanical strength and the photolithography accuracy. The present disclosure relates to interconnect structures where a porous anodic alumina dielectric layer (for example, Al2O3) is applied as a low-k material. The alumina dielectric layer is initially formed with air-filled pores therein, and at least some of these air-filled pores are widened to form air gaps in the alumina dielectric layer. Because this alumina dielectric layer has a significant number of air gaps therein, it can provide a low-k value. For example, in some embodiments, the alumina dielectric layer can have an effective dielectric constant value is smaller than approximately 1.8. At the same time, the strong mechanical strength of the alumina structure provides a relative strong dielectric layer on which interconnect layers and/or device features can be built. Further, in some embodiments, self-aligned alumina anodizing processes can be beneficial in that they limit the amount of alignment required at some stages in manufacturing.
-
FIG. 1A illustrates across-sectional view 100 of some embodiments of an interconnect structure of a semiconductor device, andFIG. 1B shows a correspondingtop view 150. A firstconductive layer 102 is over a semiconductor substrate (not shown). An aluminadielectric layer 112 is disposed over the firstconductive layer 102. The aluminadielectric layer 112 includes analumina matrix 121 and a plurality of air gaps, for example, 122. The air gaps are substantially perpendicular to a surface of the semiconductor substrate. Aconductive body 108 is disposed in the alumina dielectric layer and electrically connects the firstconductive layer 102 to a secondconductive layer 130 over the aluminadielectric layer 112. In some embodiments, a bottometch stop layer 104 is disposed between the firstconductive layer 102 and the aluminadielectric layer 112. Another topetch stop layer 128 can be disposed between the aluminadielectric layer 112 and the secondconductive layer 130. - In some embodiments, the first
conductive layer 102 is an interconnecting metal layer that can be one of multiple metal layers of the interconnect structures. In some other embodiments, the firstconductive layer 102 can be active regions of devices disposed over or in the semiconductor substrate. For example, the first conductive layer can be source/drain regions of a FET device. The second conductive layer can also be an interconnecting metal layer, or can be a bond pad, solder bump or some other conductive layer. - In some embodiments, average diameters of the plurality of air gaps, for example, D1 of the
air gap 122 is approximately 9 nm. A volume density of the plurality of air gaps to the alumina dielectric layer can be larger than around 70%. Notably, in some embodiments, there is a region in the aluminadielectric layer 112 where a plurality of pores (e.g., 114) is disposed. The pores (e.g., 114) and air gaps (e.g., 122) can be columnar in that sidewalls of a given pore/air gap can extend substantially vertically between top and bottom surfaces of aluminadielectric layer 112, where a given pore/air gap can have a substantially constant diameter between top and bottom surfaces of aluminadielectric layer 112. Respective diameters of the plurality of pores are smaller than the respective diameters of the plurality of air gaps. For example, apore 114 that is substantially perpendicular to the surface of the semiconductor substrate is disposed in a lower portion of the alumina dielectric layer that is under atrench 110 disposed in an upper portion of the alumina dielectric layer with a diameter D2 approximately 3 nm. Theconductive body 108 can be a via as shown inFIG. 1 or a dual damascene structure similar to 308 shown inFIG. 3 i. Theconductive body 108 couples a first metal line in the firstconductive layer 102 and a second metal line in the secondconductive layer 130. It will be appreciated that the relative sizes of the air gaps (e.g., 122), pores (e.g., 114), andconductive bodies FIG. 1A-1B are merely illustrative and that the relative sizes of these features can vary widely from what is shown. -
FIG. 2 illustrates a flow diagram of some embodiments of a method of forming an air gap for interconnect structures. - While disclosed methods (e.g., methods 200) are illustrated and described below as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. For example, some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments of the description herein. Further, one or more of the acts depicted herein may be carried out in one or more separate acts and/or phases.
- At 202, a bottom etch stop layer (ESL) is formed over a semiconductor substrate. The semiconductor substrate may comprise any type of semiconductor material including a bulk silicon wafer, a binary compound substrate (e.g., GaAs wafer), or higher order compound substrates, with or without additional insulating or conducting layers formed thereover, among others.
- At 204, an aluminum (Al) layer is formed onto the bottom ESL. In some embodiments, for example, the Al layer has a thickness of from about 1000 Å to about 10000 Å. The Al layer can be deposited by physical vapor deposition (PVD).
- At 206, a selective portion of the Al layer is removed to form openings. In some embodiments, the openings comprise some trenches which extend along a horizontal surface of the semiconductor and some vias which extend vertically through the Al layer. In some embodiments, dual damascene structure is patterned during this step by via first, trench first or self-aligned process.
- At 208, the Al layer is anodized to obtain an alumina dielectric layer with a plurality of pores. In some embodiments, preparation conditions, for example, annealing to enhance grain size and to obtain homogeneous conditions for pore growth over large areas, or electropolishing to improve surface roughness are applied. In some embodiments for example, an anodizing voltage of about 5 V is applied and a copper plate is applied over the Al layer as a cathode. An electrolyte solution may comprise Hydrogen peroxide (H2O2), Phosphoric acid (H3PO4) or Sulfuric Acid (H2SO4) is applied. The anodizing process can be applied by more than one step of anodizing in different conditions with different electrolyte. For example, a 1.8 M Sulfuric Acid (H2SO4) aqua-solution is applied as an electrolyte. A temperature of around 5° C. is applied during anodizing. A substantially ordered plurality of pores with a diameter of about 3 nm is achieved.
- At 210, a part of the bottom ESL that is under a bottom surface of the openings is removed.
- At 212, a barrier layer is formed substantially over a surface of the alumina dielectric layer without filling the pores.
- At 214, a conductive interconnect material, for example, copper, is filled to the openings.
- At 216, a Chemical-Mechanical Polishing (CMP) process is applied to smooth surfaces and remove a top part of the conductive interconnect material that is not needed.
- At 218, a cap layer is formed above the filled conductive interconnect material. The cap layer can help to protect the filled conductive interconnect material from subsequent chemical reaction processes.
- At 220, the plurality of pores are widened to form air gaps. In some embodiments, a wet etching process comprising a wet etchant may be applied within a processing chamber held at a temperature of from approximately 0° C. to approximately 50° C. For example, the wet etchant may comprise Phosphoric acid (H3PO4) or Sulfuric Acid (H2SO4). Diameters of the widened pores are related to but not limited to temperature, time of reaction and chemical concentration. For example, in some embodiments, the workpiece can be subjected to a 5% (by weight) H3PO4 solution at 25° C. for approximately 5 minutes, which can widen pores to about 9 nm in diameter, on average.
- At 222, a top etch stop layer is formed over the alumina dielectric layer.
- At 224, a second conductive layer is formed over the top etch stop layer.
-
FIGS. 3 a-3 i illustrate some embodiments of cross-sectional views and corresponding top-sectional views of a semiconductor substrate showing a method of forming an air gap for interconnect structures. AlthoughFIGS. 5-13 are described in relation tomethod 200, it will be appreciated that the structures disclosed inFIGS. 3 a-3 i are not limited to such a method. - As shown in
FIG. 3 a, a bottom etch stop layer (ESL) 304 is formed over a semiconductor substrate and an aluminum (Al)layer 306 is formed onto thebottom ESL 304. Aprevious layer 302 can be either a conductive layer or a dielectric layer formed previously. - As shown in
FIG. 3 b, a selective portion of theAl layer 306 is removed to form openings. In some embodiments, the openings comprise atrench 310 that does not extend through a bottom surface of theAl layer 306 and a via 308 that extends through the bottom surface of theAl layer 306. In some embodiments, a trench first, via first, or self-aligned dual damascene process is applied to form the openings that extend through the bottom surface of theAl layer 306. - As shown in
FIG. 3 c, theAl layer 306 is anodized to obtain analumina dielectric layer 312 with a plurality ofpores 314. Notably, the plurality ofpores 314 are substantially perpendicular to a surface of the semiconductor substrate. TheAl layer 306 is anodized by applying an electric field substantially perpendicular to a surface of the semiconductor substrate. - As shown in
FIG. 3 d, a part of thebottom ESL 320 that is under a bottom surface of theopening 308 is removed. Thepart 320 is kept during forming the openings to protect layers underneath from chemical reactions and is removed after anodizing. - As shown in
FIG. 3 e, abarrier layer 324, for example, comprising Titanium (Ta), Titanium Nitride (TaN), Cobalt (Co) or their alloy is formed and/or a seed layer, for example, comprising copper, is formed substantially over a surface 330 of thealumina dielectric layer 312 without filling the pores. Thebarrier layer 324 remains substantially over the surface 330 of thealumina dielectric layer 312. - As shown in
FIG. 3 f, aconductive interconnect material 320, for example, copper, is used to fill theopenings openings conductive interconnect material 320. A Chemical-Mechanical Polishing (CMP) process is applied to smooth surfaces and remove a top part that is not needed. - As shown in
FIG. 3 g, acap layer 326, for example, comprising Co cap and a silicide material, is formed above the filledconductive interconnect material 320. - As shown in
FIG. 3 h, the plurality of pores are widened to formair gaps 322. Notably, in some embodiments, a plurality ofpores 314 are disposed underneath thetrench 310 and are not widened. Thus, pores 314 under thetrench 310 can have a first average diameter, while air gaps between trenches can have a second average diameter that is larger than the first average diameter. - As shown in
FIG. 3 i, a topetch stop layer 328 is formed over thealumina dielectric layer 312. - It will be appreciated that while reference is made throughout this document to exemplary structures in discussing aspects of methodologies described herein, that those methodologies are not to be limited by the corresponding structures presented. Rather, the methodologies (and structures) are to be considered independent of one another and able to stand alone and be practiced without regard to any of the particular aspects depicted in the Figs. Additionally, layers described herein, can be formed in any suitable manner, such as with spin on, sputtering, growth and/or deposition techniques, etc.
- Also, equivalent alterations and/or modifications may occur to those skilled in the art based upon a reading and/or understanding of the specification and annexed drawings. The disclosure herein includes all such modifications and alterations and is generally not intended to be limited thereby. For example, although the figures provided herein, are illustrated and described to have a particular doping type, it will be appreciated that alternative doping types may be utilized as will be appreciated by one of ordinary skill in the art.
- In addition, while a particular feature or aspect may have been disclosed with respect to only one of several implementations, such feature or aspect may be combined with one or more other features and/or aspects of other implementations as may be desired. Furthermore, to the extent that the terms “includes”, “having”, “has”, “with”, and/or variants thereof are used herein, such terms are intended to be inclusive in meaning—like “comprising.” Also, “exemplary” is merely meant to mean an example, rather than the best. It is also to be appreciated that features, layers and/or elements depicted herein are illustrated with particular dimensions and/or orientations relative to one another for purposes of simplicity and ease of understanding, and that the actual dimensions and/or orientations may differ substantially from that illustrated herein.
- In some embodiments, a semiconductor device comprises a first conductive layer disposed over a semiconductor substrate and a second conductive layer disposed over the first conductive layer. An alumina dielectric layer is arranged between the first and second conductive layers to provide electrical isolation between the first and second conductive layers. The alumina dielectric layer includes an alumina matrix with a plurality of air gaps extending there through. The air gaps extend substantially perpendicular to a surface of the semiconductor substrate as they extend through the alumina matrix.
- In other embodiments, the present disclosure relates to a method of forming an air gap for interconnect structures. The method comprises forming an aluminum (Al) layer over a semiconductor substrate, removing a selective portion of the Al layer to form openings, anodizing the Al layer to obtain an alumina dielectric layer with a plurality of pores substantially perpendicular to a surface of the semiconductor substrate, filling the openings with a conductive interconnect material, widening the pores to form air gaps and forming a top etch stop layer over the alumina dielectric layer.
- In yet other embodiments, the present disclosure relates to a method of forming an air gap for interconnect structures. The method comprises forming an etch stop layer (ESL) over a semiconductor substrate, forming an aluminum (Al) layer onto the ESL, removing a selective portion of the Al layer to form openings, anodizing the Al layer to obtain an alumina dielectric layer with a plurality of pores substantially perpendicular to a surface of the semiconductor substrate, removing a part of the ESL layer that is under a bottom surface of the openings, filling the openings with a conductive interconnect material and widening the plurality of pores to form air gaps.
Claims (21)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/151,158 US9076790B1 (en) | 2014-01-09 | 2014-01-09 | Air gap forming techniques based on anodic alumina for interconnect structures |
DE102014119211.7A DE102014119211B4 (en) | 2014-01-09 | 2014-12-19 | ANODIC ALUMINUM OXIDE-BASED, AIR-PACKING TECHNIQUES FOR COMPOUND STRUCTURES AND METHODS THEREFOR |
TW103146008A TWI546845B (en) | 2014-01-09 | 2014-12-29 | Semiconductor device and method for forming the same |
US14/739,413 US9412652B2 (en) | 2014-01-09 | 2015-06-15 | Air gap forming techniques based on anodic alumina for interconnect structures |
US15/224,728 US9583383B2 (en) | 2014-01-09 | 2016-08-01 | Air gap forming techniques based on anodic alumina for interconnect structures |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/151,158 US9076790B1 (en) | 2014-01-09 | 2014-01-09 | Air gap forming techniques based on anodic alumina for interconnect structures |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/739,413 Division US9412652B2 (en) | 2014-01-09 | 2015-06-15 | Air gap forming techniques based on anodic alumina for interconnect structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US9076790B1 US9076790B1 (en) | 2015-07-07 |
US20150194383A1 true US20150194383A1 (en) | 2015-07-09 |
Family
ID=53443237
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/151,158 Expired - Fee Related US9076790B1 (en) | 2014-01-09 | 2014-01-09 | Air gap forming techniques based on anodic alumina for interconnect structures |
US14/739,413 Active US9412652B2 (en) | 2014-01-09 | 2015-06-15 | Air gap forming techniques based on anodic alumina for interconnect structures |
US15/224,728 Expired - Fee Related US9583383B2 (en) | 2014-01-09 | 2016-08-01 | Air gap forming techniques based on anodic alumina for interconnect structures |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/739,413 Active US9412652B2 (en) | 2014-01-09 | 2015-06-15 | Air gap forming techniques based on anodic alumina for interconnect structures |
US15/224,728 Expired - Fee Related US9583383B2 (en) | 2014-01-09 | 2016-08-01 | Air gap forming techniques based on anodic alumina for interconnect structures |
Country Status (3)
Country | Link |
---|---|
US (3) | US9076790B1 (en) |
DE (1) | DE102014119211B4 (en) |
TW (1) | TWI546845B (en) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9478491B1 (en) * | 2014-01-31 | 2016-10-25 | Altera Corporation | Integrated circuit package substrate with openings surrounding a conductive via |
US9449871B1 (en) * | 2015-11-18 | 2016-09-20 | International Business Machines Corporation | Hybrid airgap structure with oxide liner |
US9837485B2 (en) * | 2016-04-05 | 2017-12-05 | International Business Machines Corporation | High-density MIM capacitors |
EP3428955A1 (en) * | 2017-07-10 | 2019-01-16 | Murata Manufacturing Co., Ltd. | Substrates employing surface-area amplification, for use in fabricating capacitive elements and other devices |
JP6890668B2 (en) * | 2017-09-26 | 2021-06-18 | 富士フイルム株式会社 | Manufacturing method of metal-filled microstructure and insulating base material |
US10505111B1 (en) * | 2018-07-20 | 2019-12-10 | International Business Machines Corporation | Confined phase change memory with double air gap |
US10796949B2 (en) | 2018-10-19 | 2020-10-06 | International Business Machines Corporation | Airgap vias in electrical interconnects |
US11315903B2 (en) * | 2020-03-05 | 2022-04-26 | Nanya Technology Corporation | Semiconductor device with connecting structure and method for fabricating the same |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5387888A (en) * | 1992-04-03 | 1995-02-07 | Matsushita Electric Industrial Co., Ltd. | High frequency ceramic multi-layer substrate |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5470801A (en) * | 1993-06-28 | 1995-11-28 | Lsi Logic Corporation | Low dielectric constant insulation layer for integrated circuit structure and method of making same |
US6139713A (en) | 1996-08-26 | 2000-10-31 | Nippon Telegraph And Telephone Corporation | Method of manufacturing porous anodized alumina film |
US6506678B1 (en) * | 2000-05-19 | 2003-01-14 | Lsi Logic Corporation | Integrated circuit structures having low k porous aluminum oxide dielectric material separating aluminum lines, and method of making same |
ITTO20020670A1 (en) | 2002-07-26 | 2004-01-26 | Fiat Ricerche | LIGHT-EMITTING DEVICE INCLUDING POROUS ALUMINUM AND RELATED CONSTRUCTION PROCEDURE |
US7345296B2 (en) * | 2004-09-16 | 2008-03-18 | Atomate Corporation | Nanotube transistor and rectifying devices |
US20070118939A1 (en) | 2005-11-10 | 2007-05-24 | C.R.F. Societa Consortile Per Azioni | Anti-reflection nano-metric structure based on porous alumina and method for production thereof |
US8385046B2 (en) | 2006-11-01 | 2013-02-26 | The Arizona Board Regents | Nano scale digitated capacitor |
US9519082B2 (en) * | 2011-08-16 | 2016-12-13 | Mitsubishi Rayon Co., Ltd. | Microscopic roughness structure with protective film and method thereof |
US9312220B2 (en) * | 2013-03-12 | 2016-04-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for a low-K dielectric with pillar-type air-gaps |
-
2014
- 2014-01-09 US US14/151,158 patent/US9076790B1/en not_active Expired - Fee Related
- 2014-12-19 DE DE102014119211.7A patent/DE102014119211B4/en active Active
- 2014-12-29 TW TW103146008A patent/TWI546845B/en active
-
2015
- 2015-06-15 US US14/739,413 patent/US9412652B2/en active Active
-
2016
- 2016-08-01 US US15/224,728 patent/US9583383B2/en not_active Expired - Fee Related
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5387888A (en) * | 1992-04-03 | 1995-02-07 | Matsushita Electric Industrial Co., Ltd. | High frequency ceramic multi-layer substrate |
Also Published As
Publication number | Publication date |
---|---|
US20160343606A1 (en) | 2016-11-24 |
US9583383B2 (en) | 2017-02-28 |
US9076790B1 (en) | 2015-07-07 |
TW201539526A (en) | 2015-10-16 |
DE102014119211A1 (en) | 2015-07-09 |
DE102014119211B4 (en) | 2016-05-25 |
US20150279724A1 (en) | 2015-10-01 |
TWI546845B (en) | 2016-08-21 |
US9412652B2 (en) | 2016-08-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9076790B1 (en) | Air gap forming techniques based on anodic alumina for interconnect structures | |
US11842962B2 (en) | Interconnect structure with air-gaps | |
US9601409B2 (en) | Protruding contact for integrated chip | |
US11264328B2 (en) | Capping layer for improved deposition selectivity | |
US10062603B2 (en) | Air-gap scheme for BEOL process | |
US10037940B2 (en) | Reliable packaging and interconnect structures | |
US20160218033A1 (en) | Intermediate Layer for Copper Structuring and Methods of Formation Thereof | |
US8779589B2 (en) | Liner layers for metal interconnects | |
US10734444B1 (en) | Integrated circuits with integrated memory structures and capacitors and methods for fabricating the same | |
US11127784B2 (en) | Integrated circuits with embedded memory structures and methods for fabricating the same | |
CN116830256A (en) | Structure with through-substrate via and method of forming the same | |
WO2016058174A1 (en) | Barrier layer removal method and semiconductor structure forming method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, CHIA-TIEN;LIN, TIEN-LU;REEL/FRAME:031928/0866 Effective date: 20140106 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230707 |