US20140070377A1 - Compound semiconductor epitaxial structure and method for fabricating the same - Google Patents
Compound semiconductor epitaxial structure and method for fabricating the same Download PDFInfo
- Publication number
- US20140070377A1 US20140070377A1 US13/606,007 US201213606007A US2014070377A1 US 20140070377 A1 US20140070377 A1 US 20140070377A1 US 201213606007 A US201213606007 A US 201213606007A US 2014070377 A1 US2014070377 A1 US 2014070377A1
- Authority
- US
- United States
- Prior art keywords
- compound
- epitaxial layer
- layer
- gas
- linearly
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02639—Preparation of substrate for selective deposition
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/16—Controlling or regulating
- C30B25/165—Controlling or regulating the flow of the reactive gases
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B29/00—Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
- C30B29/10—Inorganic compounds or compositions
- C30B29/52—Alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02505—Layer structure consisting of more than two layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/0251—Graded layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/0257—Doping during depositing
- H01L21/02573—Conductivity type
- H01L21/02579—P-type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
Definitions
- the present invention relates to a semiconductor device and a method for fabricating the semiconductor device, and more particularly to a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure.
- compound semiconductor epitaxial structures are widely used in a variety of semiconductor applications.
- the compound semiconductor epitaxial structure may be used in the fabrication of a metal-oxide-semiconductor field-effect transistor (MOSFET).
- MOSFET metal-oxide-semiconductor field-effect transistor
- the lattice constant of the silicon germanium epitaxial material is larger than that of the monocrystalline silicon substrate, a compressive stress may be applied to the channel region between the source region and the drain region in order to enhance the carrier mobility.
- the silicon germanium epitaxial material is conventionally used to form a silicon germanium epitaxial structure.
- the silicon germanium epitaxial structure serves as the major component of the source/drain regions of the transistor in order to enhance the device performance of the semiconductor device.
- the present invention provides a method for fabricating a compound semiconductor epitaxial structure.
- the method includes the following steps. Firstly, a first compound epitaxial layer is formed on a substrate. Then, a continuous epitaxial deposition process is performed to form a second compound epitaxial layer on the first compound epitaxial layer, so that the second compound epitaxial layer has a linearly-decreased concentration gradient of metal. Afterwards, a semiconductor material layer is formed on the second compound epitaxial layer.
- the first compound epitaxial layer has a metal concentration greater than or equal to an initial concentration of the linearly-decreased concentration gradient of metal.
- the flow rate of a metal-containing reactive gas is controlled to be linearly decreased.
- the formation of the second compound epitaxial layer further comprises steps of keeping the flow rates of the metal-containing reactive gas constant for a predetermined interval of time.
- the first compound epitaxial layer is a silicon germanium bulk layer
- the metal-containing reactive gas comprises a germane gas
- a mass flow controller is used to adjust the flow rates of the germane gas, a hydrogen chloride gas and a diborane gas, so that the flow rate of the germane gas is linearly decreased or is kept constant for a predetermined interval of time.
- the first compound epitaxial layer is further boron-doped.
- the method before the first compound epitaxial layer is formed, the method further includes a step of forming an undoped silicon germanium layer on the substrate.
- the undoped silicon germanium layer has a linearly-increased concentration gradient of germanium.
- a mass flow controller is used to adjust the flow rates of the germane gas and a hydrogen chloride gas, so that the flow rate of the germane gas is linearly increased or is kept constant for a predetermined interval of time.
- the step of forming the first compound epitaxial layer and the step of forming the second compound epitaxial layer are carried out at the same temperature.
- the present invention provides a compound semiconductor epitaxial structure.
- the compound semiconductor epitaxial structure includes a substrate, a first compound epitaxial layer, a second compound epitaxial layer, and a semiconductor material layer.
- the first compound epitaxial layer is formed on a substrate.
- the second compound epitaxial layer is formed on the first compound epitaxial layer, wherein the second compound epitaxial layer has a linearly-decreased concentration gradient of metal.
- the semiconductor material layer is formed on the second compound epitaxial layer.
- the first compound epitaxial layer has a metal concentration greater than or equal to an initial concentration of the linearly-decreased concentration gradient of metal.
- the first compound epitaxial layer is a silicon germanium bulk layer, which contains 40 wt % of germanium and is doped with 25 wt % of boron, wherein the second compound epitaxial layer has a linearly-decreased concentration gradient of germanium.
- the compound semiconductor epitaxial structure further includes an undoped silicon germanium layer, wherein the undoped silicon germanium layer is arranged between the substrate and the first compound epitaxial layer.
- the undoped silicon germanium layer has a linearly-increased concentration gradient of germanium.
- a top surface of the first compound epitaxial layer is higher than the substrate by a height difference.
- the height difference between the top surface of the first compound epitaxial layer and the substrate is in a range between 150 ⁇ and 170 ⁇ .
- the second compound epitaxial layer has a thickness smaller than 100 ⁇ .
- the thickness of the second compound epitaxial layer is in a range between 30 ⁇ and 100 ⁇ .
- FIGS. 1A-1E are schematic cross-sectional views illustrating a method for fabricating a metal-oxide-semiconductor field-effect transistor with a compound epitaxial structure according to an embodiment of the present invention
- FIG. 2 is a schematic cross-sectional view illustrating a comparison example of a metal-oxide-semiconductor field-effect transistor
- FIG. 3 is a schematic cross-sectional view illustrating another comparison example of a metal-oxide-semiconductor field-effect transistor
- FIG. 4 illustrates flow rates of the silane gas and the hydrogen chloride gas with respect to the operating time in some other embodiments
- FIG. 5 illustrates flow rates of the silane gas and the hydrogen chloride gas controlled in a stepped increase mode with the deposition time in some embodiments
- FIG. 6 illustrates flow rate of the diborane gas being linearly decreased with respect to the operating time during the process of depositing the liner layer in another embodiment
- FIG. 7 illustrates flow rate of the silane gas being kept constant in the present embodiment.
- the present invention provides a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure.
- FIGS. 1A ⁇ 1E are schematic cross-sectional views illustrating the method for fabricating a metal-oxide-semiconductor field-effect transistor 10 with a compound epitaxial structure 100 according to the embodiment of the present invention.
- the method for fabricating the metal-oxide-semiconductor field-effect transistor 10 comprises the following steps. Firstly, as shown in FIG. 1A , a substrate 101 is provided, and a gate structure 102 is formed on a surface 101 a of the substrate 101 .
- the substrate 101 is a silicon wafer.
- the gate structure 102 comprises a gate dielectric layer 102 a and a gate conductor layer 102 b .
- the gate dielectric layer 102 a is formed on the surface 101 a of the substrate 101 .
- the gate conductor layer 102 b is formed on the gate dielectric layer 102 a .
- a spacer 103 is formed on a sidewall of the gate structure 102 .
- a gate cap layer 102 c is formed over the gate conductor layer 102 b.
- a trench structure 106 is formed in the substrate 101 .
- the trench structure 106 is located beside the gate structure 102 .
- the trench structure 106 is formed by performing an isotropic etching process to partially remove the substrate 101 at both sides of the spacer 103 .
- the depth of the trench structure 106 is in the range between 700 nm and 800 nm.
- the trench structure 106 is extended to the region under the space 103 .
- a pre-cleaning process is performed to clean the surface of the substrate 101 at the bottom of the trench structure 106 .
- a silicon germanium epitaxial layer 107 is formed in the trench structure 106 serving as the source/drain regions of the metal-oxide-semiconductor field-effect transistor 10 .
- the silicon germanium epitaxial layer 107 is formed by performing a chemical vapor deposition process.
- a germane gas (GeH 4 ), a dichlorosilane gas (SiH 2 Cl 2 ) and a diborane gas (B 2 H 6 ) is used as a (precursor) reactive gas, and a hydrogen gas (H 2 ), a nitrogen gas (N 2 ) or a hydrogen chloride gas (HCl) is served as a carrier gas. Consequently, a silicon germanium bulk layer containing 40 wt % or more of germanium and 25 wt % of boron dopant is deposited within the trench structure 106 .
- the silicon germanium epitaxial layer 107 is filled in the trench structure 106 and formed over the surface 101 a of the substrate 101 by a height difference H.
- the height difference H between the top surface of the silicon germanium epitaxial layer 107 and the surface 101 a of the substrate 101 is in the range between 150 ⁇ and 170 ⁇ .
- the content of germanium and the concentration of the boron dopant in the silicon germanium epitaxial layer 107 may be controlled by using a mass flow controller (MFC) to adjust the flow rates of the germane gas, the hydrogen chloride gas and the diborane gas.
- MFC mass flow controller
- the concentration and distribution of the boron dopant in the silicon germanium epitaxial layer 107 are correspondingly controlled. Consequently, the silicon germanium epitaxial layer 107 may contain 40 wt % of germanium and a linear gradient concentration of boron dopant varying with thickness thereof or otherwise contain a constant concentration of boron dopant.
- a silane gas (SiH 4 ) or a disilane gas (Si 2 H 6 ) is used as the reactive gas in the above chemical vapor deposition process in order to replace the dichlorosilane gas.
- an undoped silicon germanium layer 108 is formed on an inner surface of the trench structure 106 before the silicon germanium epitaxial layer 107 is formed.
- the arrangement of the undoped silicon germanium layer 108 can inhibit external diffusion of the boron dopant to prevent serious problems due to boron diffusion. Consequently, the electrical punch-through effect and the short channel effect resulting from boron diffusion, which is a serious problem, will be avoided.
- the method of forming the undoped silicon germanium layer 108 is similar to the method of forming the silicon germanium epitaxial layer 107 , except that the diborane gas is not used as the precursor reactive gas in forming the undoped silicon germanium layer 108 .
- the undoped silicon germanium layer 108 contains 25 wt % of germanium.
- a mass flow controller may be used to adjust the flow rates of the germane gas, the silane gas (the dichlorosilane gas or the disilane gas) and the hydrogen chloride gas during the process of forming the undoped silicon germanium layer 108 . That is, the flow rate of the germane gas is linearly increased with the deposition time. Consequently, the undoped silicon germanium layer 108 has a linearly-increased concentration gradient of germanium varying with thickness thereof.
- the mass flow controller is used to control the flow rate of the germane gas to be linearly increased from 0 sccm (initial condition) to 270 sccm within 600 seconds of the operating time.
- the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be also linearly increased with the operating time (see FIG. 4 ) or kept constant from the beginning.
- the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas are linearly increased from 0 sccm. Consequently, the germanium concentration of the undoped silicon germanium layer 108 is linearly increased from 0 wt % to 40 wt % as the thickness thereof is increased.
- the flow rate of the germane gas may be kept constant for a predetermined interval of time, and the linearly increased-constant flow rate pattern as described may be repeated as needed.
- the germane concentration distribution of the undoped silicon germanium layer 108 can be controlled in a stepped increase mode with the thickness thereof, so as to enhance its stress effect.
- the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be also controlled in a stepped increase mode with the deposition time (see FIG. 5 ).
- the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be kept constant from the beginning.
- the flow rates of the germane gas, the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas and the time intervals may be adjusted according to the distribution of the germanium concentration predetermined by the operators.
- the process of depositing the undoped silicon germanium layer 108 may be continued by using the germane gas, the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the additional diborane gas as the precursor reactive gas to form the silicon germanium epitaxial layer 107 in situ.
- the liner layer 109 has a linearly-decreased concentration gradient of germanium varying with thickness thereof.
- the initial germanium concentration of the linearly-increased concentration gradient of germanium of the liner layer 109 is equal to or smaller than the germanium concentration of the silicon germanium epitaxial layer 107 (i.e. may be smaller than 40 wt %), and preferably is equal to the germanium concentration of the silicon germanium epitaxial layer 107 .
- the initial germanium concentration of the linearly-increased concentration gradient of germanium of the liner layer 109 is 25 wt %.
- the method of forming the liner layer 109 is substantially similar to the method of forming the silicon germanium epitaxial layer 107 , except that the germanium concentration distribution of the liner layer 109 is distinguished.
- the flow rate of the germane gas is linearly decreased with the deposition time.
- a silicon germanium epitaxial liner layer having a thickness of 30 ⁇ 100 ⁇ and a linearly-decreased concentration gradient of germanium varying with thickness of the silicon germanium epitaxial liner layer is formed.
- the flow rate of the germane gas is linearly decreased from 270 sccm (initial) to 0 sccm within 200 seconds of the operating time.
- the flow rates of the hydrogen chloride gas, the diborane gas and the silane gas may be also linearly decreased with the operating time or kept constant from the beginning.
- the flow rates of the hydrogen chloride gas, the diborane gas and the silane gas are linearly decreased along with the decreasing flow rate of the germane gas, such that, the growth rate of the liner layer 109 can be substantially kept constant, and the process can be controlled more easily.
- the flow rate of the diborane gas is linearly decreased from 60 sccm (initial) to 0 sccm within 200 seconds of the operating time (see FIG. 6 ). Consequently, the thickness of the liner layer 109 is substantially 80 ⁇ , and the germanium concentration of the liner layer 109 is linearly decreased from 25 wt % to 0 wt % as the thickness of the liner layer 109 is increased.
- the flow rate of the germane gas may be kept constant for a predetermined interval of time, and the linearly decreased-constant flow rate pattern as described may be repeated.
- the flow rate of the germane gas can be controlled in a stepped decrease mode with the deposition time.
- the flow rates of the diborane gas and the hydrogen chloride gas may be also controlled in a stepped decrease mode with the deposition time.
- the flow rates of the hydrogen chloride gas should be decreased or kept constant simultaneously with the variation of the flow rate of the germane gas.
- the flow rates of the silane gas (dichlorosilane gas or disilane gas) is kept constant from the beginning (see FIG. 7 ).
- the in-situ process indicates that the silicon germanium epitaxial layer 107 and the liner layer 109 are produced in the same reaction chamber or the same processing machine.
- the deposition temperature of forming the liner layer 109 is identical to the deposition temperature of forming the silicon germanium epitaxial layer 107 .
- the undoped silicon germanium layer 108 and the silicon germanium epitaxial layer 107 and the liner layer 109 may be produced in-situ in the same reaction chamber or the same processing machine.
- a cap layer 110 is formed on the liner layer 109 . Meanwhile, the compound semiconductor epitaxial structure 100 of the metal-oxide-semiconductor field-effect transistor 10 is produced.
- the cap layer 110 is formed by depositing a silicon material layer on the liner layer 109 .
- the thickness of the cap layer 110 substantially ranges from 50 ⁇ to 150 ⁇ .
- the process of depositing liner layer 109 may be continued by using the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the diborane gas as the precursor reactive gas to form the cap layer 110 in situ.
- the flow rates of the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the diborane gas, which continue form the end of the liner layer 109 depositing process, are kept constant to form the cap layer 110 .
- the compressive stress is readily relaxed.
- the liner layer 109 is a single-layered structure whose germanium concentration is linearly decreased with thickness thereof, the problem due to lattice mismatch between adjacent silicon germanium epitaxial liner layers will be eliminated. As a result, the stress relaxation problem of the silicon germanium epitaxial structure will be minimized.
- FIG. 2 is a schematic cross-sectional view illustrating a comparison example of a metal-oxide-semiconductor field-effect transistor 20 .
- FIG. 3 is a schematic cross-sectional view illustrating another comparison example of a metal-oxide-semiconductor field-effect transistor 30 .
- the metal-oxide-semiconductor field-effect transistors 20 and 30 are substantially similar to the metal-oxide-semiconductor field-effect transistor 10 as shown in FIG. 1E , except that the compound semiconductor epitaxial structures 200 and 300 are further distinguished from the compound semiconductor epitaxial structure 100 , in particular with respect to the material composition and concentration thereof, as follow.
- the silicon germanium epitaxial liner layer 109 has a linearly-decreased concentration gradient of germanium varying with thickness thereof.
- the silicon germanium epitaxial liner layer 209 is a single-layered structure having a fixed germanium concentration (e.g. 25 wt %).
- the compound semiconductor epitaxial structure 300 has a first silicon germanium epitaxial liner layer 309 a containing 30 wt % of germanium and a second silicon germanium epitaxial liner layer 309 b containing 8 wt % of germanium.
- identical components of the metal-oxide-semiconductor field-effect transistors 10 , 20 and 30 are designated by identical numeral references.
- the results of the strain and relaxation tests demonstrate that the relaxation percentages for the compound semiconductor epitaxial structures 100 , 200 and 300 are respectively 0.43%, 17.01% and 19.82% relative to the silicon germanium epitaxial structure without the liner layer. It is found that the liner layer 109 whose germanium concentration is linearly decreased with thickness thereof is effective in solving the delamination problem resulting from the lattice mismatch between the compound semiconductor epitaxial structure 100 and other material layers. Moreover, the stress relaxation problem of the silicon germanium epitaxial structure resulted from the multilayered silicon germanium epitaxial liner structure will be minimized.
- the liner layer 109 is produced by dynamically adjusting the concentration of the deposition gas and performing a single continuous epitaxial deposition process, the pre-cleaning and pumping & purging process necessary to be performed during the time period between individual processes of forming the silicon germanium epitaxial liner layers 309 a and 309 b as shown in FIG. 3 may be omitted.
- the method for fabricating the compound semiconductor epitaxial structure 100 according to the present invention is simplified.
- the method of the present invention is able to prevent abrupt temperature changes during the time period between individual processes, so that the thermal shock problem is eliminated.
- the embodiments of present invention provide a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure. Firstly, a first compound epitaxial layer is formed in a substrate. Then, by dynamically adjusting the concentration of the deposition gas and performing a single continuous epitaxial deposition process, a second compound epitaxial layer is formed on the first compound epitaxial layer. Consequently, the second compound epitaxial layer has a linearly-decreased concentration gradient of metal. Then, a semiconductor material layer is formed on the second compound epitaxial layer. Since the interfacial lattice mismatch between the compound epitaxial layers is reduced, the stress relaxation problem of the compound epitaxial structure will be minimized and the device performance of the MOSFET will be enhanced.
- the material of forming the compound semiconductor epitaxial structure is not limited to the silicon germanium epitaxial material, and the application of the compound semiconductor epitaxial structure is not limited to the metal-oxide-semiconductor field-effect transistor.
- the compound semiconductor epitaxial structure can be applied by a fin field effect transistor (FINFET).
- FINFET fin field effect transistor
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
Abstract
Description
- The present invention relates to a semiconductor device and a method for fabricating the semiconductor device, and more particularly to a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure.
- With the technological advances of the communication equipment and other electronic equipment, the operating speed of the semiconductor device becomes faster and faster. For increasing the mobility of electrons and holes in the semiconductor device, compound semiconductor epitaxial structures are widely used in a variety of semiconductor applications. For example, the compound semiconductor epitaxial structure may be used in the fabrication of a metal-oxide-semiconductor field-effect transistor (MOSFET).
- Because the lattice constant of the silicon germanium epitaxial material is larger than that of the monocrystalline silicon substrate, a compressive stress may be applied to the channel region between the source region and the drain region in order to enhance the carrier mobility. As a consequence, the silicon germanium epitaxial material is conventionally used to form a silicon germanium epitaxial structure. The silicon germanium epitaxial structure serves as the major component of the source/drain regions of the transistor in order to enhance the device performance of the semiconductor device.
- However, it is found that a germanium agglomeration phenomenon is generated during the silicide process of fabricating the silicon germanium epitaxial structure. Moreover, since the lattice constant of silicon is different from that of germanium, the interfacial lattice mismatch between the silicon germanium epitaxial structure and the silicon substrate, and between the silicon germanium epitaxial structure and other material layers formed on the silicon germanium epitaxial structure in the subsequent processes will result in a delamination problem.
- Therefore, there is a need of providing an advanced method for fabricating the compound semiconductor epitaxial structure in order to eliminate the above drawbacks and increase the performance of the semiconductor device.
- In accordance with an aspect, the present invention provides a method for fabricating a compound semiconductor epitaxial structure. The method includes the following steps. Firstly, a first compound epitaxial layer is formed on a substrate. Then, a continuous epitaxial deposition process is performed to form a second compound epitaxial layer on the first compound epitaxial layer, so that the second compound epitaxial layer has a linearly-decreased concentration gradient of metal. Afterwards, a semiconductor material layer is formed on the second compound epitaxial layer.
- In an embodiment, the first compound epitaxial layer has a metal concentration greater than or equal to an initial concentration of the linearly-decreased concentration gradient of metal.
- In an embodiment, during the step of performing the continuous epitaxial deposition process to form the second compound epitaxial layer, the flow rate of a metal-containing reactive gas is controlled to be linearly decreased. In an embodiment, the formation of the second compound epitaxial layer further comprises steps of keeping the flow rates of the metal-containing reactive gas constant for a predetermined interval of time.
- In an embodiment, the first compound epitaxial layer is a silicon germanium bulk layer, and the metal-containing reactive gas comprises a germane gas.
- In an embodiment, during the step of performing the continuous epitaxial deposition process to form the second compound epitaxial layer, a mass flow controller is used to adjust the flow rates of the germane gas, a hydrogen chloride gas and a diborane gas, so that the flow rate of the germane gas is linearly decreased or is kept constant for a predetermined interval of time.
- In an embodiment, the first compound epitaxial layer is further boron-doped.
- In an embodiment, before the first compound epitaxial layer is formed, the method further includes a step of forming an undoped silicon germanium layer on the substrate.
- In an embodiment, the undoped silicon germanium layer has a linearly-increased concentration gradient of germanium.
- In an embodiment, during the step of forming the undoped silicon germanium layer, a mass flow controller is used to adjust the flow rates of the germane gas and a hydrogen chloride gas, so that the flow rate of the germane gas is linearly increased or is kept constant for a predetermined interval of time.
- In an embodiment, the step of forming the first compound epitaxial layer and the step of forming the second compound epitaxial layer are carried out at the same temperature.
- In accordance with another aspect, the present invention provides a compound semiconductor epitaxial structure. The compound semiconductor epitaxial structure includes a substrate, a first compound epitaxial layer, a second compound epitaxial layer, and a semiconductor material layer. The first compound epitaxial layer is formed on a substrate. The second compound epitaxial layer is formed on the first compound epitaxial layer, wherein the second compound epitaxial layer has a linearly-decreased concentration gradient of metal. The semiconductor material layer is formed on the second compound epitaxial layer.
- In an embodiment, the first compound epitaxial layer has a metal concentration greater than or equal to an initial concentration of the linearly-decreased concentration gradient of metal.
- In an embodiment, the first compound epitaxial layer is a silicon germanium bulk layer, which contains 40 wt % of germanium and is doped with 25 wt % of boron, wherein the second compound epitaxial layer has a linearly-decreased concentration gradient of germanium.
- In an embodiment, the compound semiconductor epitaxial structure further includes an undoped silicon germanium layer, wherein the undoped silicon germanium layer is arranged between the substrate and the first compound epitaxial layer. In an embodiment, the undoped silicon germanium layer has a linearly-increased concentration gradient of germanium.
- In an embodiment, a top surface of the first compound epitaxial layer is higher than the substrate by a height difference.
- In an embodiment, the height difference between the top surface of the first compound epitaxial layer and the substrate is in a range between 150 Å and 170 Å.
- In an embodiment, the second compound epitaxial layer has a thickness smaller than 100 Å.
- In an embodiment, the thickness of the second compound epitaxial layer is in a range between 30 Å and 100 Å.
- The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
-
FIGS. 1A-1E are schematic cross-sectional views illustrating a method for fabricating a metal-oxide-semiconductor field-effect transistor with a compound epitaxial structure according to an embodiment of the present invention; -
FIG. 2 is a schematic cross-sectional view illustrating a comparison example of a metal-oxide-semiconductor field-effect transistor; -
FIG. 3 is a schematic cross-sectional view illustrating another comparison example of a metal-oxide-semiconductor field-effect transistor; -
FIG. 4 illustrates flow rates of the silane gas and the hydrogen chloride gas with respect to the operating time in some other embodiments; -
FIG. 5 illustrates flow rates of the silane gas and the hydrogen chloride gas controlled in a stepped increase mode with the deposition time in some embodiments; -
FIG. 6 illustrates flow rate of the diborane gas being linearly decreased with respect to the operating time during the process of depositing the liner layer in another embodiment; and -
FIG. 7 illustrates flow rate of the silane gas being kept constant in the present embodiment. - The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
- As previously described herein, the interfacial lattice mismatch may result in stress relaxation of the compound epitaxial structure and thereby reduce the device performance. For solving the above drawbacks, the present invention provides a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure. The above and other objects, features and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings. An embodiment of a method for fabricating a metal-oxide-semiconductor field-effect transistor with a compound epitaxial structure in accordance with the present invention will be illustrated below.
-
FIGS. 1A˜1E are schematic cross-sectional views illustrating the method for fabricating a metal-oxide-semiconductor field-effect transistor 10 with a compoundepitaxial structure 100 according to the embodiment of the present invention. - The method for fabricating the metal-oxide-semiconductor field-
effect transistor 10 comprises the following steps. Firstly, as shown inFIG. 1A , asubstrate 101 is provided, and agate structure 102 is formed on asurface 101 a of thesubstrate 101. - In this embodiment, the
substrate 101 is a silicon wafer. Thegate structure 102 comprises agate dielectric layer 102 a and agate conductor layer 102 b. Thegate dielectric layer 102 a is formed on thesurface 101 a of thesubstrate 101. Thegate conductor layer 102 b is formed on thegate dielectric layer 102 a. More preferably, aspacer 103 is formed on a sidewall of thegate structure 102. In addition, agate cap layer 102 c is formed over thegate conductor layer 102 b. - Then, as shown in
FIG. 1B , atrench structure 106 is formed in thesubstrate 101. Thetrench structure 106 is located beside thegate structure 102. For example, thetrench structure 106 is formed by performing an isotropic etching process to partially remove thesubstrate 101 at both sides of thespacer 103. In this embodiment, the depth of thetrench structure 106 is in the range between 700 nm and 800 nm. Moreover, thetrench structure 106 is extended to the region under thespace 103. Optionally, after thetrench structure 106 is formed, a pre-cleaning process is performed to clean the surface of thesubstrate 101 at the bottom of thetrench structure 106. - Then, as shown in
FIG. 1C , a silicongermanium epitaxial layer 107 is formed in thetrench structure 106 serving as the source/drain regions of the metal-oxide-semiconductor field-effect transistor 10. In some embodiments, the silicongermanium epitaxial layer 107 is formed by performing a chemical vapor deposition process. In the chemical vapor deposition process, a mixture of a germane gas (GeH4), a dichlorosilane gas (SiH2Cl2) and a diborane gas (B2H6) is used as a (precursor) reactive gas, and a hydrogen gas (H2), a nitrogen gas (N2) or a hydrogen chloride gas (HCl) is served as a carrier gas. Consequently, a silicon germanium bulk layer containing 40 wt % or more of germanium and 25 wt % of boron dopant is deposited within thetrench structure 106. More preferably, the silicongermanium epitaxial layer 107 is filled in thetrench structure 106 and formed over thesurface 101 a of thesubstrate 101 by a height difference H. The height difference H between the top surface of the silicongermanium epitaxial layer 107 and thesurface 101 a of thesubstrate 101 is in the range between 150 Å and 170 Å. - In this embodiment, the content of germanium and the concentration of the boron dopant in the silicon
germanium epitaxial layer 107 may be controlled by using a mass flow controller (MFC) to adjust the flow rates of the germane gas, the hydrogen chloride gas and the diborane gas. For example, by adjusting the flow rates of the germane gas, the hydrogen chloride gas and the diborane gas, the concentration and distribution of the boron dopant in the silicongermanium epitaxial layer 107 are correspondingly controlled. Consequently, the silicongermanium epitaxial layer 107 may contain 40 wt % of germanium and a linear gradient concentration of boron dopant varying with thickness thereof or otherwise contain a constant concentration of boron dopant. Alternatively, in some other embodiments of the present invention, a silane gas (SiH4) or a disilane gas (Si2H6) is used as the reactive gas in the above chemical vapor deposition process in order to replace the dichlorosilane gas. - In some other embodiments of the present invention, an undoped
silicon germanium layer 108 is formed on an inner surface of thetrench structure 106 before the silicongermanium epitaxial layer 107 is formed. The arrangement of the undopedsilicon germanium layer 108 can inhibit external diffusion of the boron dopant to prevent serious problems due to boron diffusion. Consequently, the electrical punch-through effect and the short channel effect resulting from boron diffusion, which is a serious problem, will be avoided. The method of forming the undopedsilicon germanium layer 108 is similar to the method of forming the silicongermanium epitaxial layer 107, except that the diborane gas is not used as the precursor reactive gas in forming the undopedsilicon germanium layer 108. In this embodiment, the undopedsilicon germanium layer 108 contains 25 wt % of germanium. - In some other embodiments, for improving the lattice mismatch between the
substrate 101 and the silicongermanium epitaxial layer 107, a mass flow controller may be used to adjust the flow rates of the germane gas, the silane gas (the dichlorosilane gas or the disilane gas) and the hydrogen chloride gas during the process of forming the undopedsilicon germanium layer 108. That is, the flow rate of the germane gas is linearly increased with the deposition time. Consequently, the undopedsilicon germanium layer 108 has a linearly-increased concentration gradient of germanium varying with thickness thereof. - For example, during the process of depositing the undoped
silicon germanium layer 108, the mass flow controller is used to control the flow rate of the germane gas to be linearly increased from 0 sccm (initial condition) to 270 sccm within 600 seconds of the operating time. Meanwhile the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be also linearly increased with the operating time (seeFIG. 4 ) or kept constant from the beginning. In some embodiments, the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas are linearly increased from 0 sccm. Consequently, the germanium concentration of the undopedsilicon germanium layer 108 is linearly increased from 0 wt % to 40 wt % as the thickness thereof is increased. - In some embodiments, for increasing the germanium content in the undoped
silicon germanium layer 108, after the flow rate of the germane gas is linearly increased for a period of time, the flow rate of the germane gas may be kept constant for a predetermined interval of time, and the linearly increased-constant flow rate pattern as described may be repeated as needed. Such that the germane concentration distribution of the undopedsilicon germanium layer 108 can be controlled in a stepped increase mode with the thickness thereof, so as to enhance its stress effect. Meanwhile the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be also controlled in a stepped increase mode with the deposition time (seeFIG. 5 ). However, in some other embodiments of the present invention, the flow rates of the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas may be kept constant from the beginning. - It should be appreciated that the flow rates of the germane gas, the silane gas (dichlorosilane gas or disilane gas) and the hydrogen chloride gas and the time intervals may be adjusted according to the distribution of the germanium concentration predetermined by the operators. And after the undoped
silicon germanium layer 108 is formed, the process of depositing the undopedsilicon germanium layer 108 may be continued by using the germane gas, the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the additional diborane gas as the precursor reactive gas to form the silicongermanium epitaxial layer 107 in situ. - After the silicon
germanium epitaxial layer 107 is formed, as shown inFIG. 1D , an in-situ process is performed to form aliner layer 109 which is made of another silicon germanium epitaxial material concentration profile. Consequently, theliner layer 109 has a linearly-decreased concentration gradient of germanium varying with thickness thereof. In this embodiment, the initial germanium concentration of the linearly-increased concentration gradient of germanium of theliner layer 109 is equal to or smaller than the germanium concentration of the silicon germanium epitaxial layer 107 (i.e. may be smaller than 40 wt %), and preferably is equal to the germanium concentration of the silicongermanium epitaxial layer 107. Moreover, the initial germanium concentration of the linearly-increased concentration gradient of germanium of theliner layer 109 is 25 wt %. - The method of forming the
liner layer 109 is substantially similar to the method of forming the silicongermanium epitaxial layer 107, except that the germanium concentration distribution of theliner layer 109 is distinguished. In some embodiments, by using a mass flow controller to adjust the flow rates of the germane gas, the hydrogen chloride gas, the silane gas (dichlorosilane gas or disilane gas) and the diborane gas during the process of depositing theliner layer 109, the flow rate of the germane gas is linearly decreased with the deposition time. Consequently, a silicon germanium epitaxial liner layer having a thickness of 30˜100 Å and a linearly-decreased concentration gradient of germanium varying with thickness of the silicon germanium epitaxial liner layer is formed. In another embodiment, during the process of depositing theliner layer 109, the flow rate of the germane gas is linearly decreased from 270 sccm (initial) to 0 sccm within 200 seconds of the operating time. Meanwhile the flow rates of the hydrogen chloride gas, the diborane gas and the silane gas (dichlorosilane gas or disilane gas) may be also linearly decreased with the operating time or kept constant from the beginning. Preferably, the flow rates of the hydrogen chloride gas, the diborane gas and the silane gas (dichlorosilane gas or disilane gas) are linearly decreased along with the decreasing flow rate of the germane gas, such that, the growth rate of theliner layer 109 can be substantially kept constant, and the process can be controlled more easily. For example, during the process of depositing theliner layer 109, the flow rate of the diborane gas is linearly decreased from 60 sccm (initial) to 0 sccm within 200 seconds of the operating time (seeFIG. 6 ). Consequently, the thickness of theliner layer 109 is substantially 80 Å, and the germanium concentration of theliner layer 109 is linearly decreased from 25 wt % to 0 wt % as the thickness of theliner layer 109 is increased. - In some embodiments, for increasing the germanium content in the
liner layer 109, after the flow rate of the germane gas is linearly decreased for a period of time, the flow rate of the germane gas may be kept constant for a predetermined interval of time, and the linearly decreased-constant flow rate pattern as described may be repeated. Such that the flow rate of the germane gas can be controlled in a stepped decrease mode with the deposition time. Meanwhile the flow rates of the diborane gas and the hydrogen chloride gas may be also controlled in a stepped decrease mode with the deposition time. In addition, to keep theliner layer 109 growing at a steady rate, the flow rates of the hydrogen chloride gas should be decreased or kept constant simultaneously with the variation of the flow rate of the germane gas. And in the present embodiment, the flow rates of the silane gas (dichlorosilane gas or disilane gas) is kept constant from the beginning (seeFIG. 7 ). - In this context, the in-situ process indicates that the silicon
germanium epitaxial layer 107 and theliner layer 109 are produced in the same reaction chamber or the same processing machine. In some embodiments, the deposition temperature of forming theliner layer 109 is identical to the deposition temperature of forming the silicongermanium epitaxial layer 107. Alternatively, in some other embodiments, the undopedsilicon germanium layer 108 and the silicongermanium epitaxial layer 107 and theliner layer 109 may be produced in-situ in the same reaction chamber or the same processing machine. - Next, as shown in
FIG. 1E , acap layer 110 is formed on theliner layer 109. Meanwhile, the compoundsemiconductor epitaxial structure 100 of the metal-oxide-semiconductor field-effect transistor 10 is produced. In one embodiment of present invention, thecap layer 110 is formed by depositing a silicon material layer on theliner layer 109. In some embodiments of present invention, the thickness of thecap layer 110 substantially ranges from 50 Å to 150 Å. - In some embodiments of the present invention, the process of depositing
liner layer 109 may be continued by using the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the diborane gas as the precursor reactive gas to form thecap layer 110 in situ. As shown inFIGS. 6 and 7 , the flow rates of the silane gas (dichlorosilane gas or disilane gas), the hydrogen chloride gas and the diborane gas, which continue form the end of theliner layer 109 depositing process, are kept constant to form thecap layer 110. - As previously described in the background of the invention, because of the interfacial lattice mismatch between adjacent layers of the multilayered silicon germanium epitaxial liner structure, the compressive stress is readily relaxed. According to the embodiments of the present invention, since the
liner layer 109 is a single-layered structure whose germanium concentration is linearly decreased with thickness thereof, the problem due to lattice mismatch between adjacent silicon germanium epitaxial liner layers will be eliminated. As a result, the stress relaxation problem of the silicon germanium epitaxial structure will be minimized. - For better understanding of the features and advantages of the
liner layer 109, a series of tests are performed in order to compare several comparison examples with the compoundsemiconductor epitaxial structure 100 ofFIG. 1E of the embodiment of the present invention. These tests include strain and relaxation tests by using the X-ray diffraction spectra and the atomic force microscopy (AFM). -
FIG. 2 is a schematic cross-sectional view illustrating a comparison example of a metal-oxide-semiconductor field-effect transistor 20.FIG. 3 is a schematic cross-sectional view illustrating another comparison example of a metal-oxide-semiconductor field-effect transistor 30. The metal-oxide-semiconductor field-effect transistors effect transistor 10 as shown inFIG. 1E , except that the compoundsemiconductor epitaxial structures 200 and 300 are further distinguished from the compoundsemiconductor epitaxial structure 100, in particular with respect to the material composition and concentration thereof, as follow. - In the compound
semiconductor epitaxial structure 100, the silicon germaniumepitaxial liner layer 109 has a linearly-decreased concentration gradient of germanium varying with thickness thereof. In the compoundsemiconductor epitaxial structure 200, the silicon germaniumepitaxial liner layer 209 is a single-layered structure having a fixed germanium concentration (e.g. 25 wt %). Whereas, the compound semiconductor epitaxial structure 300 has a first silicon germaniumepitaxial liner layer 309 a containing 30 wt % of germanium and a second silicon germaniumepitaxial liner layer 309 b containing 8 wt % of germanium. For clarification and brevity, identical components of the metal-oxide-semiconductor field-effect transistors - The results of the strain and relaxation tests demonstrate that the relaxation percentages for the compound
semiconductor epitaxial structures liner layer 109 whose germanium concentration is linearly decreased with thickness thereof is effective in solving the delamination problem resulting from the lattice mismatch between the compoundsemiconductor epitaxial structure 100 and other material layers. Moreover, the stress relaxation problem of the silicon germanium epitaxial structure resulted from the multilayered silicon germanium epitaxial liner structure will be minimized. - Furthermore, since the
liner layer 109 is produced by dynamically adjusting the concentration of the deposition gas and performing a single continuous epitaxial deposition process, the pre-cleaning and pumping & purging process necessary to be performed during the time period between individual processes of forming the silicon germanium epitaxial liner layers 309 a and 309 b as shown inFIG. 3 may be omitted. In other words, the method for fabricating the compoundsemiconductor epitaxial structure 100 according to the present invention is simplified. Moreover, the method of the present invention is able to prevent abrupt temperature changes during the time period between individual processes, so that the thermal shock problem is eliminated. - From the above description, the embodiments of present invention provide a compound semiconductor epitaxial structure and a method for fabricating the compound semiconductor epitaxial structure. Firstly, a first compound epitaxial layer is formed in a substrate. Then, by dynamically adjusting the concentration of the deposition gas and performing a single continuous epitaxial deposition process, a second compound epitaxial layer is formed on the first compound epitaxial layer. Consequently, the second compound epitaxial layer has a linearly-decreased concentration gradient of metal. Then, a semiconductor material layer is formed on the second compound epitaxial layer. Since the interfacial lattice mismatch between the compound epitaxial layers is reduced, the stress relaxation problem of the compound epitaxial structure will be minimized and the device performance of the MOSFET will be enhanced.
- While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. Such that, the material of forming the compound semiconductor epitaxial structure is not limited to the silicon germanium epitaxial material, and the application of the compound semiconductor epitaxial structure is not limited to the metal-oxide-semiconductor field-effect transistor. For example, the compound semiconductor epitaxial structure can be applied by a fin field effect transistor (FINFET). On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Claims (18)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/606,007 US8710632B2 (en) | 2012-09-07 | 2012-09-07 | Compound semiconductor epitaxial structure and method for fabricating the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/606,007 US8710632B2 (en) | 2012-09-07 | 2012-09-07 | Compound semiconductor epitaxial structure and method for fabricating the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140070377A1 true US20140070377A1 (en) | 2014-03-13 |
US8710632B2 US8710632B2 (en) | 2014-04-29 |
Family
ID=50232434
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/606,007 Active US8710632B2 (en) | 2012-09-07 | 2012-09-07 | Compound semiconductor epitaxial structure and method for fabricating the same |
Country Status (1)
Country | Link |
---|---|
US (1) | US8710632B2 (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130248999A1 (en) * | 1999-09-28 | 2013-09-26 | Glenn A. Glass | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US20140264590A1 (en) * | 2013-03-13 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with Bottom SiGe Layer in Source/Drain |
US8901537B2 (en) | 2010-12-21 | 2014-12-02 | Intel Corporation | Transistors with high concentration of boron doped germanium |
US20150179796A1 (en) * | 2013-12-19 | 2015-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Germanium Profile for Channel Strain |
CN105280699A (en) * | 2014-07-23 | 2016-01-27 | 台湾积体电路制造股份有限公司 | Source/Drain Structures and Methods of Forming Same |
CN105280496A (en) * | 2014-06-05 | 2016-01-27 | 联华电子股份有限公司 | Semiconductor element with fin structure and manufacturing method thereof |
US9276113B2 (en) * | 2014-03-10 | 2016-03-01 | International Business Corporation | Structure and method to make strained FinFET with improved junction capacitance and low leakage |
US20160064522A1 (en) * | 2014-09-01 | 2016-03-03 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
CN105405881A (en) * | 2014-08-20 | 2016-03-16 | 中国科学院微电子研究所 | Semiconductor device and method for manufacturing the same |
CN105632927A (en) * | 2014-10-30 | 2016-06-01 | 中芯国际集成电路制造(上海)有限公司 | PMOS transistor forming method |
US9484432B2 (en) | 2010-12-21 | 2016-11-01 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US20170012124A1 (en) * | 2014-03-21 | 2017-01-12 | Intel Corporation | Techniques for integration of ge-rich p-mos source/drain contacts |
US9698243B2 (en) | 2014-02-14 | 2017-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor strain-inducing scheme |
US9722030B1 (en) * | 2016-05-12 | 2017-08-01 | United Microelectronics Corp. | Semiconductor device and manufacturing method thereof |
US20170338327A1 (en) * | 2016-05-19 | 2017-11-23 | United Semiconductor (Xiamen) Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20180261696A1 (en) * | 2015-12-24 | 2018-09-13 | Intel Corporation | Methods of forming doped source/drain contacts and structures formed thereby |
US10141426B2 (en) * | 2016-02-08 | 2018-11-27 | International Business Macahines Corporation | Vertical transistor device |
CN110600472A (en) * | 2018-05-23 | 2019-12-20 | 三星电子株式会社 | Integrated circuit device and method of manufacturing the same |
TWI718726B (en) * | 2018-10-30 | 2021-02-11 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor devices and semiconductor devices |
US20230036426A1 (en) * | 2017-02-10 | 2023-02-02 | Applied Materials, Inc. | Method and apparatus for low temperature selective epitaxy in a deep trench |
US20230317825A1 (en) * | 2014-06-23 | 2023-10-05 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103231570B (en) * | 2013-04-11 | 2016-03-30 | 合肥京东方光电科技有限公司 | A kind of film layer and its manufacturing method, substrate for display, liquid crystal display |
US9214551B2 (en) * | 2014-02-19 | 2015-12-15 | United Microelectronics Corp. | Method for fabricating semiconductor device, and semiconductor device made thereby |
US9893183B2 (en) * | 2014-07-10 | 2018-02-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
US9991343B2 (en) * | 2015-02-26 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company Ltd. | LDD-free semiconductor structure and manufacturing method of the same |
Family Cites Families (133)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4891303A (en) | 1988-05-26 | 1990-01-02 | Texas Instruments Incorporated | Trilayer microlithographic process using a silicon-based resist as the middle layer |
JPH0282575A (en) | 1988-09-19 | 1990-03-23 | Toshiba Corp | Semiconductor device and its manufacture |
KR940004446B1 (en) | 1990-11-05 | 1994-05-25 | 미쓰비시뎅끼 가부시끼가이샤 | Manufacturing Method of Semiconductor Device |
JP3211394B2 (en) | 1992-08-13 | 2001-09-25 | ソニー株式会社 | Method for manufacturing semiconductor device |
US5273930A (en) | 1992-09-03 | 1993-12-28 | Motorola, Inc. | Method of forming a non-selective silicon-germanium epitaxial film |
US5777364A (en) | 1992-11-30 | 1998-07-07 | International Business Machines Corporation | Graded channel field effect transistor |
JP3488236B2 (en) | 1992-12-11 | 2004-01-19 | インテル・コーポレーション | MOS transistor with composite gate electrode |
US5385630A (en) | 1993-06-29 | 1995-01-31 | Digital Equipment Corporation | Process for increasing sacrificial oxide etch rate to reduce field oxide loss |
US5372957A (en) | 1993-07-22 | 1994-12-13 | Taiwan Semiconductor Manufacturing Company | Multiple tilted angle ion implantation MOSFET method |
US5710450A (en) | 1994-12-23 | 1998-01-20 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
JPH09321304A (en) | 1996-03-22 | 1997-12-12 | Seiko Epson Corp | Semiconductor device including MOS element and manufacturing method thereof |
US6030874A (en) | 1997-01-21 | 2000-02-29 | Texas Instruments Incorporated | Doped polysilicon to retard boron diffusion into and through thin gate dielectrics |
US5783479A (en) | 1997-06-23 | 1998-07-21 | National Science Council | Structure and method for manufacturing improved FETs having T-shaped gates |
KR100246602B1 (en) | 1997-07-31 | 2000-03-15 | 정선종 | A mosfet and method for fabricating the same |
JP3389075B2 (en) | 1997-10-01 | 2003-03-24 | 株式会社東芝 | Method for manufacturing semiconductor device |
US5960322A (en) | 1997-12-19 | 1999-09-28 | Advanced Micro Devices, Inc. | Suppression of boron segregation for shallow source and drain junctions in semiconductors |
US6100171A (en) | 1998-03-03 | 2000-08-08 | Advanced Micro Devices, Inc. | Reduction of boron penetration by laser anneal removal of fluorine |
US6632718B1 (en) | 1998-07-15 | 2003-10-14 | Texas Instruments Incorporated | Disposable spacer technology for reduced cost CMOS processing |
US6074954A (en) | 1998-08-31 | 2000-06-13 | Applied Materials, Inc | Process for control of the shape of the etch front in the etching of polysilicon |
FR2783254B1 (en) | 1998-09-10 | 2000-11-10 | France Telecom | METHOD FOR OBTAINING A LAYER OF MONOCRYSTALLINE GERMANIUM ON A MONOCRYSTALLINE SILICON SUBSTRATE, AND PRODUCTS OBTAINED |
US6165881A (en) | 1998-10-23 | 2000-12-26 | Taiwan Semiconductor Manufacturing Company | Method of forming salicide poly gate with thin gate oxide and ultra narrow gate width |
US6887762B1 (en) | 1998-11-12 | 2005-05-03 | Intel Corporation | Method of fabricating a field effect transistor structure with abrupt source/drain junctions |
US6191052B1 (en) | 1999-01-25 | 2001-02-20 | Taiwan Semiconductor Manufacturing Company | Method for fabricating an ultra-shallow junction with low resistance using a screen oxide formed by poly re-oxidation in a nitrogen containing atmosphere |
US6228730B1 (en) | 1999-04-28 | 2001-05-08 | United Microelectronics Corp. | Method of fabricating field effect transistor |
US6274894B1 (en) * | 1999-08-17 | 2001-08-14 | Advanced Micro Devices, Inc. | Low-bandgap source and drain formation for short-channel MOS transistors |
US6110787A (en) | 1999-09-07 | 2000-08-29 | Chartered Semiconductor Manufacturing Ltd. | Method for fabricating a MOS device |
KR20010063781A (en) | 1999-12-24 | 2001-07-09 | 박종섭 | Fabricating method for semiconductor device |
US6368926B1 (en) | 2000-03-13 | 2002-04-09 | Advanced Micro Devices, Inc. | Method of forming a semiconductor device with source/drain regions having a deep vertical junction |
JP4406995B2 (en) | 2000-03-27 | 2010-02-03 | パナソニック株式会社 | Semiconductor substrate and method for manufacturing semiconductor substrate |
KR100333372B1 (en) | 2000-06-21 | 2002-04-19 | 박종섭 | Method of manufacturing metal gate mosfet device |
US6444591B1 (en) | 2000-09-30 | 2002-09-03 | Newport Fab, Llc | Method for reducing contamination prior to epitaxial growth and related structure |
US6365476B1 (en) | 2000-10-27 | 2002-04-02 | Ultratech Stepper, Inc. | Laser thermal process for fabricating field-effect transistors |
US6777275B1 (en) | 2000-11-15 | 2004-08-17 | Advanced Micro Devices, Inc. | Single anneal for dopant activation and silicide formation |
US6613695B2 (en) | 2000-11-24 | 2003-09-02 | Asm America, Inc. | Surface preparation prior to deposition |
US6750119B2 (en) | 2001-04-20 | 2004-06-15 | International Business Machines Corporation | Epitaxial and polycrystalline growth of Si1-x-yGexCy and Si1-yCy alloy layers on Si by UHV-CVD |
US6780735B2 (en) | 2001-04-30 | 2004-08-24 | International Business Machines Corporation | Method to increase carbon and boron doping concentrations in Si and SiGe films |
KR20020083767A (en) | 2001-04-30 | 2002-11-04 | 주식회사 하이닉스반도체 | Method for cleaning substrate in selective epitaxial growth process |
EP1393361A2 (en) | 2001-05-30 | 2004-03-03 | ASM America, Inc. | Low temperature load and bake |
US6624068B2 (en) | 2001-08-24 | 2003-09-23 | Texas Instruments Incorporated | Polysilicon processing using an anti-reflective dual layer hardmask for 193 nm lithography |
WO2003036698A2 (en) | 2001-10-26 | 2003-05-01 | Sige Semiconductor Inc. | Method of depositing high-quality sige on sige substrates |
US6621131B2 (en) | 2001-11-01 | 2003-09-16 | Intel Corporation | Semiconductor transistor having a stressed channel |
US6703271B2 (en) | 2001-11-30 | 2004-03-09 | Taiwan Semiconductor Manufacturing Company | Complementary metal oxide semiconductor transistor technology using selective epitaxy of a strained silicon germanium layer |
US6806151B2 (en) | 2001-12-14 | 2004-10-19 | Texas Instruments Incorporated | Methods and apparatus for inducing stress in a semiconductor device |
JP4173672B2 (en) | 2002-03-19 | 2008-10-29 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
US6605498B1 (en) | 2002-03-29 | 2003-08-12 | Intel Corporation | Semiconductor transistor having a backfilled channel material |
WO2003105206A1 (en) | 2002-06-10 | 2003-12-18 | Amberwave Systems Corporation | Growing source and drain elements by selecive epitaxy |
KR100461330B1 (en) | 2002-07-19 | 2004-12-14 | 주식회사 하이닉스반도체 | Method for forming Shallow Trench Isolation of semiconductor device |
US6664156B1 (en) | 2002-07-31 | 2003-12-16 | Chartered Semiconductor Manufacturing, Ltd | Method for forming L-shaped spacers with precise width control |
US6858506B2 (en) | 2002-08-08 | 2005-02-22 | Macronix International Co., Ltd. | Method for fabricating locally strained channel |
US6809402B1 (en) | 2002-08-14 | 2004-10-26 | Advanced Micro Devices, Inc. | Reflowable-doped HDP film |
US6642122B1 (en) | 2002-09-26 | 2003-11-04 | Advanced Micro Devices, Inc. | Dual laser anneal for graded halo profile |
US20040067631A1 (en) | 2002-10-03 | 2004-04-08 | Haowen Bu | Reduction of seed layer roughness for use in forming SiGe gate electrode |
US6864135B2 (en) | 2002-10-31 | 2005-03-08 | Freescale Semiconductor, Inc. | Semiconductor fabrication process using transistor spacers of differing widths |
JP4306266B2 (en) | 2003-02-04 | 2009-07-29 | 株式会社Sumco | Manufacturing method of semiconductor substrate |
KR100621546B1 (en) | 2003-05-14 | 2006-09-13 | 삼성전자주식회사 | Most transistors with elevated source / drain structure and manufacturing method thereof |
US6891192B2 (en) | 2003-08-04 | 2005-05-10 | International Business Machines Corporation | Structure and method of making strained semiconductor CMOS transistors having lattice-mismatched semiconductor regions underlying source and drain regions |
US7112495B2 (en) | 2003-08-15 | 2006-09-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method of a strained channel transistor and a second semiconductor component in an integrated circuit |
US6887751B2 (en) | 2003-09-12 | 2005-05-03 | International Business Machines Corporation | MOSFET performance improvement using deformation in SOI structure |
US6930007B2 (en) | 2003-09-15 | 2005-08-16 | Texas Instruments Incorporated | Integration of pre-S/D anneal selective nitride/oxide composite cap for improving transistor performance |
KR100588786B1 (en) | 2003-09-18 | 2006-06-12 | 동부일렉트로닉스 주식회사 | Semiconductor device manufacturing method |
US6991979B2 (en) | 2003-09-22 | 2006-01-31 | International Business Machines Corporation | Method for avoiding oxide undercut during pre-silicide clean for thin spacer FETs |
US7132338B2 (en) | 2003-10-10 | 2006-11-07 | Applied Materials, Inc. | Methods to fabricate MOSFET devices using selective deposition process |
US7303949B2 (en) | 2003-10-20 | 2007-12-04 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
US7060576B2 (en) | 2003-10-24 | 2006-06-13 | Intel Corporation | Epitaxially deposited source/drain |
US6991991B2 (en) | 2003-11-12 | 2006-01-31 | United Microelectronics Corp. | Method for preventing to form a spacer undercut in SEG pre-clean process |
FR2864457B1 (en) | 2003-12-31 | 2006-12-08 | Commissariat Energie Atomique | METHOD OF WET CLEANING A SURFACE, IN PARTICULAR A MATERIAL OF SILICON GERMANIUM TYPE. |
US6946350B2 (en) | 2003-12-31 | 2005-09-20 | Intel Corporation | Controlled faceting of source/drain regions |
KR100607176B1 (en) | 2004-03-25 | 2006-08-01 | 삼성전자주식회사 | Manufacturing Methods of Semiconductor Devices Using Dilute A.P.M Aqueous Solutions |
US7037773B2 (en) | 2004-03-29 | 2006-05-02 | United Microelectronics Corp. | Method of manufacturing metal-oxide-semiconductor transistor |
US7361563B2 (en) | 2004-06-17 | 2008-04-22 | Samsung Electronics Co., Ltd. | Methods of fabricating a semiconductor device using a selective epitaxial growth technique |
US7413957B2 (en) | 2004-06-24 | 2008-08-19 | Applied Materials, Inc. | Methods for forming a transistor |
KR100618839B1 (en) | 2004-06-28 | 2006-09-01 | 삼성전자주식회사 | Manufacturing Method of Semiconductor Device |
US6972461B1 (en) | 2004-06-30 | 2005-12-06 | International Business Machines Corporation | Channel MOSFET with strained silicon channel on strained SiGe |
US7169675B2 (en) | 2004-07-07 | 2007-01-30 | Chartered Semiconductor Manufacturing, Ltd | Material architecture for the fabrication of low temperature transistor |
US7118952B2 (en) | 2004-07-14 | 2006-10-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of making transistor with strained source/drain |
US7060579B2 (en) | 2004-07-29 | 2006-06-13 | Texas Instruments Incorporated | Increased drive current by isotropic recess etch |
US7135372B2 (en) | 2004-09-09 | 2006-11-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained silicon device manufacturing method |
US7309660B2 (en) | 2004-09-16 | 2007-12-18 | International Business Machines Corporation | Buffer layer for selective SiGe growth for uniform nucleation |
US7135724B2 (en) | 2004-09-29 | 2006-11-14 | International Business Machines Corporation | Structure and method for making strained channel field effect transistor using sacrificial spacer |
US7202124B2 (en) | 2004-10-01 | 2007-04-10 | Massachusetts Institute Of Technology | Strained gettering layers for semiconductor processes |
US7402870B2 (en) | 2004-10-12 | 2008-07-22 | International Business Machines Corporation | Ultra shallow junction formation by epitaxial interface limited diffusion |
US20060115949A1 (en) | 2004-12-01 | 2006-06-01 | Freescale Semiconductor, Inc. | Semiconductor fabrication process including source/drain recessing and filling |
US7335544B2 (en) * | 2004-12-15 | 2008-02-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making MOSFET device with localized stressor |
JP4369359B2 (en) | 2004-12-28 | 2009-11-18 | 富士通マイクロエレクトロニクス株式会社 | Semiconductor device |
US7335959B2 (en) | 2005-01-06 | 2008-02-26 | Intel Corporation | Device with stepped source/drain region profile |
KR100703967B1 (en) | 2005-02-28 | 2007-04-05 | 삼성전자주식회사 | CMOS transistor and its manufacturing method |
US7226820B2 (en) | 2005-04-07 | 2007-06-05 | Freescale Semiconductor, Inc. | Transistor fabrication using double etch/refill process |
US7696537B2 (en) | 2005-04-18 | 2010-04-13 | Toshiba America Electronic Components, Inc. | Step-embedded SiGe structure for PFET mobility enhancement |
JP2006351581A (en) | 2005-06-13 | 2006-12-28 | Fujitsu Ltd | Manufacturing method of semiconductor device |
US7183596B2 (en) | 2005-06-22 | 2007-02-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Composite gate structure in an integrated circuit |
US7494858B2 (en) | 2005-06-30 | 2009-02-24 | Intel Corporation | Transistor with improved tip profile and method of manufacture thereof |
KR100632465B1 (en) | 2005-07-26 | 2006-10-09 | 삼성전자주식회사 | Semiconductor device and manufacturing method thereof |
US7642607B2 (en) | 2005-08-10 | 2010-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with reduced recess on substrate surface |
US7384853B2 (en) | 2005-08-25 | 2008-06-10 | United Microelectronics Corp. | Method of performing salicide processes on MOS transistors |
US7491615B2 (en) | 2005-09-23 | 2009-02-17 | United Microelectronics Corp. | Method of fabricating strained-silicon transistors and strained-silicon CMOS transistors |
CN100442476C (en) | 2005-09-29 | 2008-12-10 | 中芯国际集成电路制造(上海)有限公司 | Strain-induced mobility-enhanced nanodevices and processes for CMOS technology |
US7410859B1 (en) | 2005-11-07 | 2008-08-12 | Advanced Micro Devices, Inc. | Stressed MOS device and method for its fabrication |
US7618856B2 (en) | 2005-12-06 | 2009-11-17 | United Microelectronics Corp. | Method for fabricating strained-silicon CMOS transistors |
US7303999B1 (en) | 2005-12-13 | 2007-12-04 | Lam Research Corporation | Multi-step method for etching strain gate recesses |
JP2007194336A (en) | 2006-01-18 | 2007-08-02 | Sumco Corp | Method for manufacturing semiconductor wafer |
JP5145672B2 (en) | 2006-02-27 | 2013-02-20 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
US7494856B2 (en) | 2006-03-30 | 2009-02-24 | Freescale Semiconductor, Inc. | Semiconductor fabrication process using etch stop layer to optimize formation of source/drain stressor |
US7288822B1 (en) | 2006-04-07 | 2007-10-30 | United Microelectronics Corp. | Semiconductor structure and fabricating method thereof |
US7385258B2 (en) | 2006-04-25 | 2008-06-10 | International Business Machines Corporation | Transistors having v-shape source/drain metal contacts |
US8039341B2 (en) | 2006-07-06 | 2011-10-18 | Freescale Semiconductor, Inc. | Selective uniaxial stress modification for use with strained silicon on insulator integrated circuit |
US7592231B2 (en) | 2006-08-01 | 2009-09-22 | United Microelectronics Corp. | MOS transistor and fabrication thereof |
US7402496B2 (en) | 2006-09-11 | 2008-07-22 | United Microelectronics Corp. | Complementary metal-oxide-semiconductor device and fabricating method thereof |
KR100764058B1 (en) | 2006-09-20 | 2007-10-09 | 삼성전자주식회사 | Semiconductor device including field effect transistor and method for forming same |
US20080076236A1 (en) | 2006-09-21 | 2008-03-27 | Jih-Shun Chiang | Method for forming silicon-germanium epitaxial layer |
US7998821B2 (en) | 2006-10-05 | 2011-08-16 | United Microelectronics Corp. | Method of manufacturing complementary metal oxide semiconductor transistor |
US20080124874A1 (en) | 2006-11-03 | 2008-05-29 | Samsung Electronics Co., Ltd. | Methods of Forming Field Effect Transistors Having Silicon-Germanium Source and Drain Regions |
US20080116525A1 (en) | 2006-11-16 | 2008-05-22 | United Microelectronics Corp. | Complementary metal-oxide-semiconductor device |
US7750338B2 (en) | 2006-12-05 | 2010-07-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dual-SiGe epitaxy for MOS devices |
US7858529B2 (en) | 2006-12-18 | 2010-12-28 | United Microelectronics Corp. | Treatment method of semiconductor, method for manufacturing MOS, and MOS structure |
JP2008159803A (en) | 2006-12-22 | 2008-07-10 | Toshiba Corp | Semiconductor device |
US7838370B2 (en) | 2006-12-27 | 2010-11-23 | Texas Instruments Incorporated | Highly selective liners for semiconductor fabrication |
US7538387B2 (en) * | 2006-12-29 | 2009-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stack SiGe for short channel improvement |
US20080220579A1 (en) | 2007-03-07 | 2008-09-11 | Advanced Micro Devices, Inc. | Stress enhanced mos transistor and methods for its fabrication |
US7592262B2 (en) | 2007-03-21 | 2009-09-22 | United Microelectronics Corp. | Method for manufacturing MOS transistors utilizing a hybrid hard mask |
US20080233722A1 (en) | 2007-03-23 | 2008-09-25 | United Microelectronics Corp. | Method of forming selective area compound semiconductor epitaxial layer |
US7691752B2 (en) | 2007-03-30 | 2010-04-06 | Intel Corporation | Methods of forming improved EPI fill on narrow isolation bounded source/drain regions and structures formed thereby |
US7745847B2 (en) | 2007-08-09 | 2010-06-29 | United Microelectronics Corp. | Metal oxide semiconductor transistor |
US20090045456A1 (en) | 2007-08-13 | 2009-02-19 | United Microelectronics Corp. | Semiconductor device and method of fabricating the same |
US8043919B2 (en) | 2007-11-12 | 2011-10-25 | United Microelectronics Corp. | Method of fabricating semiconductor device |
US20090166625A1 (en) | 2007-12-28 | 2009-07-02 | United Microelectronics Corp. | Mos device structure |
US20090186475A1 (en) | 2008-01-21 | 2009-07-23 | Shyh-Fann Ting | Method of manufacturing a MOS transistor |
US20090184402A1 (en) | 2008-01-22 | 2009-07-23 | United Microelectronics Corp. | Method of fabricating a shallow trench isolation structure including forming a second liner covering the corner of the trench and first liner. |
US7875520B2 (en) | 2008-03-27 | 2011-01-25 | United Microelectronics Corp. | Method of forming CMOS transistor |
US20090278170A1 (en) | 2008-05-07 | 2009-11-12 | Yun-Chi Yang | Semiconductor device and manufacturing method thereof |
US20090302348A1 (en) | 2008-06-10 | 2009-12-10 | International Business Machines Corporation | Stress enhanced transistor devices and methods of making |
US20100001317A1 (en) | 2008-07-03 | 2010-01-07 | Yi-Wei Chen | Cmos transistor and the method for manufacturing the same |
US7736982B2 (en) | 2008-10-14 | 2010-06-15 | United Microelectronics Corp. | Method for forming a semiconductor device |
US8368147B2 (en) * | 2010-04-16 | 2013-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained semiconductor device with recessed channel |
-
2012
- 2012-09-07 US US13/606,007 patent/US8710632B2/en active Active
Cited By (56)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8994104B2 (en) * | 1999-09-28 | 2015-03-31 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US20130248999A1 (en) * | 1999-09-28 | 2013-09-26 | Glenn A. Glass | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US10811496B2 (en) | 2010-12-21 | 2020-10-20 | Intel Corporation | Transistor devices having source/drain structure configured with high germanium content portion |
US9722023B2 (en) | 2010-12-21 | 2017-08-01 | Intel Corporation | Selective germanium P-contact metalization through trench |
US8901537B2 (en) | 2010-12-21 | 2014-12-02 | Intel Corporation | Transistors with high concentration of boron doped germanium |
US11508813B2 (en) | 2010-12-21 | 2022-11-22 | Daedalus Prime Llc | Column IV transistors for PMOS integration |
US9117791B2 (en) | 2010-12-21 | 2015-08-25 | Intel Corporation | Selective germanium P-contact metalization through trench |
US11387320B2 (en) | 2010-12-21 | 2022-07-12 | Intel Corporation | Transistors with high concentration of germanium |
US11251281B2 (en) | 2010-12-21 | 2022-02-15 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US10879353B2 (en) | 2010-12-21 | 2020-12-29 | Intel Corporation | Selective germanium P-contact metalization through trench |
US10700178B2 (en) | 2010-12-21 | 2020-06-30 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US10553680B2 (en) | 2010-12-21 | 2020-02-04 | Intel Corporation | Selective germanium P-contact metalization through trench |
US10304927B2 (en) | 2010-12-21 | 2019-05-28 | Intel Corporation | Selective germanium p-contact metalization through trench |
US9349810B2 (en) | 2010-12-21 | 2016-05-24 | Intel Corporation | Selective germanium P-contact metalization through trench |
US10297670B2 (en) | 2010-12-21 | 2019-05-21 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US9437691B2 (en) | 2010-12-21 | 2016-09-06 | Intel Corporation | Column IV transistors for PMOS integration |
US9484432B2 (en) | 2010-12-21 | 2016-11-01 | Intel Corporation | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US10090383B2 (en) | 2010-12-21 | 2018-10-02 | Intel Corporation | Column IV transistors for PMOS integration |
US9627384B2 (en) | 2010-12-21 | 2017-04-18 | Intel Corporation | Transistors with high concentration of boron doped germanium |
US11476344B2 (en) | 2011-09-30 | 2022-10-18 | Daedalus Prime Llc | Contact resistance reduction employing germanium overlayer pre-contact metalization |
US8963258B2 (en) * | 2013-03-13 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company | FinFET with bottom SiGe layer in source/drain |
US20140264590A1 (en) * | 2013-03-13 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with Bottom SiGe Layer in Source/Drain |
US9911829B2 (en) | 2013-03-13 | 2018-03-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with bottom SiGe layer in source/drain |
US9293581B2 (en) | 2013-03-13 | 2016-03-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with bottom SiGe layer in source/drain |
US11749752B2 (en) | 2013-12-19 | 2023-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping profile for strained source/drain region |
US10861971B2 (en) | 2013-12-19 | 2020-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Doping profile for strained source/drain region |
US20150179796A1 (en) * | 2013-12-19 | 2015-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Germanium Profile for Channel Strain |
US9691898B2 (en) * | 2013-12-19 | 2017-06-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Germanium profile for channel strain |
US9698243B2 (en) | 2014-02-14 | 2017-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor strain-inducing scheme |
US9991364B2 (en) | 2014-02-14 | 2018-06-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor strain-inducing scheme |
US9276113B2 (en) * | 2014-03-10 | 2016-03-01 | International Business Corporation | Structure and method to make strained FinFET with improved junction capacitance and low leakage |
US9859424B2 (en) * | 2014-03-21 | 2018-01-02 | Intel Corporation | Techniques for integration of Ge-rich p-MOS source/drain contacts |
US20170012124A1 (en) * | 2014-03-21 | 2017-01-12 | Intel Corporation | Techniques for integration of ge-rich p-mos source/drain contacts |
US10147817B2 (en) * | 2014-03-21 | 2018-12-04 | Intel Corporation | Techniques for integration of Ge-rich p-MOS source/drain |
US10541334B2 (en) | 2014-03-21 | 2020-01-21 | Intel Corporation | Techniques for integration of Ge-rich p-MOS source/drain |
US20180145174A1 (en) * | 2014-03-21 | 2018-05-24 | Intel Corporation | Techniques for integration of ge-rich p-mos source/drain |
CN105280496A (en) * | 2014-06-05 | 2016-01-27 | 联华电子股份有限公司 | Semiconductor element with fin structure and manufacturing method thereof |
US20230317825A1 (en) * | 2014-06-23 | 2023-10-05 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
CN105280699A (en) * | 2014-07-23 | 2016-01-27 | 台湾积体电路制造股份有限公司 | Source/Drain Structures and Methods of Forming Same |
CN105405881A (en) * | 2014-08-20 | 2016-03-16 | 中国科学院微电子研究所 | Semiconductor device and method for manufacturing the same |
US9741824B2 (en) * | 2014-09-01 | 2017-08-22 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
US20160064522A1 (en) * | 2014-09-01 | 2016-03-03 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
CN105632927A (en) * | 2014-10-30 | 2016-06-01 | 中芯国际集成电路制造(上海)有限公司 | PMOS transistor forming method |
US10573750B2 (en) * | 2015-12-24 | 2020-02-25 | Intel Corporation | Methods of forming doped source/drain contacts and structures formed thereby |
US11004978B2 (en) | 2015-12-24 | 2021-05-11 | Intel Corporation | Methods of forming doped source/drain contacts and structures formed thereby |
US20180261696A1 (en) * | 2015-12-24 | 2018-09-13 | Intel Corporation | Methods of forming doped source/drain contacts and structures formed thereby |
US10141426B2 (en) * | 2016-02-08 | 2018-11-27 | International Business Macahines Corporation | Vertical transistor device |
US9722030B1 (en) * | 2016-05-12 | 2017-08-01 | United Microelectronics Corp. | Semiconductor device and manufacturing method thereof |
US9966434B2 (en) * | 2016-05-12 | 2018-05-08 | United Microelectronics Corp. | Manufacturing method of semiconductor device |
US20170330937A1 (en) * | 2016-05-12 | 2017-11-16 | United Microelectronics Corp. | Manufacturing method of semiconductor device |
US20170338327A1 (en) * | 2016-05-19 | 2017-11-23 | United Semiconductor (Xiamen) Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20230036426A1 (en) * | 2017-02-10 | 2023-02-02 | Applied Materials, Inc. | Method and apparatus for low temperature selective epitaxy in a deep trench |
CN110600472A (en) * | 2018-05-23 | 2019-12-20 | 三星电子株式会社 | Integrated circuit device and method of manufacturing the same |
US11081584B2 (en) * | 2018-10-30 | 2021-08-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing semiconductor devices using a capping layer in forming gate electrode and semiconductor devices |
TWI718726B (en) * | 2018-10-30 | 2021-02-11 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor devices and semiconductor devices |
US12142682B2 (en) | 2018-10-30 | 2024-11-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor devices and semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
US8710632B2 (en) | 2014-04-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8710632B2 (en) | Compound semiconductor epitaxial structure and method for fabricating the same | |
US10535516B2 (en) | Method for depositing a semiconductor structure on a surface of a substrate and related semiconductor structures | |
US7759199B2 (en) | Stressor for engineered strain on channel | |
KR102648942B1 (en) | Methods for forming silicon-containing epitaxial layers and related semiconductor device structures | |
US8278176B2 (en) | Selective epitaxial formation of semiconductor films | |
US20130320429A1 (en) | Processes and structures for dopant profile control in epitaxial trench fill | |
US7494884B2 (en) | SiGe selective growth without a hard mask | |
US7897495B2 (en) | Formation of epitaxial layer containing silicon and carbon | |
US8415236B2 (en) | Methods for reducing loading effects during film formation | |
US10115826B2 (en) | Semiconductor structure and the manufacturing method thereof | |
US9871137B2 (en) | Method for forming semiconductor device structure | |
US20080138955A1 (en) | Formation of epitaxial layer containing silicon | |
US8652945B2 (en) | Epitaxy of high tensile silicon alloy for tensile strain applications | |
US8012858B2 (en) | Method of fabricating semiconductor device | |
US20150236158A1 (en) | Method for fabricating semiconductor device, and semiconductor device made thereby | |
TWI546960B (en) | Compound semiconductor epitaxiel structur and method for fabricating the same | |
CN109920837B (en) | Semiconductor device and method of forming the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YU, TIEN-WEI;CHIEN, CHIN-CHENG;LAI, I-MING;AND OTHERS;SIGNING DATES FROM 20120830 TO 20120907;REEL/FRAME:028911/0962 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |