US20140070304A1 - Nonvolatile memory device and method for manufacturing same - Google Patents
Nonvolatile memory device and method for manufacturing same Download PDFInfo
- Publication number
- US20140070304A1 US20140070304A1 US13/785,069 US201313785069A US2014070304A1 US 20140070304 A1 US20140070304 A1 US 20140070304A1 US 201313785069 A US201313785069 A US 201313785069A US 2014070304 A1 US2014070304 A1 US 2014070304A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- memory cells
- gap
- semiconductor layer
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 25
- 238000004519 manufacturing process Methods 0.000 title claims description 13
- 230000015654 memory Effects 0.000 claims abstract description 159
- 239000004065 semiconductor Substances 0.000 claims abstract description 72
- 239000010410 layer Substances 0.000 claims description 127
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 44
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 18
- 239000011229 interlayer Substances 0.000 claims description 15
- 238000005530 etching Methods 0.000 claims description 12
- 230000002093 peripheral effect Effects 0.000 claims description 12
- 238000009825 accumulation Methods 0.000 claims description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 4
- 229910052721 tungsten Inorganic materials 0.000 claims description 4
- 239000010937 tungsten Substances 0.000 claims description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 47
- 229920005591 polysilicon Polymers 0.000 description 46
- 229910052681 coesite Inorganic materials 0.000 description 13
- 229910052906 cristobalite Inorganic materials 0.000 description 13
- 239000000377 silicon dioxide Substances 0.000 description 13
- 229910052682 stishovite Inorganic materials 0.000 description 13
- 229910052905 tridymite Inorganic materials 0.000 description 13
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 12
- 230000008878 coupling Effects 0.000 description 11
- 238000010168 coupling process Methods 0.000 description 11
- 238000005859 coupling reaction Methods 0.000 description 11
- 229910052581 Si3N4 Inorganic materials 0.000 description 9
- 229910052751 metal Inorganic materials 0.000 description 9
- 239000002184 metal Substances 0.000 description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 9
- 238000001020 plasma etching Methods 0.000 description 7
- 229910021332 silicide Inorganic materials 0.000 description 6
- 238000001039 wet etching Methods 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Substances [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- QVQLCTNNEUAWMS-UHFFFAOYSA-N barium oxide Chemical compound [Ba]=O QVQLCTNNEUAWMS-UHFFFAOYSA-N 0.000 description 3
- 239000013256 coordination polymer Substances 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- -1 hafnium aluminate Chemical class 0.000 description 3
- 239000012535 impurity Substances 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 3
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 3
- 229910052697 platinum Inorganic materials 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- IATRAKWUXMZMIY-UHFFFAOYSA-N strontium oxide Chemical compound [O-2].[Sr+2] IATRAKWUXMZMIY-UHFFFAOYSA-N 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910008484 TiSi Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910002113 barium titanate Inorganic materials 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 229910052735 hafnium Inorganic materials 0.000 description 2
- CPLXHLVBOLITMK-UHFFFAOYSA-N magnesium oxide Inorganic materials [Mg]=O CPLXHLVBOLITMK-UHFFFAOYSA-N 0.000 description 2
- 239000000395 magnesium oxide Substances 0.000 description 2
- 229910052750 molybdenum Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 230000000149 penetrating effect Effects 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 229920001709 polysilazane Polymers 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- 229910019001 CoSi Inorganic materials 0.000 description 1
- 229910003855 HfAlO Inorganic materials 0.000 description 1
- 229910004129 HfSiO Inorganic materials 0.000 description 1
- 229910016006 MoSi Inorganic materials 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 229910005883 NiSi Inorganic materials 0.000 description 1
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- 229910004200 TaSiN Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910006501 ZrSiO Inorganic materials 0.000 description 1
- CFOAUMXQOCBWNJ-UHFFFAOYSA-N [B].[Si] Chemical compound [B].[Si] CFOAUMXQOCBWNJ-UHFFFAOYSA-N 0.000 description 1
- HIVGXUNKSAJJDN-UHFFFAOYSA-N [Si].[P] Chemical compound [Si].[P] HIVGXUNKSAJJDN-UHFFFAOYSA-N 0.000 description 1
- MXSJNBRAMXILSE-UHFFFAOYSA-N [Si].[P].[B] Chemical compound [Si].[P].[B] MXSJNBRAMXILSE-UHFFFAOYSA-N 0.000 description 1
- 230000002730 additional effect Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- JRPBQTZRNDNNOP-UHFFFAOYSA-N barium titanate Chemical compound [Ba+2].[Ba+2].[O-][Ti]([O-])([O-])[O-] JRPBQTZRNDNNOP-UHFFFAOYSA-N 0.000 description 1
- 229910021523 barium zirconate Inorganic materials 0.000 description 1
- DQBAOWPVHRWLJC-UHFFFAOYSA-N barium(2+);dioxido(oxo)zirconium Chemical compound [Ba+2].[O-][Zr]([O-])=O DQBAOWPVHRWLJC-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 229910001423 beryllium ion Inorganic materials 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000000994 depressogenic effect Effects 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000007667 floating Methods 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- AXZKOIWUVFPNLO-UHFFFAOYSA-N magnesium;oxygen(2-) Chemical compound [O-2].[Mg+2] AXZKOIWUVFPNLO-UHFFFAOYSA-N 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- WNUPENMBHHEARK-UHFFFAOYSA-N silicon tungsten Chemical compound [Si].[W] WNUPENMBHHEARK-UHFFFAOYSA-N 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- 229910052723 transition metal Inorganic materials 0.000 description 1
- 150000003624 transition metals Chemical class 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
- GFQYVLUOOAAOGM-UHFFFAOYSA-N zirconium(iv) silicate Chemical compound [Zr+4].[O-][Si]([O-])([O-])[O-] GFQYVLUOOAAOGM-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H01L29/792—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/69—IGFETs having charge trapping gate insulators, e.g. MNOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/764—Air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H01L29/66833—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
- H10B41/35—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0413—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having charge-trapping gate insulators, e.g. MNOS transistors
Definitions
- Embodiments are generally related to a nonvolatile memory device and a method for manufacturing the same.
- Nonvolatile memory devices such as NAND flash memories are widely used in consumer electrical products. To meet the requirements of capacity increase and cost reduction in such memory devices, microfabrication technology is expected to further evolve in the future.
- an air gap is provided between memory cells to reduce parasitic capacitance associated with the miniaturization of memory cells. This can increase the coupling ratio of memory cells. Thus, the interference between adjacent memory cells can be suppressed to reduce threshold variation. However, there is still room for improvement to respond to further miniaturization.
- FIG. 1 is a schematic sectional view illustrating one example of a nonvolatile memory device according to a first embodiment
- FIG. 2 is a block diagram illustrating one example of the nonvolatile memory device according to the first embodiment
- FIGS. 3A and 3B are schematic sectional views illustrating one example of the memory cell of the nonvolatile memory device according to the first embodiment
- FIGS. 4A to 8 are schematic sectional views illustrating one example of a manufacturing process of the nonvolatile memory device according to the first embodiment
- FIGS. 9A and 9B are schematic sectional views illustrating one example of a nonvolatile memory device according to a second embodiment.
- FIGS. 10A to 13B are schematic sectional views illustrating one example of a manufacturing process of the nonvolatile memory device according to the second embodiment.
- a nonvolatile memory device includes a memory cell string, a control gate, a first insulating film and a second insulating film.
- the memory cell string includes a semiconductor layer extending in a first direction and a plurality of memory cells disposed on the semiconductor layer in the first direction.
- the control gate is provided on each of the plurality of memory cells and extends in a second direction crossing the first direction.
- the first insulating film covers each side surface crossing the first direction of the plurality of memory cells, and a side surface of the control gate.
- the second insulating film covering an upper portion of the control gate is provided on each of two adjacent memory cells of the plurality of memory cells.
- a first air gap is disposed between the two adjacent memory cells and is surround by the first insulating film and the second insulating film, and the semiconductor layer is exposed by the first gap, or thickness of an insulating film between the first gap and the semiconductor layer is thinner than the first insulating film.
- FIG. 1 is a schematic sectional view showing one example of a nonvolatile memory device 100 according to a first embodiment.
- the nonvolatile memory device 100 is e.g. a NAND flash memory, and includes a memory cell string 10 .
- the memory cell string 10 includes a semiconductor layer 3 extending in a first direction (X direction), and a plurality of memory cells 20 juxtaposed on the semiconductor layer 3 .
- the nonvolatile memory device 100 further includes a control gate 30 provided on each memory cell 20 and extending in a second direction (Y direction) crossing the first direction.
- the memory cell 20 includes a tunnel insulating film 5 provided on the semiconductor layer 3 , and a polycrystalline silicon (polysilicon) layer 7 functioning as a charge accumulation layer.
- the control gate 30 is provided on the memory cell 20 via an IPD (Inter-Poly Dielectric) film 21 .
- the control gate 30 includes a polysilicon layer 23 and a silicide layer 25 .
- a select gate 40 is provided at an end of the plurality of memory cells 20 .
- the select gate 40 includes a tunnel insulating film 5 , a polysilicon layer 7 , an IPD film 21 , a polysilicon layer 23 , and a silicide layer 25 .
- an opening is provided in the IPD film 21 .
- the polysilicon layer 7 and the polysilicon layer 23 are electrically connected.
- a select transistor with the tunnel insulating film 5 serving as a gate insulating film is configured at the intersection of the semiconductor layer 3 and the select gate 40 .
- the select transistor controls the current flowing in the memory cell 20 via the semiconductor layer 3 .
- An insulating film 27 (first insulating film) is provided on the side surface crossing the X direction of the memory cell 20 .
- the insulating film 27 covers the side surface of the memory cell 20 and the side surface of the control gate 30 to protect the memory cell 20 .
- An insulating film 31 (second insulating film) is provided on the plurality of memory cells 20 .
- the insulating film 31 covers the upper portion of the control gate 30 provided on each of two adjacent memory cells 20 .
- the insulating film 31 allows a gap 29 (first gap) to be interposed between the side surfaces of the adjacent memory cells.
- the gap 29 is surrounded with the insulating film 27 , the insulating film 31 , and the semiconductor layer 3 .
- the gap 29 may also be represented as e.g. void or air gap.
- the insulating film formed on the semiconductor layer 3 is removed to expose the semiconductor layer 3 to the gap 29 .
- the thickness of the insulating film on the semiconductor layer 3 between adjacent memory cells may be made thinner than that of the insulating film 27 .
- the miniaturization of the memory cells 20 results in narrowing the spacing between the adjacent memory cells 20 .
- This causes variation in the threshold of the memory cell transistor due to capacitive coupling between the adjacent memory cells.
- the coupling ratio C R C IPD /(C IPD +C OX ) may be kept constant to avoid the increase of write voltage.
- the film thickness of FG cannot be thinned in accordance with the reduction of cell size.
- C OX is the tunnel oxide film capacitance between FG and the semiconductor layer.
- C IPD is the inter-poly dielectric film capacitance between FG and the control gate.
- multilevel technology has advanced in order to increase information stored in one memory cell.
- different pieces of information are associated with a plurality of threshold levels of a memory cell transistor. This decreases the margin between the threshold levels.
- the threshold variation due to capacitive coupling with the adjacent cell may cause errors in read information.
- the aspect ratio of the memory cell is increased. This may cause collapse of the memory cell 20 at the time of patterning. This limits the aspect ratio of the memory cell. As a result, the coupling ratio is difficult to maintain.
- a gap 29 is provided between the adjacent memory cells 20 to reduce parasitic capacitance therebetween.
- the effective spacing between adjacent FG is widened. This suppresses capacitive coupling between adjacent cells, and enables design with larger coupling ratio.
- the thickness of the insulating film provided on the semiconductor layer 3 is thinned. This can increase the air gap ratio and the coupling ratio.
- the air gap ratio is the ratio of the volume of the gap 29 between the adjacent memory cell stacks versus the entire volume of space between the adjacent memory cell stacks, wherein the memory cell stack includes the memory cell 20 and the control gate 30 stacked thereon.
- the air gap ratio can be increased. More preferably, the insulating film on the semiconductor layer 3 is removed to expose the surface to the gap 29 .
- the nonvolatile memory device 100 further includes an insulating film 35 provided on the insulating film 31 , an interlayer insulating film 37 provided thereon, and a bit line 41 provided on the interlayer insulating film 37 .
- the bit line 41 is electrically connected to the semiconductor layer 3 through a drain contact 43 in the region (drain region) on the opposite side of the select gate 40 from the memory cell 20 .
- An insulating film 33 (third insulating film) is provided on the semiconductor layer 3 in the drain region.
- the drain contact 43 penetrates through the insulating film 33 from the upper surface of the interlayer insulating film 37 , and is in contact with the semiconductor layer 3 .
- the drain contact 43 is a metallic contact plug provided inside a contact hole penetrating through the interlayer insulating film 37 , the insulating film 35 , the insulating film 31 , and the insulating film 33 .
- the nonvolatile memory device 100 includes a gap 69 between the memory cell 20 and the select gate 40 , and a gap 39 (second gap) between the select gate 40 and the insulating film 33 .
- FIG. 2 is a block diagram showing the nonvolatile memory device 100 .
- the nonvolatile memory device 100 includes a memory cell section 11 , and peripheral circuits 12 and 18 for controlling the memory cell section 11 .
- the memory cell section 11 includes a plurality of bit lines BL extending in the X direction, and a plurality of word lines WL extending in the Y direction.
- the X direction and the Y direction are parallel to the upper surface of the silicon wafer, and orthogonal to each other.
- one memory block BLK is configured to have a plurality of, e.g. 64, word lines.
- the memory cell section 11 includes a plurality of, e.g. 1024, blocks BLK arranged in the X direction.
- a pair of select gate lines SG is arranged on both sides of the memory block BLK.
- a memory cell string MS is placed immediately below the bit line BL.
- the word line WL includes a control gate 30 .
- a memory cell MC is provided at the intersection of the memory cell string MS and the word line WL.
- a select transistor ST is provided at the intersection of the memory cell string MS and the select gate SG.
- One memory cell string MS includes 64 memory cells MC and two select transistors ST on both sides thereof.
- a plurality of memory cell strings MS juxtaposed in the Y direction constitutes one memory block BLK.
- a source line SL extending in the Y direction is arranged so as to be shared by adjacent memory blocks BLK.
- the drain side of one select transistor ST is connected to the corresponding bit line BL, and the source side of the select transistor ST at the other end is connected to the source line SL.
- the peripheral circuits 12 and 18 are arranged around the memory cell section 11 .
- the peripheral circuit 12 includes a plurality of sense amplifiers SA, each connected to a bit line BL.
- the sense amplifier SA senses the potential of the bit line BL.
- the peripheral circuit 18 includes a row decoder 13 . To the row decoder 13 , the word lines WL and the select gate lines SG are connected. The row decoder 13 selects these wirings and applies voltage thereto.
- the peripheral circuit 18 further includes a controller 14 , a ROM fuse 16 , and a voltage generating circuit 17 .
- the controller 14 receives input signals such as write enable signal WEn, read enable signal REn, address latch enable signal ALE, and command latch enable signal CLE.
- the controller 14 controls the operation of the nonvolatile memory device 100 .
- the controller 14 controls such operations as write operation, read operation, and erase operation on data.
- the ROM fuse 16 stores fixed data. The controller 14 reads this fixed data as necessary.
- the voltage generating circuit 17 includes a pulse generating circuit PG and a plurality of charge pumps CP.
- the charge pump CP is a circuit for generating a prescribed voltage. The generated voltage is outputted to the pulse generating circuit PG.
- the pulse generating circuit PG the voltage inputted from the charge pump CP is shaped into a pulse and outputted to the row decoder 13 .
- the nonvolatile memory device 100 further includes a data input/output buffer 15 .
- the data input/output buffer 15 passes data between the sense amplifiers SA and external input/output terminals, and receives command data and address data.
- FIGS. 3A and 3B are schematic sectional views showing the memory cell 20 of the nonvolatile memory device 100 according to the first embodiment.
- FIG. 3A shows a cross section along the extending direction (Y direction) of the control gate 30 (word line WL).
- FIG. 3B shows a cross section along the extending direction (X direction) of the memory cell string 10 .
- the memory cell 20 has the FG structure. For instance, the memory cell 20 accumulates charge in the polysilicon layer provided on the semiconductor layer 3 via the tunnel insulating film 5 .
- the semiconductor layer 3 and the tunnel insulating film 5 constituting the memory cell 20 are processed into a stripe extending in the X direction.
- a plurality of memory cells 20 juxtaposed in the Y direction are insulated from each other by a device isolation insulating film 51 .
- the polysilicon layer 7 is processed into a plurality of memory cells 20 arranged in the X direction.
- the IPD film 21 and the control gate 30 provided on the polysilicon layer 7 are processed into a stripe extending in the Y direction.
- the semiconductor layer 3 is e.g. a p-type well region formed in a silicon wafer.
- the semiconductor layer 3 contains boron (B) in the concentration range from 1 ⁇ 10 14 cm ⁇ 3 to 1 ⁇ 10 19 cm ⁇ 3 .
- the semiconductor layer 3 may be an SOI (silicon on insulator) layer.
- the tunnel insulating film 5 is a silicon oxide film or silicon oxynitride film having a thickness of e.g. 3-15 nm.
- a polysilicon layer 7 having a thickness of e.g. 30-200 nm is provided.
- the polysilicon layer 7 contains e.g. phosphorus (P) or arsenic (As) as n-type impurity in the concentration range from 1 ⁇ 10 18 cm ⁇ 3 to 1 ⁇ 10 21 cm ⁇ 3 , and has conductivity.
- a control gate 30 is provided via an IPD film 21 .
- the control gate 30 includes a polysilicon layer 23 and a silicide layer 25 .
- the polysilicon layer 7 is a charge accumulation layer.
- the polysilicon layer 7 is formed in a self-aligned manner with respect to the semiconductor layer 3 on the region where the device isolation insulating film 51 made of silicon oxide film is not formed. That is, the tunnel insulating film 5 and the polysilicon layer 7 are deposited on the semiconductor layer 3 , and then etched to a depth reaching the semiconductor layer 3 . Thus, the tunnel insulating film 5 and the polysilicon layer 7 are patterned like a stripe extending in the X direction. The etching depth of the semiconductor layer 3 is e.g. 0.05-0.5 ⁇ m. Then, the etched trench is filled with a device isolation insulating film 51 made of e.g. silicon oxide film. The tunnel insulating film 5 and the polysilicon layer 7 are formed on the semiconductor layer 3 free from step difference before the formation of the trench. Thus, the tunnel insulating film 5 and the polysilicon layer 7 are formed with high uniformity.
- the tunnel insulating film 5 may be of a stacked structure such as SiN/SiO 2 , SiN/SiO 2 , SiO 2 /SiO 2 /SiN/SiO 2 , SiO 2 /high dielectric film/SiO 2 , and high dielectric film/SiO 2 .
- the device isolation insulating film 51 may be an insulating film including e.g. NSG (non-doped silicate glass), PSG (phosphorus silicon glass), BSG (boron silicon glass), PSZ (polysilazane), BPSG (boron phosphorus silicon glass), or HTO (high temperature oxide).
- the IPD film 21 is a multilayer film or monolayer film including a high dielectric film such as silicon oxide film, silicon nitride film, hafnium aluminate film (HfAlO), alumina film (Al 2 O 3 ), magnesium oxide film (MgO), strontium oxide film (SrO), barium oxide film (BaO), titanium oxide film (TiO 2 ), tantalum oxide film (Ta 2 O 3 ), barium titanate film (BaTiO 3 ), barium zirconate film (BaZrO), zirconium oxide film (ZrO 2 ), hafnium oxide film (HfO 2 ), yttrium oxide film (Y 2 O 3 ), zirconium silicate film (ZrSiO), hafnium silicate film (HfSiO), and lanthanum aluminate film (LaAlO).
- a high dielectric film such as silicon oxide film, silicon nitride film, hafnium
- the IPD film 21 may be a film having a stacked structure such as SiN/high dielectric film/SiN, SiO 2 /high dielectric film/SiO 2 , and SiN/SiO 2 /high dielectric film/SiO 2 /SiN from the polysilicon layer 7 side. Further alternatively, the IPD film 21 may have a stacked structure of SiO 2 /high dielectric film or SiN/high dielectric film from the polysilicon layer 7 side. For instance, the IPD film 21 is formed to a thickness in the range from 5 nm to 30 nm.
- the control gate 30 can be made of e.g. polysilicon doped with phosphorus (P), arsenic (As), or boron (B) in the concentration range of 1 ⁇ 10 17 -1 ⁇ 10 21 cm ⁇ 3 .
- the control gate 30 may be of a stacked structure of tungsten silicide (WSi) and polysilicon, or a stacked structure of at least one of NiSi, MoSi, TiSi, and CoSi, and polysilicon.
- the control gate 30 may be of a stacked structure including metal oxide or metal (e.g., at least one of W, TaSiN, Ta, TiSi, TiN, Co, and Pt).
- the control gate 30 can be provided to a thickness of e.g. 10 nm to 500 nm.
- FIGS. 4A to 8 are schematic sectional views showing one example of a manufacturing process of the nonvolatile memory device 100 according to the first embodiment.
- FIGS. 4A to 8 show a cross section along the extending direction (X direction) of the memory cell string 10 .
- FIG. 4A shows a state in which the polysilicon layer 7 , the IPD film 21 , and the polysilicon layer 23 are separated in the X direction to form a memory cell 20 , a control gate 30 , and a select gate 40 .
- an insulating film 47 serving as a mask for etching the polysilicon layer 7 , the IPD film 21 , and the polysilicon layer 23 .
- a plurality of memory cells 20 and select gates 40 are juxtaposed with prescribed spacings.
- the control gate 30 provided on each memory cell 20 extends in the Y direction and is included in a word line WL.
- the select gate 40 also extends in the Y direction.
- an insulating film 27 is formed.
- the insulating film 27 covers the side surface crossing the X direction of the memory cell 20 , the control gate 30 , and the select gate 40 .
- the insulating film 27 is e.g. a silicon oxide film.
- impurity is implanted into the semiconductor layer 3 between the adjacent memory cells 20 , between the memory cell 20 and the select gate 40 , and between the adjacent select gates 40 to form source/drain regions (not shown).
- the space between the adjacent memory cells 20 , between the memory cell 20 and the select gate 40 , and between the adjacent select gates 40 is filled with a sacrificial film 53 .
- the sacrificial film 53 can be e.g. a silicon nitride film or organic film.
- the sacrificial film 53 between the adjacent select gates 40 is selectively removed by using e.g. RIE (reactive ion etching) technique to form a recess 55 .
- RIE reactive ion etching
- a sidewall film including the sacrificial film 53 and the insulating film 27 is left.
- the insulating film 27 and the tunnel insulating film 5 are removed to expose the semiconductor layer 3 at the bottom surface of the recess 55 .
- an insulating film 57 is formed on the upper surface of the memory cell 20 and the select gate 40 , the upper surface of the sacrificial film 53 , and the inner surface of the recess 55 .
- the insulating film 57 is e.g. a silicon oxide film or silicon oxynitride film.
- an insulating film 58 covering the insulating film 57 is formed, and an insulating film 33 filling the recess 55 is formed.
- the insulating film 33 is formed so as to cover e.g. the recess 55 , the memory cell 20 , and the select gate 40 .
- CMP chemical mechanical polishing
- the insulating film 33 is e.g. a silicon oxide film having wet etching selectivity with respect to the sacrificial film 53 .
- the insulating film 58 can be a silicon nitride film having etching selectivity with respect to the silicon oxide film.
- the upper portion of the insulating film 58 , the insulating film 57 , and the sacrificial film 53 is removed by using RIE technique to expose the upper surface of the polysilicon layer 23 .
- the sacrificial film 53 is removed by wet etching or CDE (chemical dry etching) technique.
- CDE chemical dry etching
- the upper portion of the polysilicon layer 23 is silicidized.
- a metal layer including a transition metal of groups 4-11 such as nickel (Ni), titanium (Ti), cobalt (Co), platinum (Pt), palladium (Pd), tantalum (Ta), or molybdenum (Mo) is formed on the polysilicon layer 23 .
- the metal layer is heat treated to silicidize the polysilicon layer 23 .
- the metal layer is removed to form a silicide layer 25 on the polysilicon layer 23 .
- the upper portion of the polysilicon layer 23 is silicidized.
- the entirety of the polysilicon layer 23 may be silicidized.
- the insulating film formed on the semiconductor layer 3 between the memory cell 20 and the select gate 40 , and between the select gate 40 and the insulating film 33 , is also simultaneously removed.
- the region (drain region) of the select gate 40 on the opposite side from the memory cell 20 is provided between two adjacent select gates 40 .
- a drain contact 43 is provided in the drain region.
- the drain contact 43 electrically connects the memory cell string 10 to the bit line 41 provided on the upper surface of the interlayer insulating film 37 .
- the drain contact 43 is provided inside a contact hole penetrating from the upper surface of the interlayer insulating film 37 through the insulating films to the semiconductor layer 3 .
- the contact hole may communicate with the gap 39 when forming the drain contact 43 . More specifically, with the miniaturization of the memory cell section, the width in the X direction of the drain region is narrowed. Accordingly, the position of the contact hole may be displaced toward the select gate 40 , and the contact hole may be connected to the gap 39 . Then, when a metallic contact plug is formed inside the contact hole, a metal layer may be formed also inside the gap 39 .
- the gap 39 extends in the Y direction, and is formed across a plurality of memory cell strings 10 .
- the metal layer formed inside the gap 39 causes a short circuit between memory cell strings 10 .
- the gap, if any, formed between the select gate 40 and the insulating film 33 is e.g. a narrow gap 79 along the side surface of the select gate 40 . This can prevent the gap 79 from communicating with the contact hole of the drain contact 43 . That is, the drain contact 43 and the gap 79 are spaced from each other. Furthermore, the gap 79 has an additional effect of reducing the leakage current between the select gate 40 and the drain contact 43 .
- the gap 39 formed on both sides of the gate electrode 42 relaxes the fringe electric field and elongates the effective channel length. Accordingly, a transistor 201 with the short channel effect suppressed can be provided.
- FIGS. 10A to 13B are schematic sectional views showing one example of a process for manufacturing the nonvolatile memory device 200 according to the second embodiment.
- FIGS. 10A to 13B show a cross section along the extending direction (X direction) of the memory cell string 10 .
- FIG. 10A shows a manufacturing process subsequent to FIG. 5A .
- a resist mask 71 overlying the memory cell 20 and the select gate 40 is formed.
- the resist mask 71 includes an opening between the adjacent select gates 40 .
- impurity can be ion implanted through the opening of the resist mask 71 to adjust the threshold voltage of the select transistor formed between the select gate 40 and the semiconductor layer 3 .
- the resist mask 71 is used as a mask to selectively remove the insulating film 57 by e.g. RIE technique or wet etching.
- part of the insulating film 27 provided on the upper surface of the select gate 40 is also removed.
- part of the insulating film 47 is exposed.
- the sacrificial film 53 remaining on the side surface 40 a of the select gate 40 is removed by using wet etching or CDE technique. At this time, the sacrificial film 53 formed other than between the adjacent select gates 40 is not removed. However, the insulating film 47 formed on the select gate 40 is a silicon nitride film, and partly etched.
- an insulating film 73 , and an insulating film 75 as an etching stopper are formed on the insulating film 57 , the part of the insulating film and the side surface 40 a of the select gate 40 .
- an insulating film 33 filling between the select gates 40 is formed.
- the insulating film 33 is e.g. a silicon oxide film having wet etching selectivity with respect to the sacrificial film 53 .
- the insulating film 75 is a silicon nitride film having etching selectivity with respect to the silicon oxide film.
- the insulating film 33 is formed on the memory cell 20 and the select gate 40 , and inside the recess 55 . Then, planarization is performed using CMP technique. Thus, the insulating film 33 formed on the memory cell 20 and the select gate 40 is removed, leaving the portion formed inside the recess 55 .
- the upper portion of the insulating film 75 , the insulating film 73 , and the sacrificial film 53 is removed by using RIE technique to expose the upper surface of the polysilicon layer 23 .
- a shape of the insulating film 47 may be transferred to the upper portion of the polysilicon layer 23 .
- the polysilicon layer 23 provided on the select gate 40 may include the depressed portion corresponding to the thin portion of the insulating film 47 .
- the sacrificial film 53 is removed using wet etching or CDE technique.
- the sacrificial film 53 is a silicon nitride film
- the portion including the silicon nitride film is removed except the insulating film 75 on the lower portion of the insulating film 33 .
- the upper portion of the polysilicon layer 23 is silicidized to form a metal silicide 25 thereon.
- a metal layer including at least one of Ni, Ti, Co, Pt, Pd, Ta, and Mo is formed on the polysilicon layer 23 .
- the metal layer is heat treated to silicidize the polysilicon layer 23 .
- a silicon oxide film 31 is formed using e.g. plasma CVD (chemical vapor deposition) technique.
- plasma CVD chemical vapor deposition
- gaps 29 , 69 , and 79 are formed between the adjacent memory cells 20 , between the memory cell 20 and the select gate 40 , and between the select gate 40 and the insulating film 33 , respectively.
- the gap 79 formed between the select gate 40 and the insulating film 33 is a space resulting from the removal of the insulating film 75 formed on the side surface 40 a of the select gate 40 .
- the gap 79 is a narrow gap along the side surface 40 a of the select gate 40 .
- the film thickness of the insulating film 75 may be made thinner than the spacing between the adjacent memory cells 20 for forming a gap 79 narrower than the spacing.
- an insulating film 35 is formed on the insulating film 31 .
- An interlayer insulating film 37 is formed thereon. Then, between the adjacent select gates 40 , a contact hole is formed so as to penetrate from the upper surface of the interlayer insulating film 37 through the insulating film 35 , the insulating film 31 , the insulating film 33 , and the insulating films 75 , 73 to the semiconductor layer 3 . Then, in the contact hole, a contact plug including tungsten (W) is formed using e.g. CVD technique. Furthermore, a bit line 41 is formed on the upper surface of the interlayer insulating film 37 . Thus, the memory cell section shown in FIG. 9A is completed.
- the insulating film 75 shown in FIG. 11B is an insulating film made of a material having etching selectivity with respect to the sacrificial film 53 , the gap 79 is not formed. That is, a structure with no gap between the select gate 40 and the insulating film 33 can be realized.
- the gate electrode 42 has the same structure as the select gate 40 .
- the sacrificial film 53 is left on the side surface of the gate electrode 42 , and a gap 39 is finally formed.
- the sacrificial film 53 formed on the side surface 40 a of the select gate 40 is selectively removed.
- the width of the gap formed between the select gate 40 and the drain contact 43 can be narrowed. This can prevent short circuit between adjacent memory cell strings.
- the distance between adjacent select gates can be decreased. This can reduce the area of the memory cell section. That is, this can contribute to the increase of capacity or the reduction of manufacturing cost of the nonvolatile memory device.
- a gap is formed near the gate electrode of the transistor used in the peripheral circuit. This can relax the fringe electric field and elongate the effective channel length. Accordingly, the short channel effect can be suppressed to improve the transistor characteristics.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
- Thin Film Transistor (AREA)
Abstract
According to an embodiment, a nonvolatile memory device includes a memory cell string, a control gate, first and second insulating films. The memory cell string includes a semiconductor layer and a plurality of memory cells disposed on the semiconductor layer. The control gate is provided on each of the memory cells. The first insulating film covers each side surface of the memory cells, and a side surface of the control gate. The second insulating film covering an upper portion of the control gate is provided on each of two adjacent memory cells. A first air gap is disposed between the two adjacent memory cells and surround by the first insulating film and the second insulating film, and the semiconductor layer is exposed by the first gap, or thickness of an insulating film between the first gap and the semiconductor layer is thinner than the first insulating film.
Description
- This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2012-199939, filed on Sep. 11, 2012; the entire contents of which are incorporated herein by reference.
- Embodiments are generally related to a nonvolatile memory device and a method for manufacturing the same.
- Nonvolatile memory devices such as NAND flash memories are widely used in consumer electrical products. To meet the requirements of capacity increase and cost reduction in such memory devices, microfabrication technology is expected to further evolve in the future.
- For instance, in a structure used in NAND flash memories, an air gap (void) is provided between memory cells to reduce parasitic capacitance associated with the miniaturization of memory cells. This can increase the coupling ratio of memory cells. Thus, the interference between adjacent memory cells can be suppressed to reduce threshold variation. However, there is still room for improvement to respond to further miniaturization.
-
FIG. 1 is a schematic sectional view illustrating one example of a nonvolatile memory device according to a first embodiment; -
FIG. 2 is a block diagram illustrating one example of the nonvolatile memory device according to the first embodiment; -
FIGS. 3A and 3B are schematic sectional views illustrating one example of the memory cell of the nonvolatile memory device according to the first embodiment; -
FIGS. 4A to 8 are schematic sectional views illustrating one example of a manufacturing process of the nonvolatile memory device according to the first embodiment; -
FIGS. 9A and 9B are schematic sectional views illustrating one example of a nonvolatile memory device according to a second embodiment; and -
FIGS. 10A to 13B are schematic sectional views illustrating one example of a manufacturing process of the nonvolatile memory device according to the second embodiment. - According to an embodiment, a nonvolatile memory device includes a memory cell string, a control gate, a first insulating film and a second insulating film. The memory cell string includes a semiconductor layer extending in a first direction and a plurality of memory cells disposed on the semiconductor layer in the first direction. The control gate is provided on each of the plurality of memory cells and extends in a second direction crossing the first direction. The first insulating film covers each side surface crossing the first direction of the plurality of memory cells, and a side surface of the control gate. The second insulating film covering an upper portion of the control gate is provided on each of two adjacent memory cells of the plurality of memory cells. A first air gap is disposed between the two adjacent memory cells and is surround by the first insulating film and the second insulating film, and the semiconductor layer is exposed by the first gap, or thickness of an insulating film between the first gap and the semiconductor layer is thinner than the first insulating film.
- Embodiments will now be described with reference to the drawings. Like portions in the drawings are labeled with like reference numerals, with the detailed description thereof omitted appropriately, and the different portions are described appropriately. Various components may be described with reference to the XYZ orthogonal coordinate system shown in the drawings.
-
FIG. 1 is a schematic sectional view showing one example of anonvolatile memory device 100 according to a first embodiment. Thenonvolatile memory device 100 is e.g. a NAND flash memory, and includes amemory cell string 10. Thememory cell string 10 includes asemiconductor layer 3 extending in a first direction (X direction), and a plurality ofmemory cells 20 juxtaposed on thesemiconductor layer 3. Thenonvolatile memory device 100 further includes acontrol gate 30 provided on eachmemory cell 20 and extending in a second direction (Y direction) crossing the first direction. - The
memory cell 20 includes a tunnelinsulating film 5 provided on thesemiconductor layer 3, and a polycrystalline silicon (polysilicon)layer 7 functioning as a charge accumulation layer. Thecontrol gate 30 is provided on thememory cell 20 via an IPD (Inter-Poly Dielectric)film 21. Thecontrol gate 30 includes apolysilicon layer 23 and asilicide layer 25. - A
select gate 40 is provided at an end of the plurality ofmemory cells 20. Theselect gate 40 includes a tunnelinsulating film 5, apolysilicon layer 7, an IPDfilm 21, apolysilicon layer 23, and asilicide layer 25. In theselect gate 40, an opening is provided in the IPDfilm 21. Thus, thepolysilicon layer 7 and thepolysilicon layer 23 are electrically connected. Accordingly, a select transistor with thetunnel insulating film 5 serving as a gate insulating film is configured at the intersection of thesemiconductor layer 3 and theselect gate 40. The select transistor controls the current flowing in thememory cell 20 via thesemiconductor layer 3. - An insulating film 27 (first insulating film) is provided on the side surface crossing the X direction of the
memory cell 20. Theinsulating film 27 covers the side surface of thememory cell 20 and the side surface of thecontrol gate 30 to protect thememory cell 20. An insulating film 31 (second insulating film) is provided on the plurality ofmemory cells 20. Theinsulating film 31 covers the upper portion of thecontrol gate 30 provided on each of twoadjacent memory cells 20. Theinsulating film 31 allows a gap 29 (first gap) to be interposed between the side surfaces of the adjacent memory cells. Thegap 29 is surrounded with theinsulating film 27, theinsulating film 31, and thesemiconductor layer 3. Thegap 29 may also be represented as e.g. void or air gap. - Furthermore, between adjacent memory cells, the insulating film formed on the
semiconductor layer 3 is removed to expose thesemiconductor layer 3 to thegap 29. Alternatively, the thickness of the insulating film on thesemiconductor layer 3 between adjacent memory cells may be made thinner than that of theinsulating film 27. - The miniaturization of the
memory cells 20 results in narrowing the spacing between theadjacent memory cells 20. This causes variation in the threshold of the memory cell transistor due to capacitive coupling between the adjacent memory cells. For instance, in a memory cell of the FG (floating gate) structure, the coupling ratio CR=CIPD/(CIPD+COX) may be kept constant to avoid the increase of write voltage. Then, the film thickness of FG cannot be thinned in accordance with the reduction of cell size. Thus, if the distance between adjacent cells is narrowed, the capacitive coupling increases in inverse proportion to the spacing. Here, COX is the tunnel oxide film capacitance between FG and the semiconductor layer. CIPD is the inter-poly dielectric film capacitance between FG and the control gate. - On the other hand, multilevel technology has advanced in order to increase information stored in one memory cell. In multilevel technology, different pieces of information are associated with a plurality of threshold levels of a memory cell transistor. This decreases the margin between the threshold levels. Thus, the threshold variation due to capacitive coupling with the adjacent cell may cause errors in read information.
- Furthermore, if FG is made thick relative to cell size, the aspect ratio of the memory cell is increased. This may cause collapse of the
memory cell 20 at the time of patterning. This limits the aspect ratio of the memory cell. As a result, the coupling ratio is difficult to maintain. - In contrast, in the embodiment, a
gap 29 is provided between theadjacent memory cells 20 to reduce parasitic capacitance therebetween. Thus, the effective spacing between adjacent FG is widened. This suppresses capacitive coupling between adjacent cells, and enables design with larger coupling ratio. - Furthermore, between adjacent memory cells, the thickness of the insulating film provided on the
semiconductor layer 3 is thinned. This can increase the air gap ratio and the coupling ratio. Here, the air gap ratio is the ratio of the volume of thegap 29 between the adjacent memory cell stacks versus the entire volume of space between the adjacent memory cell stacks, wherein the memory cell stack includes thememory cell 20 and thecontrol gate 30 stacked thereon. By narrowing the spacing between the upper surface of thesemiconductor layer 3 and the lower end of thegap 29, the air gap ratio can be increased. More preferably, the insulating film on thesemiconductor layer 3 is removed to expose the surface to thegap 29. - Next, the structure of the
nonvolatile memory device 100 according to this embodiment is further described with reference toFIGS. 1 to 3B . - As shown in
FIG. 1 , thenonvolatile memory device 100 further includes an insulatingfilm 35 provided on the insulatingfilm 31, aninterlayer insulating film 37 provided thereon, and abit line 41 provided on theinterlayer insulating film 37. Thebit line 41 is electrically connected to thesemiconductor layer 3 through adrain contact 43 in the region (drain region) on the opposite side of theselect gate 40 from thememory cell 20. - An insulating film 33 (third insulating film) is provided on the
semiconductor layer 3 in the drain region. Thedrain contact 43 penetrates through the insulatingfilm 33 from the upper surface of theinterlayer insulating film 37, and is in contact with thesemiconductor layer 3. For instance, thedrain contact 43 is a metallic contact plug provided inside a contact hole penetrating through theinterlayer insulating film 37, the insulatingfilm 35, the insulatingfilm 31, and the insulatingfilm 33. - The
nonvolatile memory device 100 includes agap 69 between thememory cell 20 and theselect gate 40, and a gap 39 (second gap) between theselect gate 40 and the insulatingfilm 33. -
FIG. 2 is a block diagram showing thenonvolatile memory device 100. As shown in this figure, thenonvolatile memory device 100 includes amemory cell section 11, andperipheral circuits memory cell section 11. - The
memory cell section 11 includes a plurality of bit lines BL extending in the X direction, and a plurality of word lines WL extending in the Y direction. For instance, the X direction and the Y direction are parallel to the upper surface of the silicon wafer, and orthogonal to each other. Furthermore, one memory block BLK is configured to have a plurality of, e.g. 64, word lines. Thememory cell section 11 includes a plurality of, e.g. 1024, blocks BLK arranged in the X direction. - A pair of select gate lines SG is arranged on both sides of the memory block BLK. On the other hand, a memory cell string MS is placed immediately below the bit line BL. The word line WL includes a
control gate 30. A memory cell MC is provided at the intersection of the memory cell string MS and the word line WL. A select transistor ST is provided at the intersection of the memory cell string MS and the select gate SG. One memory cell string MS includes 64 memory cells MC and two select transistors ST on both sides thereof. - A plurality of memory cell strings MS juxtaposed in the Y direction constitutes one memory block BLK. For each memory block, a source line SL extending in the Y direction is arranged so as to be shared by adjacent memory blocks BLK. In each memory cell string MS, the drain side of one select transistor ST is connected to the corresponding bit line BL, and the source side of the select transistor ST at the other end is connected to the source line SL.
- The
peripheral circuits memory cell section 11. Theperipheral circuit 12 includes a plurality of sense amplifiers SA, each connected to a bit line BL. The sense amplifier SA senses the potential of the bit line BL. Theperipheral circuit 18 includes arow decoder 13. To therow decoder 13, the word lines WL and the select gate lines SG are connected. Therow decoder 13 selects these wirings and applies voltage thereto. - The
peripheral circuit 18 further includes acontroller 14, aROM fuse 16, and avoltage generating circuit 17. Thecontroller 14 receives input signals such as write enable signal WEn, read enable signal REn, address latch enable signal ALE, and command latch enable signal CLE. Thus, thecontroller 14 controls the operation of thenonvolatile memory device 100. Specifically, thecontroller 14 controls such operations as write operation, read operation, and erase operation on data. TheROM fuse 16 stores fixed data. Thecontroller 14 reads this fixed data as necessary. - The
voltage generating circuit 17 includes a pulse generating circuit PG and a plurality of charge pumps CP. The charge pump CP is a circuit for generating a prescribed voltage. The generated voltage is outputted to the pulse generating circuit PG. In the pulse generating circuit PG, the voltage inputted from the charge pump CP is shaped into a pulse and outputted to therow decoder 13. - The
nonvolatile memory device 100 further includes a data input/output buffer 15. The data input/output buffer 15 passes data between the sense amplifiers SA and external input/output terminals, and receives command data and address data. -
FIGS. 3A and 3B are schematic sectional views showing thememory cell 20 of thenonvolatile memory device 100 according to the first embodiment.FIG. 3A shows a cross section along the extending direction (Y direction) of the control gate 30 (word line WL).FIG. 3B shows a cross section along the extending direction (X direction) of thememory cell string 10. - The
memory cell 20 has the FG structure. For instance, thememory cell 20 accumulates charge in the polysilicon layer provided on thesemiconductor layer 3 via thetunnel insulating film 5. - As shown in
FIG. 3A , thesemiconductor layer 3 and thetunnel insulating film 5 constituting thememory cell 20 are processed into a stripe extending in the X direction. A plurality ofmemory cells 20 juxtaposed in the Y direction are insulated from each other by a deviceisolation insulating film 51. As shown inFIG. 3B , on thesemiconductor layer 3, thepolysilicon layer 7 is processed into a plurality ofmemory cells 20 arranged in the X direction. TheIPD film 21 and thecontrol gate 30 provided on thepolysilicon layer 7 are processed into a stripe extending in the Y direction. - The
semiconductor layer 3 is e.g. a p-type well region formed in a silicon wafer. Thesemiconductor layer 3 contains boron (B) in the concentration range from 1×1014 cm−3 to 1×1019 cm−3. Alternatively, thesemiconductor layer 3 may be an SOI (silicon on insulator) layer. - The
tunnel insulating film 5 is a silicon oxide film or silicon oxynitride film having a thickness of e.g. 3-15 nm. On thetunnel insulating film 5, apolysilicon layer 7 having a thickness of e.g. 30-200 nm is provided. Thepolysilicon layer 7 contains e.g. phosphorus (P) or arsenic (As) as n-type impurity in the concentration range from 1×1018 cm−3 to 1×1021 cm−3, and has conductivity. Furthermore, on thepolysilicon layer 7, acontrol gate 30 is provided via anIPD film 21. Thecontrol gate 30 includes apolysilicon layer 23 and asilicide layer 25. - The
polysilicon layer 7 is a charge accumulation layer. For instance, thepolysilicon layer 7 is formed in a self-aligned manner with respect to thesemiconductor layer 3 on the region where the deviceisolation insulating film 51 made of silicon oxide film is not formed. That is, thetunnel insulating film 5 and thepolysilicon layer 7 are deposited on thesemiconductor layer 3, and then etched to a depth reaching thesemiconductor layer 3. Thus, thetunnel insulating film 5 and thepolysilicon layer 7 are patterned like a stripe extending in the X direction. The etching depth of thesemiconductor layer 3 is e.g. 0.05-0.5 μm. Then, the etched trench is filled with a deviceisolation insulating film 51 made of e.g. silicon oxide film. Thetunnel insulating film 5 and thepolysilicon layer 7 are formed on thesemiconductor layer 3 free from step difference before the formation of the trench. Thus, thetunnel insulating film 5 and thepolysilicon layer 7 are formed with high uniformity. - The
tunnel insulating film 5 may be of a stacked structure such as SiN/SiO2, SiN/SiO2, SiO2/SiO2/SiN/SiO2, SiO2/high dielectric film/SiO2, and high dielectric film/SiO2. The deviceisolation insulating film 51 may be an insulating film including e.g. NSG (non-doped silicate glass), PSG (phosphorus silicon glass), BSG (boron silicon glass), PSZ (polysilazane), BPSG (boron phosphorus silicon glass), or HTO (high temperature oxide). - The
IPD film 21 is a multilayer film or monolayer film including a high dielectric film such as silicon oxide film, silicon nitride film, hafnium aluminate film (HfAlO), alumina film (Al2O3), magnesium oxide film (MgO), strontium oxide film (SrO), barium oxide film (BaO), titanium oxide film (TiO2), tantalum oxide film (Ta2O3), barium titanate film (BaTiO3), barium zirconate film (BaZrO), zirconium oxide film (ZrO2), hafnium oxide film (HfO2), yttrium oxide film (Y2O3), zirconium silicate film (ZrSiO), hafnium silicate film (HfSiO), and lanthanum aluminate film (LaAlO). Alternatively, theIPD film 21 may be a film having a stacked structure such as SiN/high dielectric film/SiN, SiO2/high dielectric film/SiO2, and SiN/SiO2/high dielectric film/SiO2/SiN from thepolysilicon layer 7 side. Further alternatively, theIPD film 21 may have a stacked structure of SiO2/high dielectric film or SiN/high dielectric film from thepolysilicon layer 7 side. For instance, theIPD film 21 is formed to a thickness in the range from 5 nm to 30 nm. - The
control gate 30 can be made of e.g. polysilicon doped with phosphorus (P), arsenic (As), or boron (B) in the concentration range of 1×1017-1×1021 cm−3. Alternatively, thecontrol gate 30 may be of a stacked structure of tungsten silicide (WSi) and polysilicon, or a stacked structure of at least one of NiSi, MoSi, TiSi, and CoSi, and polysilicon. Further alternatively, thecontrol gate 30 may be of a stacked structure including metal oxide or metal (e.g., at least one of W, TaSiN, Ta, TiSi, TiN, Co, and Pt). Thecontrol gate 30 can be provided to a thickness of e.g. 10 nm to 500 nm. -
FIGS. 4A to 8 are schematic sectional views showing one example of a manufacturing process of thenonvolatile memory device 100 according to the first embodiment.FIGS. 4A to 8 show a cross section along the extending direction (X direction) of thememory cell string 10. -
FIG. 4A shows a state in which thepolysilicon layer 7, theIPD film 21, and thepolysilicon layer 23 are separated in the X direction to form amemory cell 20, acontrol gate 30, and aselect gate 40. On thepolysilicon layer 23 is provided an insulatingfilm 47 serving as a mask for etching thepolysilicon layer 7, theIPD film 21, and thepolysilicon layer 23. - On the
semiconductor layer 3 extending in the X direction, a plurality ofmemory cells 20 andselect gates 40 are juxtaposed with prescribed spacings. Thecontrol gate 30 provided on eachmemory cell 20 extends in the Y direction and is included in a word line WL. Theselect gate 40 also extends in the Y direction. - Then, an insulating
film 27 is formed. The insulatingfilm 27 covers the side surface crossing the X direction of thememory cell 20, thecontrol gate 30, and theselect gate 40. The insulatingfilm 27 is e.g. a silicon oxide film. Furthermore, impurity is implanted into thesemiconductor layer 3 between theadjacent memory cells 20, between thememory cell 20 and theselect gate 40, and between the adjacentselect gates 40 to form source/drain regions (not shown). - Next, as shown in
FIG. 4B , the space between theadjacent memory cells 20, between thememory cell 20 and theselect gate 40, and between the adjacentselect gates 40 is filled with asacrificial film 53. Thesacrificial film 53 can be e.g. a silicon nitride film or organic film. - Then, the
sacrificial film 53 between the adjacentselect gates 40 is selectively removed by using e.g. RIE (reactive ion etching) technique to form arecess 55. On the side surface of theselect gate 40, a sidewall film including thesacrificial film 53 and the insulatingfilm 27 is left. In this etching process, the insulatingfilm 27 and thetunnel insulating film 5 are removed to expose thesemiconductor layer 3 at the bottom surface of therecess 55. - Next, as shown in
FIG. 5A , an insulatingfilm 57 is formed on the upper surface of thememory cell 20 and theselect gate 40, the upper surface of thesacrificial film 53, and the inner surface of therecess 55. The insulatingfilm 57 is e.g. a silicon oxide film or silicon oxynitride film. - Then, as shown in
FIG. 5B , an insulatingfilm 58 covering the insulatingfilm 57 is formed, and an insulatingfilm 33 filling therecess 55 is formed. The insulatingfilm 33 is formed so as to cover e.g. therecess 55, thememory cell 20, and theselect gate 40. Subsequently, by using CMP (chemical mechanical polishing) technique, the portion provided on thememory cell 20 and theselect gate 40 is removed, and the insulatingfilm 33 is left inside therecess 55. Here, the insulatingfilm 58 functions as an etching stopper. - The insulating
film 33 is e.g. a silicon oxide film having wet etching selectivity with respect to thesacrificial film 53. The insulatingfilm 58 can be a silicon nitride film having etching selectivity with respect to the silicon oxide film. - Next, as shown in
FIG. 6A , the upper portion of the insulatingfilm 58, the insulatingfilm 57, and thesacrificial film 53 is removed by using RIE technique to expose the upper surface of thepolysilicon layer 23. - Then, as shown in
FIG. 6B , thesacrificial film 53 is removed by wet etching or CDE (chemical dry etching) technique. For instance, in the case where thesacrificial film 53 is a silicon nitride film, the portion including the silicon nitride film is removed except the insulatingfilm 58 on the lower portion of the insulatingfilm 33. - Next, as shown in
FIG. 7A , the upper portion of thepolysilicon layer 23 is silicidized. For instance, a metal layer including a transition metal of groups 4-11 such as nickel (Ni), titanium (Ti), cobalt (Co), platinum (Pt), palladium (Pd), tantalum (Ta), or molybdenum (Mo) is formed on thepolysilicon layer 23. The metal layer is heat treated to silicidize thepolysilicon layer 23. Subsequently, the metal layer is removed to form asilicide layer 25 on thepolysilicon layer 23. In the example illustrated in this embodiment, the upper portion of thepolysilicon layer 23 is silicidized. However, the entirety of thepolysilicon layer 23 may be silicidized. - Next, as shown in
FIG. 7B , the insulating film formed on thesemiconductor layer 3 between thememory cells 20 is etched by using e.g. RIE technique. Here, by using anisotropic etching of RIE, etching of the insulatingfilm 27 formed on the side surface of thememory cell 20 is suppressed, and etching of the insulating film formed on thesemiconductor layer 3 is advanced. Thus, while leaving the insulatingfilm 27 formed on the side surface of thememory cell 20 and thecontrol gate 30, the insulating film formed on thesemiconductor layer 3 can be selectively etched. - Preferably, the insulating film formed on the
semiconductor layer 3 is completely removed to expose thesemiconductor layer 3. However, a thin insulating film may be left. For instance, it is sufficient that the thickness of the insulating film on thesemiconductor layer 3 is made thinner than the insulatingfilm 27 formed on the side surface of thememory cell 20. - Here, as shown in
FIG. 7B , the insulating film formed on thesemiconductor layer 3 between thememory cell 20 and theselect gate 40, and between theselect gate 40 and the insulatingfilm 33, is also simultaneously removed. - Next, on the
control gate 30 and theselect gate 40, a silicon oxide film as an insulatingfilm 31 is formed by using e.g. plasma CVD (chemical vapor deposition) technique. In plasma CVD technique, when deposition is performed under a condition of poor embeddability, the film formation rate is slow in such a narrow space as between theadjacent memory cells 20. Accordingly, silicon oxide films are first formed above thecontrol gate 30 and above theselect gate 40, and then laterally connected to form a gap therebelow. Thus,gaps adjacent memory cells 20 and between thememory cell 20 and theselect gate 40, respectively. Furthermore, agap 39 is formed also between theselect gate 40 and the insulatingfilm 33. Here, preferably, no silicon oxide film is formed on thesemiconductor layer 3. However, a silicon oxide film may be formed as thin as that deposited until the silicon oxide films are laterally connected above theselect gate 40. - As shown in
FIG. 8 , an insulatingfilm 35 is formed on the insulatingfilm 31. Furthermore, aninterlayer insulating film 37 is formed. Then, between the adjacentselect gates 40, a contact hole is formed so as to penetrate from the upper surface of theinterlayer insulating film 37 through the insulatingfilm 35, the insulatingfilm 31, the insulatingfilm 33, and the insulatingfilms semiconductor layer 3. Then, in the contact hole, a contact plug including tungsten (W) is formed by using e.g. CVD technique. Furthermore, abit line 41 is formed on the upper surface of theinterlayer insulating film 37. Thus, the memory cell section shown inFIG. 1 is completed. - As described above, in this embodiment, a
gap 29 is provided between theadjacent memory cells 20 to reduce parasitic capacitance. Furthermore, the insulating film formed on thesemiconductor layer 3 between theadjacent memory cells 20 is removed to increase the air gap ratio. This can increase the coupling ratio of thememory cell 20. - Thus, the height of the FG structure is lowered to prevent its collapse. This can improve the manufacturing yield. Furthermore, the coupling ratio can be increased to enhance the speed of writing and erasure. Furthermore, the
semiconductor layer 3 between theadjacent memory cells 20 is exposed to thegap 29 to reduce traps occurring at the interface between the insulating film and the semiconductor layer. This results in suppressing accumulation of charge occurring at the interface between the insulating film and the semiconductor layer due to repetition of writing and erasure. Thus, current cutoff of the memory cell transistor can be prevented. -
FIGS. 9A and 9B are schematic sectional views showing one example of anonvolatile memory device 200 according to a second embodiment.FIG. 9A shows a cross section along the X direction of amemory cell string 10.FIG. 9B shows a cross section of atransistor 201 included in a peripheral circuit. - As shown in
FIG. 9A , thenonvolatile memory device 200 is different from thenonvolatile memory device 100 shown inFIG. 1 in the structure in the drain region of theselect gate 40. The configuration of thememory cell 20, thecontrol gate 30, and theselect gate 40 is the same as that of thenonvolatile memory device 100. Agap 29 is provided between theadjacent memory cells 20. - In this embodiment, a structure leaving an insulating film on the
semiconductor layer 3 is described. However, as in the first embodiment, the insulating film on thesemiconductor layer 3 may be removed. - The region (drain region) of the
select gate 40 on the opposite side from thememory cell 20 is provided between two adjacentselect gates 40. In the drain region, adrain contact 43 is provided. Thedrain contact 43 electrically connects thememory cell string 10 to thebit line 41 provided on the upper surface of theinterlayer insulating film 37. - On the
semiconductor layer 3 in the drain region, the insulatingfilm 33, the insulatingfilm 31, and theinterlayer insulating film 37 are stacked. Thedrain contact 43 is provided inside a contact hole penetrating from the upper surface of theinterlayer insulating film 37 through the insulating films to thesemiconductor layer 3. - The
drain contact 43 is a contact plug including e.g. tungsten (W). One end of thedrain contact 43 is in contact with acontact region 65 provided in thesemiconductor layer 3. The other end is in contact with thebit line 41. - The insulating
film 33 in this embodiment is provided via agap 79 on the side surface of theselect gate 40 between theselect gate 40 and thedrain contact 43. Thegap 79 is narrower than the spacing between two adjacent memory cells. As described later, a structure not including thegap 79 is also possible. - In the structure with the
gap 29 interposed between theadjacent memory cells 20, agap 79 is formed also between theselect gate 40 and the insulatingfilm 33 provided in the drain region of theselect gate 40. - For instance, as shown in
FIG. 1 , if thegap 39 is formed with a wide width in the X direction, the contact hole may communicate with thegap 39 when forming thedrain contact 43. More specifically, with the miniaturization of the memory cell section, the width in the X direction of the drain region is narrowed. Accordingly, the position of the contact hole may be displaced toward theselect gate 40, and the contact hole may be connected to thegap 39. Then, when a metallic contact plug is formed inside the contact hole, a metal layer may be formed also inside thegap 39. - The
gap 39 extends in the Y direction, and is formed across a plurality of memory cell strings 10. Thus, the metal layer formed inside thegap 39 causes a short circuit between memory cell strings 10. - In contrast, in this embodiment, the gap, if any, formed between the
select gate 40 and the insulatingfilm 33 is e.g. anarrow gap 79 along the side surface of theselect gate 40. This can prevent thegap 79 from communicating with the contact hole of thedrain contact 43. That is, thedrain contact 43 and thegap 79 are spaced from each other. Furthermore, thegap 79 has an additional effect of reducing the leakage current between theselect gate 40 and thedrain contact 43. - Furthermore, as shown in
FIG. 9B , in thetransistor 201 included in the peripheral circuit, a gap 39 (fourth gap) is provided between the insulating film 33 (fourth insulating film) and thegate electrode 42 of the transistor. More specifically, thetransistor 201 is formed by the same process as thememory cell 20 and theselect gate 40. Thetransistor 201 includes atunnel insulating film 5 functioning as a gate insulating film, apolysilicon layer 7, anIPD film 21, apolysilicon layer 23, and asilicide layer 25. Thepolysilicon layer 7 and thepolysilicon layer 23 are electrically connected through the opening provided in theIPD film 21 and function as agate electrode 42. An insulatingfilm 33 is provided between theadjacent gate electrodes 42. Agap 39 is formed between thegate electrode 42 and the insulatingfilm 33. The insulatingfilm 33 is provided on both sides of thegate electrode 42. Thus, thegap 39 is formed on both sides of thegate electrode 42. - Thus, the
gap 39 formed on both sides of thegate electrode 42 relaxes the fringe electric field and elongates the effective channel length. Accordingly, atransistor 201 with the short channel effect suppressed can be provided. -
FIGS. 10A to 13B are schematic sectional views showing one example of a process for manufacturing thenonvolatile memory device 200 according to the second embodiment.FIGS. 10A to 13B show a cross section along the extending direction (X direction) of thememory cell string 10. - The manufacturing method according to this embodiment is the same as the manufacturing process of the first embodiment until the step shown in
FIG. 5A . Thus,FIG. 10A shows a manufacturing process subsequent toFIG. 5A . - As shown in
FIG. 10A , a resistmask 71 overlying thememory cell 20 and theselect gate 40 is formed. The resistmask 71 includes an opening between the adjacentselect gates 40. In this embodiment, for instance, impurity can be ion implanted through the opening of the resistmask 71 to adjust the threshold voltage of the select transistor formed between theselect gate 40 and thesemiconductor layer 3. - Next, as shown in
FIG. 10B , the resistmask 71 is used as a mask to selectively remove the insulatingfilm 57 by e.g. RIE technique or wet etching. Here, part of the insulatingfilm 27 provided on the upper surface of theselect gate 40 is also removed. Thus, part of the insulatingfilm 47 is exposed. - Next, as shown in
FIG. 11A , thesacrificial film 53 remaining on theside surface 40 a of theselect gate 40 is removed by using wet etching or CDE technique. At this time, thesacrificial film 53 formed other than between the adjacentselect gates 40 is not removed. However, the insulatingfilm 47 formed on theselect gate 40 is a silicon nitride film, and partly etched. - Next, as shown in
FIG. 11B , an insulatingfilm 73, and an insulatingfilm 75 as an etching stopper are formed on the insulatingfilm 57, the part of the insulating film and theside surface 40 a of theselect gate 40. Subsequently, an insulatingfilm 33 filling between theselect gates 40 is formed. The insulatingfilm 33 is e.g. a silicon oxide film having wet etching selectivity with respect to thesacrificial film 53. For instance, the insulatingfilm 75 is a silicon nitride film having etching selectivity with respect to the silicon oxide film. - The insulating
film 33 is formed on thememory cell 20 and theselect gate 40, and inside therecess 55. Then, planarization is performed using CMP technique. Thus, the insulatingfilm 33 formed on thememory cell 20 and theselect gate 40 is removed, leaving the portion formed inside therecess 55. - Next, as shown in
FIG. 12A , the upper portion of the insulatingfilm 75, the insulatingfilm 73, and thesacrificial film 53 is removed by using RIE technique to expose the upper surface of thepolysilicon layer 23. Then, a shape of the insulatingfilm 47 may be transferred to the upper portion of thepolysilicon layer 23. For example, since the insulatingfilm 47 provided on theselect gate 40 includes a thin portion, which is formed in the process shown inFIG. 11A , thepolysilicon layer 23 provided on theselect gate 40 may include the depressed portion corresponding to the thin portion of the insulatingfilm 47. - Then, as shown in
FIG. 12B , thesacrificial film 53 is removed using wet etching or CDE technique. For instance, in the case where thesacrificial film 53 is a silicon nitride film, the portion including the silicon nitride film is removed except the insulatingfilm 75 on the lower portion of the insulatingfilm 33. - Next, as shown in
FIG. 13A , the upper portion of thepolysilicon layer 23 is silicidized to form ametal silicide 25 thereon. For instance, a metal layer including at least one of Ni, Ti, Co, Pt, Pd, Ta, and Mo is formed on thepolysilicon layer 23. The metal layer is heat treated to silicidize thepolysilicon layer 23. - Then, as shown in
FIG. 13B , on thecontrol gate 30, theselect gate 40, and the insulatingfilm 33, asilicon oxide film 31 is formed using e.g. plasma CVD (chemical vapor deposition) technique. Thus,gaps adjacent memory cells 20, between thememory cell 20 and theselect gate 40, and between theselect gate 40 and the insulatingfilm 33, respectively. Thegap 79 formed between theselect gate 40 and the insulatingfilm 33 is a space resulting from the removal of the insulatingfilm 75 formed on theside surface 40 a of theselect gate 40. Thus, thegap 79 is a narrow gap along theside surface 40 a of theselect gate 40. For instance, the film thickness of the insulatingfilm 75 may be made thinner than the spacing between theadjacent memory cells 20 for forming agap 79 narrower than the spacing. - Furthermore, an insulating
film 35 is formed on the insulatingfilm 31. An interlayer insulatingfilm 37 is formed thereon. Then, between the adjacentselect gates 40, a contact hole is formed so as to penetrate from the upper surface of theinterlayer insulating film 37 through the insulatingfilm 35, the insulatingfilm 31, the insulatingfilm 33, and the insulatingfilms semiconductor layer 3. Then, in the contact hole, a contact plug including tungsten (W) is formed using e.g. CVD technique. Furthermore, abit line 41 is formed on the upper surface of theinterlayer insulating film 37. Thus, the memory cell section shown inFIG. 9A is completed. - For instance, in the above manufacturing process, if the insulating
film 75 shown inFIG. 11B is an insulating film made of a material having etching selectivity with respect to thesacrificial film 53, thegap 79 is not formed. That is, a structure with no gap between theselect gate 40 and the insulatingfilm 33 can be realized. - In the portion provided with the peripheral circuit, no opening is provided in the resist
mask 71 shown inFIGS. 10A and 10B . In the transistor of the peripheral circuit, thegate electrode 42 has the same structure as theselect gate 40. Thesacrificial film 53 is left on the side surface of thegate electrode 42, and agap 39 is finally formed. - As described above, in this embodiment, the
sacrificial film 53 formed on theside surface 40 a of theselect gate 40 is selectively removed. Thus, the width of the gap formed between theselect gate 40 and thedrain contact 43 can be narrowed. This can prevent short circuit between adjacent memory cell strings. Furthermore, the distance between adjacent select gates can be decreased. This can reduce the area of the memory cell section. That is, this can contribute to the increase of capacity or the reduction of manufacturing cost of the nonvolatile memory device. - Furthermore, a gap is formed near the gate electrode of the transistor used in the peripheral circuit. This can relax the fringe electric field and elongate the effective channel length. Accordingly, the short channel effect can be suppressed to improve the transistor characteristics.
- While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.
Claims (16)
1. A nonvolatile memory device comprising:
a memory cell string including a semiconductor layer extending in a first direction and a plurality of memory cells disposed on the semiconductor layer in the first direction;
a control gate provided on each of the plurality of memory cells and extending in a second direction crossing the first direction;
a first insulating film covering each side surface crossing the first direction of the plurality of memory cells, and a side surface of the control gate; and
a second insulating film covering an upper portion of the control gate provided on each of two adjacent memory cells of the plurality of memory cells,
wherein a first air gap is disposed between the two adjacent memory cells and is surround by the first insulating film and the second insulating film, and the semiconductor layer is exposed by the first gap, or thickness of an insulating film between the first gap and the semiconductor layer is thinner than the first insulating film.
2. The device according to claim 1 , further comprising:
a bit line electrically connected to the memory cell string through a drain contact;
a select gate disposed between the plurality of memory cells and the drain contact and extending in the second direction; and
a third insulating film disposed between the select gate and the drain contact,
wherein a second gap is disposed between the third insulating film and the select gate, the second gap having a width narrower than spacing between the two adjacent memory cells.
3. The device according to claim 2 , wherein the drain contact and the second gap are spaced from each other.
4. The device according to claim 2 , wherein the bit line is disposed on an interlayer insulating film covering the second insulating film and the third insulating film.
5. The device according to claim 3 , wherein the drain contact penetrates through the interlayer insulating film and the third insulating film and is in contact with the semiconductor layer.
6. The device according to claim 1 , wherein the first insulating film includes a silicon oxide film.
7. The device according to claim 1 , wherein the second insulating film includes a silicon oxide film.
8. The device according to claim 4 , wherein the drain contact is a contact plug including tungsten (W).
9. The device according to claim 1 , wherein the memory cell includes a tunnel insulating film disposed on the semiconductor layer and a charge accumulation layer provided on the tunnel insulating film.
10. The device according to claim 1 , further comprising:
a peripheral circuit configured to control writing and reading of information in the memory cell,
wherein the peripheral circuit includes a plurality of transistors and a fourth insulating film disposed between adjacent ones of the transistors, and
a fourth gap is disposed between a gate electrode of the transistor and the fourth insulating film.
11. A method for manufacturing a nonvolatile memory device, the nonvolatile memory device including:
a memory cell string including a semiconductor layer extending in a first direction and a plurality of memory cells disposed on the semiconductor layer in the first direction;
a control gate provided on each of the plurality of memory cells and extending in a second direction crossing the first direction; and
a select gate provided on both sides of the plurality of memory cells and extending in the second direction,
the method comprising:
forming a first insulating film covering a side surface crossing the first direction of the memory cell, and the semiconductor layer, between the memory cells;
etching the first insulating film formed on the semiconductor layer between the plurality of memory cells; and
forming a second insulating film covering an upper portion of the control gate so as to form a gap between side surfaces crossing the first direction of the plurality of memory cells.
12. The method according to claim 11 , wherein the semiconductor layer is exposed inside the gap.
13. The method according to claim 11 , wherein the first insulating film is etched so that an insulating film on the semiconductor layer is made thinner than the first insulating film on the side surface of the memory cell.
14. A nonvolatile memory device comprising:
a memory cell string including a semiconductor layer extending in a first direction and a plurality of memory cells disposed on the semiconductor layer in the first direction;
a control gate provided on each of the plurality of memory cells and extending in a second direction crossing the first direction;
a first insulating film covering each side surface crossing the first direction of the plurality of memory cells, and a side surface of the control gate;
a bit line electrically connected to the memory cell string through a drain contact;
a select gate disposed between the plurality of memory cells and the drain contact and extending in the second direction;
a second insulating film covering an upper portion of the control gate provided on each of two adjacent memory cells of the plurality of memory cells; and
a third insulating film provided between the select gate and the drain contact,
wherein a first gap is disposed between the two adjacent memory cells and is surround by the first insulating film and the second insulating film, and
a second gap is disposed between the select gate and the third insulating film, and the second gap has a narrower width than the first gap.
15. The device according to claim 14 , wherein the drain contact and the second gap are spaced from each other.
16. The device according to claim 14 , wherein the second gap is not disposed between the select gate and the third insulating film.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2012-199939 | 2012-09-11 | ||
JP2012199939A JP2014056899A (en) | 2012-09-11 | 2012-09-11 | Non-volatile memory device and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20140070304A1 true US20140070304A1 (en) | 2014-03-13 |
Family
ID=50232386
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/785,069 Abandoned US20140070304A1 (en) | 2012-09-11 | 2013-03-05 | Nonvolatile memory device and method for manufacturing same |
Country Status (2)
Country | Link |
---|---|
US (1) | US20140070304A1 (en) |
JP (1) | JP2014056899A (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170018568A1 (en) * | 2015-07-14 | 2017-01-19 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
US9812446B2 (en) | 2016-03-30 | 2017-11-07 | Toyota Motor Engineering & Manufacturing North America, Inc. | Electronic apparatus with pocket of low permittivity material to reduce electromagnetic interference |
US9935115B2 (en) | 2015-11-18 | 2018-04-03 | Toshiba Memory Corporation | Nonvolatile semiconductor storage device and method of manufacturing nonvolatile semiconductor storage device |
US10693063B2 (en) * | 2017-08-31 | 2020-06-23 | Micron Technology, Inc. | Methods of forming a memory structure |
CN114256248A (en) * | 2020-09-24 | 2022-03-29 | 上海格易电子有限公司 | Semiconductor device and method of manufacturing the same |
US11877447B2 (en) * | 2020-07-28 | 2024-01-16 | Winbond Electronics Corp. | Manufacturing method of semiconductor structure and flash memory |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080246075A1 (en) * | 2006-09-20 | 2008-10-09 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20080290396A1 (en) * | 2007-05-24 | 2008-11-27 | Yasuhiko Matsunaga | Semiconductor memory |
US20090047777A1 (en) * | 2007-05-11 | 2009-02-19 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20090206391A1 (en) * | 2008-02-18 | 2009-08-20 | Ando Kyoko | Semiconductor memory device and method for manufacturing the same |
US20110183511A1 (en) * | 2007-04-27 | 2011-07-28 | Hideaki Maekawa | Semiconductor memory device and method of fabricating the same |
US20120126302A1 (en) * | 2010-11-18 | 2012-05-24 | Mitsuhiko Noda | Nonvolatile semiconductor memory device and manufacturing method of the same |
US20120256263A1 (en) * | 2011-04-08 | 2012-10-11 | Kabushiki Kaisha Toshiba | Semiconductor storage device and method of manufacturing the same |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8436410B2 (en) * | 2005-10-31 | 2013-05-07 | Samsung Electronics Co., Ltd. | Semiconductor devices comprising a plurality of gate structures |
JP2009277897A (en) * | 2008-05-15 | 2009-11-26 | Toshiba Corp | Method of manufacturing semiconductor storage device |
US8603890B2 (en) * | 2010-06-19 | 2013-12-10 | Sandisk Technologies Inc. | Air gap isolation in non-volatile memory |
-
2012
- 2012-09-11 JP JP2012199939A patent/JP2014056899A/en active Pending
-
2013
- 2013-03-05 US US13/785,069 patent/US20140070304A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080246075A1 (en) * | 2006-09-20 | 2008-10-09 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20110183511A1 (en) * | 2007-04-27 | 2011-07-28 | Hideaki Maekawa | Semiconductor memory device and method of fabricating the same |
US20090047777A1 (en) * | 2007-05-11 | 2009-02-19 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20080290396A1 (en) * | 2007-05-24 | 2008-11-27 | Yasuhiko Matsunaga | Semiconductor memory |
US20090206391A1 (en) * | 2008-02-18 | 2009-08-20 | Ando Kyoko | Semiconductor memory device and method for manufacturing the same |
US20120126302A1 (en) * | 2010-11-18 | 2012-05-24 | Mitsuhiko Noda | Nonvolatile semiconductor memory device and manufacturing method of the same |
US20120256263A1 (en) * | 2011-04-08 | 2012-10-11 | Kabushiki Kaisha Toshiba | Semiconductor storage device and method of manufacturing the same |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170018568A1 (en) * | 2015-07-14 | 2017-01-19 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
US9735171B2 (en) * | 2015-07-14 | 2017-08-15 | Kabushiki Kaisha Toshiba | Semiconductor memory device and method of manufacturing the same |
US9935115B2 (en) | 2015-11-18 | 2018-04-03 | Toshiba Memory Corporation | Nonvolatile semiconductor storage device and method of manufacturing nonvolatile semiconductor storage device |
US9812446B2 (en) | 2016-03-30 | 2017-11-07 | Toyota Motor Engineering & Manufacturing North America, Inc. | Electronic apparatus with pocket of low permittivity material to reduce electromagnetic interference |
US10693063B2 (en) * | 2017-08-31 | 2020-06-23 | Micron Technology, Inc. | Methods of forming a memory structure |
US11877447B2 (en) * | 2020-07-28 | 2024-01-16 | Winbond Electronics Corp. | Manufacturing method of semiconductor structure and flash memory |
CN114256248A (en) * | 2020-09-24 | 2022-03-29 | 上海格易电子有限公司 | Semiconductor device and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
JP2014056899A (en) | 2014-03-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5985293B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
US9349743B2 (en) | Method of manufacturing semiconductor device | |
US9324725B2 (en) | Semiconductor device and a manufacturing method thereof | |
US9831259B2 (en) | Semiconductor device | |
US8476696B2 (en) | Nonvolatile semiconductor memory device and method of manufacturing the same | |
US8907398B2 (en) | Gate structure in non-volatile memory device | |
JP5592214B2 (en) | Manufacturing method of semiconductor device | |
JP5629120B2 (en) | Semiconductor device | |
JP6359386B2 (en) | Semiconductor device manufacturing method and semiconductor device | |
KR20150055310A (en) | Non-volatile memory device and manufacturing the same | |
US20160064507A1 (en) | Semiconductor device and method of manufacturing same | |
CN107871748B (en) | Semiconductor device and method for manufacturing semiconductor device | |
US20140070304A1 (en) | Nonvolatile memory device and method for manufacturing same | |
CN105810721A (en) | Semiconductor substrate arrangement, semiconductor device, and method for processing a semiconductor substrate | |
US10644017B2 (en) | Semiconductor device and manufacturing method therefor | |
US9768187B2 (en) | Method of manufacturing split-gate non-volatile memory with hi-voltage and low-voltage peripheral circuitry | |
JP2018056222A (en) | Semiconductor device and method of manufacturing the same | |
KR20150055219A (en) | Method of manufacturing semiconductor device | |
JP5116963B2 (en) | Flash memory device manufacturing method and flash memory device manufactured thereby | |
US20240147714A1 (en) | Flash memory structure with enhanced floating gate | |
JP2009206355A (en) | Nonvolatile semiconductor memory, and method of manufacturing nonvolatile semiconductor memory | |
KR20070049731A (en) | Flash memory and its manufacturing method | |
CN115346998A (en) | Semiconductor memory device and method of manufacturing the same | |
JP2012094790A (en) | Semiconductor device and method for manufacturing the same | |
CN109524344B (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KOMIYA, KEN;KATO, TATSUYA;YAMADA, KENTA;AND OTHERS;SIGNING DATES FROM 20130510 TO 20130515;REEL/FRAME:030542/0430 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |