US20130256766A1 - Spacer and process to enhance the strain in the channel with stress liner - Google Patents
Spacer and process to enhance the strain in the channel with stress liner Download PDFInfo
- Publication number
- US20130256766A1 US20130256766A1 US13/897,896 US201313897896A US2013256766A1 US 20130256766 A1 US20130256766 A1 US 20130256766A1 US 201313897896 A US201313897896 A US 201313897896A US 2013256766 A1 US2013256766 A1 US 2013256766A1
- Authority
- US
- United States
- Prior art keywords
- spacer
- nitride
- oxide
- accordance
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 55
- 238000000034 method Methods 0.000 title abstract description 20
- 150000004767 nitrides Chemical class 0.000 claims abstract description 61
- 239000000758 substrate Substances 0.000 claims abstract description 19
- 230000002708 enhancing effect Effects 0.000 claims abstract description 4
- 229910021332 silicide Inorganic materials 0.000 claims description 10
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 10
- 238000002513 implantation Methods 0.000 claims description 8
- 238000010405 reoxidation reaction Methods 0.000 claims description 5
- 238000000151 deposition Methods 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 4
- 125000001475 halogen functional group Chemical group 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 239000007943 implant Substances 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 206010010144 Completed suicide Diseases 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Images
Classifications
-
- H01L29/7843—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/792—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising applied insulating layers, e.g. stress liners
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
Definitions
- the present invention relates to a spacer used to make the stress liner close to the gate.
- Mechanical stresses within a semiconductor device substrate can modulate device performance. That is, stresses within a semiconductor device are known to enhance semiconductor device characteristics. Thus, to improve the characteristics of a semiconductor device, tensile and/or compressive stresses are created in the channel of the NFETs and/or PFETs.
- nitride stress liners have been used to improve device performance with enhanced carrier mobility in the channel.
- the strain induced in the channel by the liner e.g., nitride
- the strain induced in the channel by the liner is sensitive to the distance between stress liner and the gate, which is separated by a spacer.
- the spacer is removed.
- the invention is directed to a process for enhancing strain in a channel with a stress liner.
- the process includes applying a first spacer composed of an first oxide and first nitride layer to a gate electrode on a substrate, applying a second spacer composed of a second oxide and second nitride layer, deep implanting source and drain in the substrate, and removing the second nitride, second oxide, and first nitride layers.
- the gate electrode may be formed by a poly gate etch.
- the first oxide layer can be formed by gate reoxidation, and the first oxide layer can have a thickness of 1-5 nm.
- the first nitride layer may have a thickness of 10-15 nm.
- the removing of the first and second nitride layers and the second oxide layer can form an L-shaped oxide spacer adjacent the gate electrode spacer, and the process may further include depositing a stress contact liner over the gate and the L-shaped spacer.
- the process can include forming suicide (on the gate electrode and the source/drain region) before the removal of the first and second nitride layers and the second oxide layer.
- the process can include forming silicide after the removal of the first and second nitride layers and the second oxide layer.
- the removing of the first and second nitride layers and the second oxide layer can include one of a wet etch or a reactive ion etch.
- the invention is directed to a spacer for enhancing stain in a channel.
- the spacer includes a first spacer composed of an first oxide couplable to a gate electrode and first nitride layer coupled to the first oxide layer, and a second spacer composed of a second oxide coupled to the first oxide layer and a second nitride layer coupled to the second oxide layer.
- the first and second nitride layers and the second oxide layer are removable to form an L-shaped oxide spacer.
- the present invention is directed to a process for forming an integrated circuit.
- the process includes forming a gate electrode on a substrate, forming an L-shaped oxide spacer adjacent the gate electrode, and depositing a stress liner over the gate electrode and the L-shaped spacer.
- a vertical extent of the L-shaped oxide spacer can have a thickness between 1-5 nm.
- the L-shaped spacer can be formed by a first oxide/nitride spacer and a second oxide/nitride spacer, in which the second oxide/nitride spacer and the nitride of the first oxide/nitride spacer are removed.
- the forming of the L-shaped oxide layer may include forming an oxide layer over the gate electrode by reoxidation, depositing a first nitride layer over the oxide layer, forming an second oxide layer over the first nitride layer by extension/halo implantation, forming a second nitride layer over the second oxide layer by extension/halo implantation, and removing the second nitride, second oxide, and first nitride layers.
- the process can include deep implanting source and drain in the substrate.
- the process can also include forming silicide on the gate electrode after the removal of the first and second nitride layers and the second oxide layer, or, alternatively, forming silicide before the removal of the first and second nitride layers and the second oxide layer.
- the removing of the first and second nitride layers and the second oxide layer can include one of a wet etch or a reactive ion etch.
- the gate electrode may be formed by a poly gate etch.
- the present invention is directed to an integrated circuit having a gate electrode formed on a substrate, an L-shaped oxide spacer arranged adjacent the gate electrode, and a stress liner deposited over the gate electrode and the L-shaped spacer.
- a vertical extent of the L-shaped oxide spacer can have a thickness between 1-5 nm.
- the L-shaped spacer can be formed by a first oxide/nitride spacer and a second oxide/nitride spacer, in which the second oxide/nitride spacer and the nitride of the first oxide/nitride spacer are removed.
- the L-shaped oxide layer can be formed by removing nitride from an oxide/nitride spacer.
- a source and drain may be formed through deep implantation in the substrate.
- silicide can be formed on the gate electrode and source/drain after removing nitride from an oxide/nitride spacer, or silicide can be formed before removing nitride from an oxide/nitride spacer.
- the gate electrode may be formed by a poly gate etch.
- FIGS. 1-9 schematically illustrate process according to a first embodiment of the invention for forming the structure of the present invention.
- FIGS. 10-12 schematically illustrate a process according to a second embodiment of the invention.
- a first oxide/nitride spacer is utilized before the halo/extension implant.
- the oxide layer is formed by reoxidation and can be as thin as 1-5 nm, preferably 1-2 nm.
- the nitride layer can be removed with a second spacer and before nitride cover layer deposition. In this manner, maximum stain can be induced in the channel to improve device performance.
- the present invention is directed to a disposable spacer to make the stress liner close the gate, which includes a first spacer, e.g., oxide/nitride, of which the nitride layer is subsequently removed.
- a first spacer e.g., oxide/nitride
- the nitride stress liner may only be a few nanometers from the gate, which can increase the strain in the channel.
- a first embodiment of the invention enhances strain in the channel with a stress liner.
- a gate 10 e.g., a poly gate
- a substrate 20 e.g., silicon or other suitable material
- An insulating layer 15 is formed between gate 10 and substrate 20 .
- an oxide layer 30 is formed over gate 10 and substrate 20 to protect gate 10 .
- oxide layer 30 has a thickness that generally corresponds to the thickness of insulating layer 15 between gate 10 and substrate 20 .
- Oxide layer 30 e.g., 1-5 nm, can be formed by gate reoxidation.
- oxide layers protecting the gate have a thickness of 10-20 nm.
- a nitride layer 40 e.g., 10-15 nm, is deposited over the oxide layer by nitride deposition in FIG. 3 .
- portions of the nitride and oxide layers are etched, e.g., via reactive ion etching (RIB) to form first spacers 50 on the sides of gate 10 .
- the oxide layer beneath the nitride is etched to extend, e.g., 10-20 nm from gate insulator 15 along substrate 20 .
- Extension/halo implantation of oxide and nitride is schematically illustrated in FIG. 5 to form a second spacer 60 in FIG. 6 .
- two separate implantations are performed.
- an oxide layer 70 is formed over first spacer 50 and over substrate 20
- a nitride layer 80 is formed over implanted oxide layer 70 .
- a deep source/drain implant is performed, as well as a silicide formation 90 in gate 10 and the source/drain region.
- a nitride/oxide/nitride removal e.g., via wet etch or RIE, is performed.
- an L-shaped spacer (oxide layer) 30 ′ is formed at the edges of gate 10 .
- L-shaped spacer 30 ′ is significantly thinner than that in the prior art without loss of performance.
- a stress liner 100 e.g., a nitride CA (contact) liner, is deposited over gate 10 , L-shaped spacer 30 ′, and substrate 20 . Because of the significantly thinner construction of L-shaped spacer 30 ′, as compared to the prior art oxide spacer, stress liner 100 is arranged only a few nanometers from gate 10 , which increases the strain in the channel.
- a stress liner 100 e.g., a nitride CA (contact) liner
- FIG. 10 the formation process in accordance with FIGS. 1-6 is performed. Subsequently, as shown in FIG. 10 , a deep source/drain implant is performed. However, in contrast to the previous embodiment, silicide formation does not yet occur.
- FIG. 11 a nitride/oxide/nitride removal, e.g., via wet etch or RIE, is performed. Thus, as shown in FIG. 11 , an L-shaped spacer 30 ′ is formed at the edges of gate 10 .
- FIG. 12 shows a silicide formation 90 on gate 10 and the source/drain region. Thereafter, the process proceeds in accordance with FIG.
- a stress liner 100 e.g., a nitride CA (contact) liner, is deposited over gate 10 , L-shaped spacer 30 ′, and substrate 20 , whereby stain in the channel is enhanced due to the thin construction of L-shaped spacer 30 ′ separating gate 10 and stress liner 100 .
- the circuit as described above is part of the design for an integrated circuit chip.
- the chip design is created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer transmits the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
- the stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer.
- the photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Process for enhancing strain in a channel with a stress liner, spacer, process for forming integrated circuit and integrated circuit. A first spacer composed of a first oxide and first nitride layer is applied to a gate electrode on a substrate, and a second spacer composed of a second oxide and second nitride layer is applied. Deep implanting of source and drain in the substrate occurs, and removal of the second nitride, second oxide, and first nitride layers.
Description
- The present invention relates to a spacer used to make the stress liner close to the gate.
- Mechanical stresses within a semiconductor device substrate can modulate device performance. That is, stresses within a semiconductor device are known to enhance semiconductor device characteristics. Thus, to improve the characteristics of a semiconductor device, tensile and/or compressive stresses are created in the channel of the NFETs and/or PFETs.
- It is known, for example, to provide a patterned and oxidized silicon liner in isolation regions, or spacers on gate sidewalls, to selectively induce the appropriate strain in the channels of the FET devices. By providing patterned oxidized spacers, the appropriate stress is applied closer to the device than the stress applied as a result of the trench isolation fill technique.
- While these methods provide structures applying stresses to the devices, they may require additional materials and/or more complex processing, and thus, result in higher cost. In addition, in the methods described above, for example, the stresses in the channel are relatively moderate, which provide only moderate benefit in device performance.
- Further, nitride stress liners have been used to improve device performance with enhanced carrier mobility in the channel. The strain induced in the channel by the liner, e.g., nitride, is sensitive to the distance between stress liner and the gate, which is separated by a spacer. However, in an effort to arrange the nitride close to the gate, the spacer is removed.
- Further, it is known in the art to utilize two spacers, e.g., a first oxide spacer and a second nitride spacer, and to remove only the second nitride spacer. However, this still disadvantageously results in an oxide spacer of 10-20 nm remaining between the gate and nitride liner. Moreover, another thin oxide layer is below the nitride cover layer which can relax the strain in the channel.
- The invention is directed to a process for enhancing strain in a channel with a stress liner. The process includes applying a first spacer composed of an first oxide and first nitride layer to a gate electrode on a substrate, applying a second spacer composed of a second oxide and second nitride layer, deep implanting source and drain in the substrate, and removing the second nitride, second oxide, and first nitride layers.
- According to a feature of the present invention, the gate electrode may be formed by a poly gate etch. Moreover, the first oxide layer can be formed by gate reoxidation, and the first oxide layer can have a thickness of 1-5 nm. The first nitride layer may have a thickness of 10-15 nm.
- In accordance with another feature of the invention, the removing of the first and second nitride layers and the second oxide layer can form an L-shaped oxide spacer adjacent the gate electrode spacer, and the process may further include depositing a stress contact liner over the gate and the L-shaped spacer.
- According to a further feature of the present invention, the process can include forming suicide (on the gate electrode and the source/drain region) before the removal of the first and second nitride layers and the second oxide layer. Alternatively, the process can include forming silicide after the removal of the first and second nitride layers and the second oxide layer. Further, the removing of the first and second nitride layers and the second oxide layer can include one of a wet etch or a reactive ion etch.
- The invention is directed to a spacer for enhancing stain in a channel. The spacer includes a first spacer composed of an first oxide couplable to a gate electrode and first nitride layer coupled to the first oxide layer, and a second spacer composed of a second oxide coupled to the first oxide layer and a second nitride layer coupled to the second oxide layer. The first and second nitride layers and the second oxide layer are removable to form an L-shaped oxide spacer.
- The present invention is directed to a process for forming an integrated circuit. The process includes forming a gate electrode on a substrate, forming an L-shaped oxide spacer adjacent the gate electrode, and depositing a stress liner over the gate electrode and the L-shaped spacer.
- According to a feature of the present invention, a vertical extent of the L-shaped oxide spacer can have a thickness between 1-5 nm. Further, the L-shaped spacer can be formed by a first oxide/nitride spacer and a second oxide/nitride spacer, in which the second oxide/nitride spacer and the nitride of the first oxide/nitride spacer are removed.
- In accordance with the process, the forming of the L-shaped oxide layer may include forming an oxide layer over the gate electrode by reoxidation, depositing a first nitride layer over the oxide layer, forming an second oxide layer over the first nitride layer by extension/halo implantation, forming a second nitride layer over the second oxide layer by extension/halo implantation, and removing the second nitride, second oxide, and first nitride layers. Moreover, prior to removing the second oxide and the first and second nitride layers, the process can include deep implanting source and drain in the substrate. The process can also include forming silicide on the gate electrode after the removal of the first and second nitride layers and the second oxide layer, or, alternatively, forming silicide before the removal of the first and second nitride layers and the second oxide layer. The removing of the first and second nitride layers and the second oxide layer can include one of a wet etch or a reactive ion etch.
- In accordance with another feature of the invention, the gate electrode may be formed by a poly gate etch.
- The present invention is directed to an integrated circuit having a gate electrode formed on a substrate, an L-shaped oxide spacer arranged adjacent the gate electrode, and a stress liner deposited over the gate electrode and the L-shaped spacer.
- According to a feature of the invention, a vertical extent of the L-shaped oxide spacer can have a thickness between 1-5 nm. The L-shaped spacer can be formed by a first oxide/nitride spacer and a second oxide/nitride spacer, in which the second oxide/nitride spacer and the nitride of the first oxide/nitride spacer are removed. Further, the L-shaped oxide layer can be formed by removing nitride from an oxide/nitride spacer. A source and drain may be formed through deep implantation in the substrate. Further, silicide can be formed on the gate electrode and source/drain after removing nitride from an oxide/nitride spacer, or silicide can be formed before removing nitride from an oxide/nitride spacer. Moreover, the gate electrode may be formed by a poly gate etch.
-
FIGS. 1-9 schematically illustrate process according to a first embodiment of the invention for forming the structure of the present invention; and -
FIGS. 10-12 schematically illustrate a process according to a second embodiment of the invention. - A first oxide/nitride spacer is utilized before the halo/extension implant. The oxide layer is formed by reoxidation and can be as thin as 1-5 nm, preferably 1-2 nm. The nitride layer can be removed with a second spacer and before nitride cover layer deposition. In this manner, maximum stain can be induced in the channel to improve device performance.
- Strain in the channel of MOSFET is sensitive to the proximity of nitride to the gate. The present invention is directed to a disposable spacer to make the stress liner close the gate, which includes a first spacer, e.g., oxide/nitride, of which the nitride layer is subsequently removed. As a result, the nitride stress liner may only be a few nanometers from the gate, which can increase the strain in the channel.
- A first embodiment of the invention, illustrated in
FIGS. 1-9 , enhances strain in the channel with a stress liner. As shown inFIG. 1 , agate 10, e.g., a poly gate, is formed on asubstrate 20, e.g., silicon or other suitable material, through a poly gate etch. Aninsulating layer 15 is formed betweengate 10 andsubstrate 20. InFIG. 2 , anoxide layer 30 is formed overgate 10 andsubstrate 20 to protectgate 10. Preferably,oxide layer 30 has a thickness that generally corresponds to the thickness ofinsulating layer 15 betweengate 10 andsubstrate 20.Oxide layer 30, e.g., 1-5 nm, can be formed by gate reoxidation. It is noted that, in the prior art, oxide layers protecting the gate have a thickness of 10-20 nm. Subsequently, anitride layer 40, e.g., 10-15 nm, is deposited over the oxide layer by nitride deposition inFIG. 3 . InFIG. 4 , portions of the nitride and oxide layers are etched, e.g., via reactive ion etching (RIB) to formfirst spacers 50 on the sides ofgate 10. In this regard, the oxide layer beneath the nitride is etched to extend, e.g., 10-20 nm fromgate insulator 15 alongsubstrate 20. - Extension/halo implantation of oxide and nitride is schematically illustrated in
FIG. 5 to form asecond spacer 60 inFIG. 6 . In this regard, two separate implantations are performed. In the first implantation, anoxide layer 70 is formed overfirst spacer 50 and oversubstrate 20, and, in a second implantation, anitride layer 80 is formed over implantedoxide layer 70. - As illustrated in
FIG. 7 , a deep source/drain implant is performed, as well as asilicide formation 90 ingate 10 and the source/drain region. InFIG. 8 , a nitride/oxide/nitride removal, e.g., via wet etch or RIE, is performed. Thus, as shown inFIG. 8 , an L-shaped spacer (oxide layer) 30′ is formed at the edges ofgate 10. In accordance with the invention, L-shapedspacer 30′ is significantly thinner than that in the prior art without loss of performance. - As shown in
FIG. 9 , astress liner 100, e.g., a nitride CA (contact) liner, is deposited overgate 10, L-shapedspacer 30′, andsubstrate 20. Because of the significantly thinner construction of L-shapedspacer 30′, as compared to the prior art oxide spacer,stress liner 100 is arranged only a few nanometers fromgate 10, which increases the strain in the channel. - In a second embodiment of the invention, the formation process in accordance with
FIGS. 1-6 is performed. Subsequently, as shown inFIG. 10 , a deep source/drain implant is performed. However, in contrast to the previous embodiment, silicide formation does not yet occur. InFIG. 11 , a nitride/oxide/nitride removal, e.g., via wet etch or RIE, is performed. Thus, as shown inFIG. 11 , an L-shapedspacer 30′ is formed at the edges ofgate 10.FIG. 12 shows asilicide formation 90 ongate 10 and the source/drain region. Thereafter, the process proceeds in accordance withFIG. 9 , such that astress liner 100, e.g., a nitride CA (contact) liner, is deposited overgate 10, L-shapedspacer 30′, andsubstrate 20, whereby stain in the channel is enhanced due to the thin construction of L-shapedspacer 30′ separatinggate 10 andstress liner 100. - The circuit as described above is part of the design for an integrated circuit chip. The chip design is created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer transmits the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
- While the invention has been described in terms of exemplary embodiments, those skilled in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Claims (12)
1. A spacer for enhancing strain in a channel, comprising:
a first spacer composed of an first oxide couplable to a gate electrode and first nitride layer coupled to the first oxide layer; and
a second spacer composed of a second oxide coupled to the first oxide layer and a second nitride layer coupled to the second oxide layer,
wherein the first and second nitride layers and the second oxide layer are removable to form an L-shaped oxide spacer.
2. The spacer in accordance with claim 1 , wherein the first oxide layer is formed by gate reoxidation.
3. The spacer in accordance with claim 2 , wherein the first oxide layer has a thickness of 1-5 nm.
4. The spacer in accordance with claim 1 , wherein the first nitride layer has a thickness of 10-15 nm.
5. An integrated circuit, comprising:
a gate electrode formed on a substrate;
an L-shaped oxide spacer arranged adjacent the gate electrode; and
a stress liner deposited over the gate electrode and the L-shaped spacer.
6. The integrated circuit in accordance with claim 5 , wherein a vertical extent of the L-shaped oxide spacer has a thickness between 1-5 nm.
7. The integrated circuit in accordance with claim 5 , wherein the L-shaped spacer is formed by a first oxide/nitride spacer and a second oxide/nitride spacer, in which the second oxide/nitride spacer and the nitride of the first oxide/nitride spacer are removed.
8. The integrated circuit in accordance with claim 5 , wherein the L-shaped oxide layer is formed by removing nitride from an oxide/nitride spacer.
9. The integrated circuit in accordance with claim 5 , wherein a source and drain are formed through deep implantation in the substrate.
10. The integrated circuit in accordance with claim 9 , wherein silicide is formed after removing nitride from an oxide/nitride spacer.
11. The integrated circuit in accordance with claim 9 , wherein silicide is formed before removing nitride from an oxide/nitride spacer.
12. The integrated circuit in accordance with claim 5 , wherein the gate electrode is formed by a poly gate etch.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/897,896 US20130256766A1 (en) | 2006-02-28 | 2013-05-20 | Spacer and process to enhance the strain in the channel with stress liner |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/307,928 US8461009B2 (en) | 2006-02-28 | 2006-02-28 | Spacer and process to enhance the strain in the channel with stress liner |
US13/897,896 US20130256766A1 (en) | 2006-02-28 | 2013-05-20 | Spacer and process to enhance the strain in the channel with stress liner |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,928 Division US8461009B2 (en) | 2006-02-28 | 2006-02-28 | Spacer and process to enhance the strain in the channel with stress liner |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130256766A1 true US20130256766A1 (en) | 2013-10-03 |
Family
ID=38444531
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,928 Expired - Fee Related US8461009B2 (en) | 2006-02-28 | 2006-02-28 | Spacer and process to enhance the strain in the channel with stress liner |
US13/897,896 Abandoned US20130256766A1 (en) | 2006-02-28 | 2013-05-20 | Spacer and process to enhance the strain in the channel with stress liner |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,928 Expired - Fee Related US8461009B2 (en) | 2006-02-28 | 2006-02-28 | Spacer and process to enhance the strain in the channel with stress liner |
Country Status (2)
Country | Link |
---|---|
US (2) | US8461009B2 (en) |
SG (1) | SG135103A1 (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7759206B2 (en) * | 2005-11-29 | 2010-07-20 | International Business Machines Corporation | Methods of forming semiconductor devices using embedded L-shape spacers |
US20080124880A1 (en) * | 2006-09-23 | 2008-05-29 | Chartered Semiconductor Manufacturing Ltd. | Fet structure using disposable spacer and stress inducing layer |
US8242584B2 (en) * | 2009-12-28 | 2012-08-14 | International Business Machines Corporation | Structure and method to create stress trench |
US8222100B2 (en) * | 2010-01-15 | 2012-07-17 | International Business Machines Corporation | CMOS circuit with low-k spacer and stress liner |
US9093379B2 (en) * | 2013-05-29 | 2015-07-28 | International Business Machines Corporation | Silicidation blocking process using optically sensitive HSQ resist and organic planarizing layer |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6632745B1 (en) * | 2002-08-16 | 2003-10-14 | Chartered Semiconductor Manufacturing Ltd. | Method of forming almost L-shaped spacer for improved ILD gap fill |
US6806126B1 (en) * | 2002-09-06 | 2004-10-19 | Advanced Micro Devices, Inc. | Method of manufacturing a semiconductor component |
US7338910B2 (en) * | 2005-09-29 | 2008-03-04 | United Microelectronics Corp. | Method of fabricating semiconductor devices and method of removing a spacer |
Family Cites Families (70)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3602841A (en) | 1970-06-18 | 1971-08-31 | Ibm | High frequency bulk semiconductor amplifiers and oscillators |
US4853076A (en) | 1983-12-29 | 1989-08-01 | Massachusetts Institute Of Technology | Semiconductor thin films |
US4665415A (en) | 1985-04-24 | 1987-05-12 | International Business Machines Corporation | Semiconductor device with hole conduction via strained lattice |
DE3676781D1 (en) | 1985-09-13 | 1991-02-14 | Siemens Ag | INTEGRATED BIPOLAR AND COMPLEMENTARY MOS TRANSISTORS ON A CIRCUIT CONTAINING A COMMON SUBSTRATE AND METHOD FOR THEIR PRODUCTION. |
US4958213A (en) | 1987-12-07 | 1990-09-18 | Texas Instruments Incorporated | Method for forming a transistor base region under thick oxide |
US5354695A (en) | 1992-04-08 | 1994-10-11 | Leedy Glenn J | Membrane dielectric isolation IC fabrication |
US5459346A (en) | 1988-06-28 | 1995-10-17 | Ricoh Co., Ltd. | Semiconductor substrate with electrical contact in groove |
US5006913A (en) | 1988-11-05 | 1991-04-09 | Mitsubishi Denki Kabushiki Kaisha | Stacked type semiconductor device |
US5108843A (en) | 1988-11-30 | 1992-04-28 | Ricoh Company, Ltd. | Thin film semiconductor and process for producing the same |
US4952524A (en) | 1989-05-05 | 1990-08-28 | At&T Bell Laboratories | Semiconductor device manufacture including trench formation |
US5310446A (en) | 1990-01-10 | 1994-05-10 | Ricoh Company, Ltd. | Method for producing semiconductor film |
US5060030A (en) | 1990-07-18 | 1991-10-22 | Raytheon Company | Pseudomorphic HEMT having strained compensation layer |
US5081513A (en) | 1991-02-28 | 1992-01-14 | Xerox Corporation | Electronic device with recovery layer proximate to active layer |
US5371399A (en) | 1991-06-14 | 1994-12-06 | International Business Machines Corporation | Compound semiconductor having metallic inclusions and devices fabricated therefrom |
US5134085A (en) | 1991-11-21 | 1992-07-28 | Micron Technology, Inc. | Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories |
US5391510A (en) | 1992-02-28 | 1995-02-21 | International Business Machines Corporation | Formation of self-aligned metal gate FETs using a benignant removable gate material during high temperature steps |
US6008126A (en) | 1992-04-08 | 1999-12-28 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
US5561302A (en) | 1994-09-26 | 1996-10-01 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US5679965A (en) | 1995-03-29 | 1997-10-21 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same |
US5670798A (en) | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5557122A (en) | 1995-05-12 | 1996-09-17 | Alliance Semiconductors Corporation | Semiconductor electrode having improved grain structure and oxide growth properties |
US6403975B1 (en) | 1996-04-09 | 2002-06-11 | Max-Planck Gesellschaft Zur Forderung Der Wissenschafteneev | Semiconductor components, in particular photodetectors, light emitting diodes, optical modulators and waveguides with multilayer structures grown on silicon substrates |
US5880040A (en) | 1996-04-15 | 1999-03-09 | Macronix International Co., Ltd. | Gate dielectric based on oxynitride grown in N2 O and annealed in NO |
US5861651A (en) | 1997-02-28 | 1999-01-19 | Lucent Technologies Inc. | Field effect devices and capacitors with improved thin film dielectrics and method for making same |
US5940736A (en) | 1997-03-11 | 1999-08-17 | Lucent Technologies Inc. | Method for forming a high quality ultrathin gate oxide layer |
US6309975B1 (en) | 1997-03-14 | 2001-10-30 | Micron Technology, Inc. | Methods of making implanted structures |
US6025280A (en) | 1997-04-28 | 2000-02-15 | Lucent Technologies Inc. | Use of SiD4 for deposition of ultra thin and controllable oxides |
US5960297A (en) | 1997-07-02 | 1999-09-28 | Kabushiki Kaisha Toshiba | Shallow trench isolation structure and method of forming the same |
US5981356A (en) | 1997-07-28 | 1999-11-09 | Integrated Device Technology, Inc. | Isolation trenches with protected corners |
JP3139426B2 (en) | 1997-10-15 | 2001-02-26 | 日本電気株式会社 | Semiconductor device |
US6066545A (en) | 1997-12-09 | 2000-05-23 | Texas Instruments Incorporated | Birdsbeak encroachment using combination of wet and dry etch for isolation nitride |
US6274421B1 (en) | 1998-01-09 | 2001-08-14 | Sharp Laboratories Of America, Inc. | Method of making metal gate sub-micron MOS transistor |
KR100275908B1 (en) | 1998-03-02 | 2000-12-15 | 윤종용 | Method of fabricating trench isolation in an integrated circuit |
US6361885B1 (en) | 1998-04-10 | 2002-03-26 | Organic Display Technology | Organic electroluminescent materials and device made from such materials |
US6165383A (en) | 1998-04-10 | 2000-12-26 | Organic Display Technology | Useful precursors for organic electroluminescent materials and devices made from such materials |
US5989978A (en) | 1998-07-16 | 1999-11-23 | Chartered Semiconductor Manufacturing, Ltd. | Shallow trench isolation of MOSFETS with reduced corner parasitic currents |
JP4592837B2 (en) | 1998-07-31 | 2010-12-08 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US6319794B1 (en) | 1998-10-14 | 2001-11-20 | International Business Machines Corporation | Structure and method for producing low leakage isolation devices |
US6235598B1 (en) | 1998-11-13 | 2001-05-22 | Intel Corporation | Method of using thick first spacers to improve salicide resistance on polysilicon gates |
US6117722A (en) | 1999-02-18 | 2000-09-12 | Taiwan Semiconductor Manufacturing Company | SRAM layout for relaxing mechanical stress in shallow trench isolation technology and method of manufacture thereof |
US6255169B1 (en) | 1999-02-22 | 2001-07-03 | Advanced Micro Devices, Inc. | Process for fabricating a high-endurance non-volatile memory device |
US6284626B1 (en) | 1999-04-06 | 2001-09-04 | Vantis Corporation | Angled nitrogen ion implantation for minimizing mechanical stress on side walls of an isolation trench |
US6281532B1 (en) | 1999-06-28 | 2001-08-28 | Intel Corporation | Technique to obtain increased channel mobilities in NMOS transistors by gate electrode engineering |
US6362082B1 (en) | 1999-06-28 | 2002-03-26 | Intel Corporation | Methodology for control of short channel effects in MOS transistors |
US6228694B1 (en) | 1999-06-28 | 2001-05-08 | Intel Corporation | Method of increasing the mobility of MOS transistors by use of localized stress regions |
US6656822B2 (en) | 1999-06-28 | 2003-12-02 | Intel Corporation | Method for reduced capacitance interconnect system using gaseous implants into the ILD |
KR100332108B1 (en) | 1999-06-29 | 2002-04-10 | 박종섭 | Transistor in a semiconductor device and method of manufacuring the same |
TW426940B (en) | 1999-07-30 | 2001-03-21 | United Microelectronics Corp | Manufacturing method of MOS field effect transistor |
US6284623B1 (en) | 1999-10-25 | 2001-09-04 | Peng-Fei Zhang | Method of fabricating semiconductor devices using shallow trench isolation with reduced narrow channel effect |
US6476462B2 (en) | 1999-12-28 | 2002-11-05 | Texas Instruments Incorporated | MOS-type semiconductor device and method for making same |
US6221735B1 (en) | 2000-02-15 | 2001-04-24 | Philips Semiconductors, Inc. | Method for eliminating stress induced dislocations in CMOS devices |
US6531369B1 (en) | 2000-03-01 | 2003-03-11 | Applied Micro Circuits Corporation | Heterojunction bipolar transistor (HBT) fabrication using a selectively deposited silicon germanium (SiGe) |
US6368931B1 (en) | 2000-03-27 | 2002-04-09 | Intel Corporation | Thin tensile layers in shallow trench isolation and method of making same |
US6493497B1 (en) | 2000-09-26 | 2002-12-10 | Motorola, Inc. | Electro-optic structure and process for fabricating same |
US6501121B1 (en) | 2000-11-15 | 2002-12-31 | Motorola, Inc. | Semiconductor structure |
US6563152B2 (en) | 2000-12-29 | 2003-05-13 | Intel Corporation | Technique to obtain high mobility channels in MOS transistors by forming a strain layer on an underside of a channel |
US20020086497A1 (en) | 2000-12-30 | 2002-07-04 | Kwok Siang Ping | Beaker shape trench with nitride pull-back for STI |
US6265317B1 (en) | 2001-01-09 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Top corner rounding for shallow trench isolation |
US6403486B1 (en) | 2001-04-30 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Method for forming a shallow trench isolation |
US6531740B2 (en) | 2001-07-17 | 2003-03-11 | Motorola, Inc. | Integrated impedance matching and stability network |
US6498358B1 (en) | 2001-07-20 | 2002-12-24 | Motorola, Inc. | Structure and method for fabricating an electro-optic system having an electrochromic diffraction grating |
US6908810B2 (en) | 2001-08-08 | 2005-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of preventing threshold voltage of MOS transistor from being decreased by shallow trench isolation formation |
JP2003060076A (en) | 2001-08-21 | 2003-02-28 | Nec Corp | Semiconductor device and manufacturing method thereof |
US20030057184A1 (en) | 2001-09-22 | 2003-03-27 | Shiuh-Sheng Yu | Method for pull back SiN to increase rounding effect in a shallow trench isolation process |
US6656798B2 (en) | 2001-09-28 | 2003-12-02 | Infineon Technologies, Ag | Gate processing method with reduced gate oxide corner and edge thinning |
US6635506B2 (en) | 2001-11-07 | 2003-10-21 | International Business Machines Corporation | Method of fabricating micro-electromechanical switches on CMOS compatible substrates |
US6461936B1 (en) | 2002-01-04 | 2002-10-08 | Infineon Technologies Ag | Double pullback method of filling an isolation trench |
US6621392B1 (en) | 2002-04-25 | 2003-09-16 | International Business Machines Corporation | Micro electromechanical switch having self-aligned spacers |
US7321155B2 (en) * | 2004-05-06 | 2008-01-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Offset spacer formation for strained channel CMOS transistor |
US7759206B2 (en) * | 2005-11-29 | 2010-07-20 | International Business Machines Corporation | Methods of forming semiconductor devices using embedded L-shape spacers |
-
2006
- 2006-02-28 US US11/307,928 patent/US8461009B2/en not_active Expired - Fee Related
-
2007
- 2007-02-07 SG SG200700799-0A patent/SG135103A1/en unknown
-
2013
- 2013-05-20 US US13/897,896 patent/US20130256766A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6632745B1 (en) * | 2002-08-16 | 2003-10-14 | Chartered Semiconductor Manufacturing Ltd. | Method of forming almost L-shaped spacer for improved ILD gap fill |
US6806126B1 (en) * | 2002-09-06 | 2004-10-19 | Advanced Micro Devices, Inc. | Method of manufacturing a semiconductor component |
US7338910B2 (en) * | 2005-09-29 | 2008-03-04 | United Microelectronics Corp. | Method of fabricating semiconductor devices and method of removing a spacer |
Also Published As
Publication number | Publication date |
---|---|
US20070202654A1 (en) | 2007-08-30 |
US8461009B2 (en) | 2013-06-11 |
SG135103A1 (en) | 2007-09-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7759206B2 (en) | Methods of forming semiconductor devices using embedded L-shape spacers | |
US8138552B2 (en) | Semiconductor device and method of manufacturing the same | |
CN101796641B (en) | Channel Strain Design in Field Effect Transistors | |
US7947554B2 (en) | Method of fabricating semiconductor device having semiconductor elements | |
CN103050443B (en) | Improve the performance of narrow passage equipment and reduce its change | |
EP1856726A1 (en) | Method for forming self-aligned, dual silicon nitride liner for cmos devices | |
US8399315B2 (en) | Semiconductor structure and method for manufacturing the same | |
US20130256766A1 (en) | Spacer and process to enhance the strain in the channel with stress liner | |
WO2008087063A1 (en) | Performance enhancement on both nmosfet and pmosfet using self-aligned dual stressed films | |
US7384833B2 (en) | Stress liner for integrated circuits | |
JP2009206467A (en) | Dual cesl process | |
US20120261759A1 (en) | Semiconductor device and method for manufacturing the same | |
JP5204106B2 (en) | Method for forming a transistor with increased electron mobility | |
US20040135234A1 (en) | Semiconductor device with MOS transistors with an etch-stop layer having an improved residual stress level and method for fabricating such a semiconductor device | |
CN109830433B (en) | Method of making semiconductor element | |
US7585790B2 (en) | Method for forming semiconductor device | |
US8492218B1 (en) | Removal of an overlap of dual stress liners | |
CN103915387B (en) | The forming method of CMOS transistor | |
KR101217193B1 (en) | Pre-silicide spacer removal | |
US20140225200A1 (en) | Enhancing MOSFET Performance With Corner Stresses of STI | |
US7288447B2 (en) | Semiconductor device having trench isolation for differential stress and method therefor | |
US9041119B2 (en) | Forming CMOS with close proximity stressors | |
CN103165454A (en) | Semiconductor device and manufacturing method of the same | |
US20140353733A1 (en) | Protection of the gate stack encapsulation | |
JP2009194157A (en) | Manufacturing method of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BAIOCCO, CHRISTOPHER V.;GAO, WENZHI;TEH, YOUNG W.;SIGNING DATES FROM 20130311 TO 20130505;REEL/FRAME:030735/0466 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES SINGAPORE PTE. LTD, SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GAO, WENZHI;TEH, YOUNG W.;SIGNING DATES FROM 20130719 TO 20130816;REEL/FRAME:031036/0882 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |