US20130183803A1 - Method for manufacturing semiconductor structure - Google Patents
Method for manufacturing semiconductor structure Download PDFInfo
- Publication number
- US20130183803A1 US20130183803A1 US13/349,602 US201213349602A US2013183803A1 US 20130183803 A1 US20130183803 A1 US 20130183803A1 US 201213349602 A US201213349602 A US 201213349602A US 2013183803 A1 US2013183803 A1 US 2013183803A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- semiconductor substrate
- doped region
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
Definitions
- the disclosure relates in general to a method for manufacturing a semiconductor structure, and more particularly to a method for manufacturing a semiconductor structure, comprising a step for forming a compensation layer.
- a size of a semiconductor structure comprising for example a MOS transistor or a memory array, etc.
- a size of a semiconductor structure comprising for example a MOS transistor or a memory array, etc.
- an accurate process is necessary for obtaining a fine critical size of a semiconductor process. Otherwise, a semiconductor device would have a low efficiency resulted from a process shift or a side effect in a manufacturing step.
- a method for manufacturing a semiconductor structure includes following steps.
- a patterned gate layer is formed on a semiconductor substrate.
- a compensation layer is formed on the semiconductor substrate outside the patterned gate layer.
- a trench is formed in the compensation layer and the semiconductor substrate.
- An epitaxial layer is formed in the trench.
- the step for forming the compensation layer is between the step for forming the patterned gate layer and the step for forming the epitaxial layer.
- a method for manufacturing a semiconductor structure includes following steps.
- a patterned gate layer and a cap layer are formed on a semiconductor substrate.
- the cap layer is on the patterned gate layer.
- a sidewall layer is formed on sidewalls of the patterned gate layer and the cap layer.
- the sidewall layer is removed.
- a compensation layer is formed on the semiconductor substrate outside the patterned gate layer.
- the cap layer is removed.
- the step for forming the compensation layer is between the step for removing the sidewall layer and the step for removing the cap layer.
- FIG. 1 to FIG. 7 illustrate a method for manufacturing a semiconductor structure in one embodiment.
- FIG. 8 to FIG. 11 illustrate a method for manufacturing a semiconductor structure in one embodiment
- FIG. 12 to FIG. 15 illustrate a method for manufacturing a semiconductor structure in one embodiment.
- FIG. 16 to FIG. 21 illustrate a method for manufacturing a semiconductor structure in one embodiment.
- FIG. 22 to FIG. 26 illustrate a method for manufacturing a semiconductor structure in one embodiment.
- FIG. 27 to FIG. 28 illustrate a method for manufacturing a semiconductor structure in one embodiment.
- FIG. 1 to FIG. 7 illustrate a method for manufacturing a semiconductor structure in a first embodiment.
- a STI shallow trench isolation structure
- the semiconductor substrate 12 comprises silicon.
- the dielectric layer 20 may comprise an oxide or a nitride, such as silicon oxide (SiO2), silicon oxynitride (SiON) or silicon nitride (SiN), or a high-K material, or a combination thereof.
- SiO2 silicon oxide
- SiON silicon oxynitride
- SiN silicon nitride
- the high-K material may comprise a metal oxide layer, such as a rare earth metal oxide layer, selected from a group consisting of hafnium oxide (HfO2), hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), aluminum oxide (AlO), lanthanum oxide (La2O3), lanthanum aluminum oxide (LaAlO), tantalum oxide (Ta2O3), zirconium oxide (ZrO2), zirconium silicon oxide (ZrSiO), hafnium zirconium oxide (HfZrO), strontium bismuth tantalate (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT), barium strontium titanate (BaxSr1-xTiO3, BST), and etc.
- a rare earth metal oxide layer selected from a group consisting of hafnium oxide (HfO
- the conductive layer 22 may comprise an un-doped polysilicon, a doped polysilicon, a metal, a metal compound, a metal silicide, or an optional combination thereof.
- the film layer 24 may be a dielectric material.
- the dielectric material comprises silicon nitride, silicon oxide, silicon oxynitride, silicon carbide, or an optional combination thereof. In some embodiments, the film layer 24 is omitted.
- the film layer 24 is patterned for forming a cap layer 28 as shown in FIG. 2 .
- the conductive layer 22 and the dielectric layer 20 are patterned for forming a patterned gate layer 26 as shown in FIG. 2 .
- the patterned gate layer 26 comprises a patterned conductive layer 22 ′ and a patterned dielectric layer 20 ′.
- the cap layer 28 and the patterned gate layer 26 are formed by an etching step using a patterned mask layer (not shown). Then the mask layer is removed.
- the patterned dielectric layer 20 ′ is used as an etching stop layer.
- the cap layer 28 may be used as a mask layer.
- a spacer 30 is formed on sidewalls of the patterned gate layer 26 and the cap layer 28 .
- a method for forming the spacer 30 comprises forming a material layer (not shown) on the semiconductor substrate 12 , the patterned gate layer 26 and the cap layer 28 . Then a portion of the material layer is removed by an etching step. A remained portion of the material layer forms the spacer 30 .
- the material layer may be a single-layer dielectric film or a multi-layer film composed of various kinds of dielectric materials.
- the spacer 30 may be formed by a single-layer dielectric film or a multi-layer film composed of various kinds of dielectric materials.
- a thermal oxide such as SiO2 is formed on the sidewall of the patterned conductive layer 22 ′. It can repair defects generated in the etching steps.
- a compensation layer 34 is formed on the semiconductor substrate 12 .
- the compensation layer 34 is an epitaxial material grown from the semiconductor substrate 12 .
- the compensation layer 34 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc.
- the compensation layer 34 comprises silicon.
- the patterned gate layer 26 and the semiconductor substrate 12 have an interface 27 therebetween.
- a top surface of the compensation layer 34 is higher than or as high as the interface 27 .
- the compensation layer 34 can compensate losses of the semiconductor substrate 12 generated in the earlier etching steps for removing the materials, such as the step for patterning the film layer 24 , the dielectric layer 20 and the conductive layer 22 , or the removing step in the step for forming the spacer 30 .
- a portion of the compensation layer 34 is expected to be a loss portion generated in the later steps for removing the materials, such as a step for removing a material layer 36 as shown in FIG. 5 , or a removing step in a step for forming the spacer 46 .
- a lightly doped region 32 A is formed in the semiconductor substrate 12 in the active region 16 .
- a lightly doped region 32 B is formed in the semiconductor substrate 12 in the active region 18 .
- Sequence of the step for forming the lightly doped region 32 A and the step for forming the lightly doped region 32 B is not limited.
- the lightly doped region 32 B may be formed after the lightly doped region 32 A.
- the lightly doped region 32 B may be formed before the lightly doped region 32 A.
- the lightly doped region 32 A and the lightly doped region 32 B are formed after the compensation layer 34 is formed. In other embodiments, the lightly doped region 32 A and the lightly doped region 32 B are formed before the compensation layer 34 is formed.
- the lightly doped region 32 A may be formed by doping the semiconductor substrate 12 (and the compensation layer 34 ) with using the spacer 30 in the active region 16 and a patterned mask layer (not shown) covering the whole active region 18 as a mask. Then, the mask layer is removed.
- the lightly doped region 32 B may be formed by doping the semiconductor substrate 12 (and the compensation layer 34 ) with using the spacer 30 in the active region 18 and a patterned mask layer (not shown) covering the whole active region 16 as a mask. Then, the mask layer is removed.
- the material layer 36 is formed on the cap layer 28 , the spacer 30 , and the compensation layer 34 .
- the material layer 36 comprises silicon nitride.
- a sidewall layer 38 is formed on a sidewall of the spacer 30 in the active region 16 by an etching step for removing a portion of the material layer 36 with using a patterned mask layer (not shown) covering the whole active region 18 .
- the mask layer is removed.
- the etching step for removing the material layer 36 etches out a trench 42 in the semiconductor substrate 12 simultaneously.
- an epitaxial layer 44 is formed in the trench 42 .
- a pre-backing step with using a hydrogen gas is performed before the epitaxial growth step.
- the epitaxial growth step and the pre-backing step are performed in-situ.
- the epitaxial layer 44 comprises a doped material such as SiGe or SiC.
- the epitaxial layer 44 may be composed by a buffer layer having a low dopant (such as Ge, B) concentration or no dopant, a bulk layer having a high dopant concentration, and a cap layer having a low dopant concentration or no dopant.
- a sidewall layer 138 is formed on a sidewall of the spacer 30 in the active region 18 .
- a method for forming the sidewall layer 138 in the active region 18 comprises following steps. A portion of the material layer 40 shown in FIG. 6 is removed for forming the spacer 30 in the active region 18 shown in FIG. 17 by an etching step using a patterned mask layer (not shown) covering the whole active region 16 as a mask. Then the mask layer is removed.
- the spacer 46 is formed on a sidewall of the sidewall layer 38 .
- a method for forming the spacer 46 may be similar to the method for forming the spacer 30 , and thus is not described in detail herein.
- a heavily doped region 48 A is formed in the epitaxial layer 44 in the active region 16 .
- a heavily doped region 48 B is formed in the semiconductor substrate 12 in the active region 18 .
- the heavily doped region 48 A may be formed by doping the epitaxial layer 44 with using the spacer 46 in the active region 16 and a patterned mask layer (not shown) covering the whole active region 18 as a mask. Then, the mask layer is removed.
- the heavily doped region 48 B may be formed by doping the semiconductor substrate 12 with using the spacer 46 in the active region 18 and a patterned mask layer (not shown) covering the whole active region 16 as a mask. Then, the mask layer is removed.
- a metal silicide layer 50 is formed on the heavily doped region 48 A and the heavily doped region 48 B.
- the metal silicide layer 50 may be formed by a method comprising forming a metal cover layer (not shown) in the active region 16 and the active region 18 . Then a metal silicide reaction is generated between the metal cover layer and the epitaxial layer 44 (and the semiconductor substrate 12 ) by an annealing step. Then, an un-reacted portion of the metal cover layer is removed.
- semiconductor structures of different types are formed in the active region 16 and the active region 18 , respectively.
- the lightly doped region 32 A and the heavily doped region 48 A in the active region 16 have a first type conductivity.
- the semiconductor substrate 12 in the active region 16 has a second type conductivity opposite to the first type conductivity.
- the lightly doped region 32 B and the heavily doped region 48 B in the active region 18 have the second type conductivity.
- the semiconductor substrate 12 in the active region 18 has the first type conductivity.
- a PMOS is formed in the active region 16
- a NMOS is formed in the active region 18
- the first type conductivity is P type conductivity
- the second type conductivity is N type conductivity, and vice versa.
- the epitaxial layer 44 comprises SiGe.
- the epitaxial layer 44 comprises SiC.
- the lightly doped region 32 A and the lightly doped region 32 B are used as a LDD.
- the heavily doped region 48 A and the heavily doped region 48 B are used as a source/drain.
- the semiconductor structures in the active region 16 and the active region 18 may both have the epitaxial layers 44 .
- the STI 14 is omitted, and two adjacent gate structures use a common heavily doped region or epitaxial layer.
- the patterned conductive layer 22 ′ of the patterned gate layer 26 may be used as a gate electrode or a dummy gate.
- a metal silicide may be formed on the patterned conductive layer 22 ′.
- the metal silicide may be an additional metal silicide formed after the cap layer 28 used as a mask layer is removed.
- a barrier layer (not shown) such as TiN is formed between the patterned dielectric layer 20 ′ and the patterned conductive layer 22 ′.
- the cap layer 28 is not removed before the patterned conductive layer 22 ′ (the dummy gate) for preventing a formation of a metal silicide on the patterned conductive layer 22 ′ (the dummy gate) that would make removing the patterned conductive layer 22 ′ (the dummy gate) difficult.
- the compensation layer 34 can compensate losses of the substrate material generated in the removing steps. Therefore, a PN junction of a device can be controlled at a predetermined position. A short channel effect and a drain induced barrier lowering (DIBL) can be avoided. Forming the compensation layer 34 also makes a protruding portion 45 of the epitaxial layer 44 close to a channel. Therefore, a super shallow junction (USL) can be obtained. In addition, the efficiency of the device is improved.
- DIBL drain induced barrier lowering
- the second embodiment is different from the first embodiment in that the lightly doped regions in different active regions are respectively formed before and after the sidewall layer and the cap layer are removed.
- FIG. 8 to FIG. 11 illustrate a method for manufacturing a semiconductor structure in the second embodiment. An earlier process in this embodiment is similar to a process shown in FIG. 1 to FIG. 3 , and thus is not described in detail herein.
- the compensation layer 134 is formed on the semiconductor substrate 112 .
- the compensation layer 134 is an epitaxial material grown from the semiconductor substrate 112 .
- the compensation layer 134 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc.
- the top surface 135 of the compensation layer 134 is higher than or as high as the interface 127 between the patterned gate layer 126 and the semiconductor substrate 112 .
- the lightly doped region 132 A is formed in the semiconductor substrate 112 in the active region 116 .
- the sidewall layer 138 is formed on the sidewall of the spacer 130 , and the trench 142 is formed in the semiconductor substrate 112 in the active region 116 .
- the material layer 140 is formed on the cap layer 128 , the spacer 130 , and the compensation layer 134 in the active region 118 .
- the epitaxial layer 144 is formed in the trench 142 .
- the sidewall layer 138 , the material layer 140 and the cap layer 128 are removed by an etching step for forming the semiconductor structure as shown in FIG. 10 .
- the sidewall layer 138 , the material layer 140 and the cap layer 128 have the same material such as silicon nitride, and are removed simultaneously in this etching step.
- this etching step may also remove a portion of the spacer 130 simultaneously, so that the spacer 130 is decreased to substantially lower slightly than or as high as the patterned gate layer 126 .
- the lightly doped region 132 B is then formed in the semiconductor substrate 112 in the active region 118 . Since the lightly doped region 132 B is formed after the cap layer 128 and the sidewall layer 138 ( FIG. 9 ), the shadow effect can be avoided. Thus, the efficiency of the device can be improved.
- the spacer 146 is formed on the spacer 130 .
- the heavily doped region 148 A is formed in the epitaxial layer 144 in the active region 116 .
- the heavily doped region 148 B is formed in the semiconductor substrate 112 in the active region 118 .
- the metal silicide layer 150 is formed on the heavily doped region 148 A and the heavily doped region 148 B.
- a metal silicide layer 152 is formed on the patterned conductive layer 122 ′ of the patterned gate layer 126 .
- the compensation layer 234 is formed on the semiconductor substrate 212 .
- the top surface 235 of the compensation layer 234 is higher than or as high as the interface 227 between the patterned gate layer 226 and the semiconductor substrate 212 .
- the compensation layer 234 is an epitaxial material grown from the semiconductor substrate 212 .
- the compensation layer 234 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc.
- the sidewall layer 238 is formed on the sidewall of the spacer 230 , and the trench 242 is formed in the semiconductor substrate 212 in the active region 216 .
- the material layer 240 is formed on the cap layer 228 , the spacer 230 , and the compensation layer 234 in the active region 218 .
- the epitaxial layer 244 is formed in the trench 242 .
- the sidewall layer 238 , the material layer 240 and the cap layer 228 are removed by an etching step for forming the semiconductor structure as shown in FIG. 14 .
- the sidewall layer 238 , the material layer 240 and the cap layer 228 have the same material such as silicon nitride, and are removed simultaneously in this etching step.
- this etching step may also remove a portion of the spacer 230 simultaneously, so that the spacer 230 is decreased to substantially lower slightly than or as high as the patterned gate layer 226 .
- the lightly doped region 232 A is formed in the semiconductor substrate 212 and the epitaxial layer 244 in the active region 216 .
- the lightly doped region 232 B is formed in the semiconductor substrate 212 in the active region 218 .
- Sequence of the step for forming the lightly doped region 232 A and the step for forming the lightly doped region 232 B is not limited.
- the lightly doped region 232 B may be formed after the lightly doped region 232 A.
- the lightly doped region 232 B may be formed before the lightly doped region 232 A. Since the lightly doped region 232 A and the lightly doped region 232 B are formed after the cap layer 228 and the sidewall layer 238 ( FIG. 13 ), the shadow effect can be avoided.
- the spacer 246 is formed on the spacer 230 .
- the heavily doped region 248 A is formed in the epitaxial layer 244 in the active region 216 .
- the heavily doped region 248 B is formed in the semiconductor substrate 212 in the active region 218 .
- the metal silicide layer 250 is formed on the heavily doped region 248 A and the heavily doped region 248 B.
- the metal silicide layer 252 is formed on the patterned conductive layer 222 ′ of the patterned gate layer 226 .
- the fourth embodiment is different from the second embodiment in that the step for forming the compensation layer is between the step for removing the sidewall layer and the step for removing the cap layer.
- FIG. 16 to FIG. 21 illustrate a method for manufacturing a semiconductor structure in the third embodiment. An earlier process in this embodiment is similar to a process shown in FIG. 1 to FIG. 3 , and thus is not described in detail herein.
- the lightly doped region 332 A is formed in the semiconductor substrate 312 in the active region 316 .
- the sidewall layer 338 and the material layer 340 are removed by an etching step for forming the semiconductor structure as shown in FIG. 18 .
- the compensation layer 334 is formed on the semiconductor substrate 312 and the epitaxial layer 344 .
- the compensation layer 334 is an epitaxial material grown from the semiconductor substrate 312 and the epitaxial layer 344 .
- the compensation layer 334 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc.
- the top surface 335 of the compensation layer 334 is higher than or as high as the interface 327 between the patterned gate layer 326 and the semiconductor substrate 312 .
- the cap layer 328 is removed by an etching step for forming the semiconductor structure as shown in FIG. 20 .
- this etching step also remove a portion of the spacer 330 simultaneously, so that the spacer 330 is decreased to substantially lower slightly than or as high as the patterned gate layer 326 .
- the lightly doped region 332 B is then formed in the semiconductor substrate 312 in the active region 318 . Since the lightly doped region 332 B is formed after the sidewall layer 338 ( FIG. 17 ) and the cap layer 328 ( FIG. 19 ), the shadow effect can be avoided.
- the spacer 346 is formed on the spacer 330 .
- the heavily doped region 348 A is formed in the epitaxial layer 344 in the active region 316 .
- the heavily doped region 348 B is formed in the semiconductor substrate 312 in the active region 318 .
- the metal silicide layer 350 is formed on the heavily doped region 348 A and the heavily doped region 348 B.
- the metal silicide layer 352 is formed on the patterned conductive layer 322 ′ of the patterned gate layer 326 .
- the sidewall layer 438 is formed on the sidewall of the spacer 430 , and the trench 442 is formed in the semiconductor substrate 412 in the active region 416 .
- the material layer 440 is formed on the cap layer 428 , the spacer 430 , and the semiconductor substrate 412 in the active region 418 .
- the epitaxial layer 444 is formed in the trench 442 .
- the sidewall layer 438 and the material layer 440 are removed by an etching step for forming the semiconductor structure as shown in FIG. 23 .
- the lightly doped region 432 A is then formed in the semiconductor substrate 412 and the epitaxial layer 444 in the active region 416 .
- the lightly doped region 432 B is formed in the semiconductor substrate 412 in the active region 418 .
- Sequence of the step for forming the lightly doped region 432 A and the step for forming the lightly doped region 432 B is not limited.
- the lightly doped region 432 B may be formed after the lightly doped region 432 A.
- the lightly doped region 432 B may be formed before the lightly doped region 432 A. Since the lightly doped region 432 A and the lightly doped region 432 B are formed after the sidewall layer 438 ( FIG. 22 ) and the cap layer 428 ( FIG. 24 ), the shadow effect can be avoided.
- the spacer 446 is formed on the spacer 430 .
- the heavily doped region 448 A is formed in the epitaxial layer 444 in the active region 416 .
- the heavily doped region 448 B is formed in the semiconductor substrate 412 in the active region 418 .
- the metal silicide layer 450 is formed on the heavily doped region 448 A and the heavily doped region 448 B.
- the metal silicide layer 452 is formed on the patterned conductive layer 422 ′ of the patterned gate layer 426 .
- FIG. 27 to FIG. 28 illustrate a method for manufacturing a semiconductor structure in the sixth embodiment.
- the sixth embodiment is different from the first embodiment in that after the step shown in FIG. 6 , the material layer 40 and the sidewall layer 38 in FIG. 6 are removed simultaneously by an etching step using phosphoric acid for forming the semiconductor structure shown in FIG. 27 .
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The disclosure relates in general to a method for manufacturing a semiconductor structure, and more particularly to a method for manufacturing a semiconductor structure, comprising a step for forming a compensation layer.
- 2. Description of the Related Art
- With a trend of shrinking a line width of a semiconductor process, a size of a semiconductor structure, comprising for example a MOS transistor or a memory array, etc., has been scaled down. However, an accurate process is necessary for obtaining a fine critical size of a semiconductor process. Otherwise, a semiconductor device would have a low efficiency resulted from a process shift or a side effect in a manufacturing step.
- A method for manufacturing a semiconductor structure is provided. The method includes following steps. A patterned gate layer is formed on a semiconductor substrate. A compensation layer is formed on the semiconductor substrate outside the patterned gate layer. A trench is formed in the compensation layer and the semiconductor substrate. An epitaxial layer is formed in the trench. The step for forming the compensation layer is between the step for forming the patterned gate layer and the step for forming the epitaxial layer.
- A method for manufacturing a semiconductor structure is provided. The method includes following steps. A patterned gate layer and a cap layer are formed on a semiconductor substrate. The cap layer is on the patterned gate layer. A sidewall layer is formed on sidewalls of the patterned gate layer and the cap layer. The sidewall layer is removed. A compensation layer is formed on the semiconductor substrate outside the patterned gate layer. The cap layer is removed. The step for forming the compensation layer is between the step for removing the sidewall layer and the step for removing the cap layer.
- The above and other aspects of the disclosure will become better understood with regard to the following detailed description of the non-limiting embodiment(s). The following description is made with reference to the accompanying drawings.
-
FIG. 1 toFIG. 7 illustrate a method for manufacturing a semiconductor structure in one embodiment. -
FIG. 8 toFIG. 11 illustrate a method for manufacturing a semiconductor structure in one embodiment -
FIG. 12 toFIG. 15 illustrate a method for manufacturing a semiconductor structure in one embodiment. -
FIG. 16 toFIG. 21 illustrate a method for manufacturing a semiconductor structure in one embodiment. -
FIG. 22 toFIG. 26 illustrate a method for manufacturing a semiconductor structure in one embodiment. -
FIG. 27 toFIG. 28 illustrate a method for manufacturing a semiconductor structure in one embodiment. -
FIG. 1 toFIG. 7 illustrate a method for manufacturing a semiconductor structure in a first embodiment. Referring toFIG. 1 , a STI (shallow trench isolation structure) 14 is formed in asemiconductor substrate 12 for defining anactive region 16 and anactive region 18. For example, thesemiconductor substrate 12 comprises silicon. - Referring to
FIG. 1 , adielectric layer 20, aconductive layer 22 and afilm layer 24 are formed on thesemiconductor substrate 12. Thedielectric layer 20 may comprise an oxide or a nitride, such as silicon oxide (SiO2), silicon oxynitride (SiON) or silicon nitride (SiN), or a high-K material, or a combination thereof. The high-K material may comprise a metal oxide layer, such as a rare earth metal oxide layer, selected from a group consisting of hafnium oxide (HfO2), hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), aluminum oxide (AlO), lanthanum oxide (La2O3), lanthanum aluminum oxide (LaAlO), tantalum oxide (Ta2O3), zirconium oxide (ZrO2), zirconium silicon oxide (ZrSiO), hafnium zirconium oxide (HfZrO), strontium bismuth tantalate (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT), barium strontium titanate (BaxSr1-xTiO3, BST), and etc. Theconductive layer 22 may comprise an un-doped polysilicon, a doped polysilicon, a metal, a metal compound, a metal silicide, or an optional combination thereof. Thefilm layer 24 may be a dielectric material. For example, the dielectric material comprises silicon nitride, silicon oxide, silicon oxynitride, silicon carbide, or an optional combination thereof. In some embodiments, thefilm layer 24 is omitted. - The
film layer 24 is patterned for forming acap layer 28 as shown inFIG. 2 . In addition, theconductive layer 22 and thedielectric layer 20 are patterned for forming a patternedgate layer 26 as shown inFIG. 2 . The patternedgate layer 26 comprises a patternedconductive layer 22′ and a patterneddielectric layer 20′. In embodiments, thecap layer 28 and thepatterned gate layer 26 are formed by an etching step using a patterned mask layer (not shown). Then the mask layer is removed. In some embodiments, the patterneddielectric layer 20′ is used as an etching stop layer. Thecap layer 28 may be used as a mask layer. - Referring to
FIG. 3 , aspacer 30 is formed on sidewalls of the patternedgate layer 26 and thecap layer 28. For example, a method for forming thespacer 30 comprises forming a material layer (not shown) on thesemiconductor substrate 12, thepatterned gate layer 26 and thecap layer 28. Then a portion of the material layer is removed by an etching step. A remained portion of the material layer forms thespacer 30. The material layer may be a single-layer dielectric film or a multi-layer film composed of various kinds of dielectric materials. In other words, thespacer 30 may be formed by a single-layer dielectric film or a multi-layer film composed of various kinds of dielectric materials. In one embodiment, before thespacer 30 is formed, a thermal oxide (not shown) such as SiO2 is formed on the sidewall of the patternedconductive layer 22′. It can repair defects generated in the etching steps. - Referring to
FIG. 4 , acompensation layer 34 is formed on thesemiconductor substrate 12. Thecompensation layer 34 is an epitaxial material grown from thesemiconductor substrate 12. Thecompensation layer 34 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc. For example, thecompensation layer 34 comprises silicon. The patternedgate layer 26 and thesemiconductor substrate 12 have aninterface 27 therebetween. A top surface of thecompensation layer 34 is higher than or as high as theinterface 27. Thecompensation layer 34 can compensate losses of thesemiconductor substrate 12 generated in the earlier etching steps for removing the materials, such as the step for patterning thefilm layer 24, thedielectric layer 20 and theconductive layer 22, or the removing step in the step for forming thespacer 30. Otherwise, a portion of thecompensation layer 34 is expected to be a loss portion generated in the later steps for removing the materials, such as a step for removing amaterial layer 36 as shown inFIG. 5 , or a removing step in a step for forming thespacer 46. - Referring to
FIG. 4 , a lightly dopedregion 32A is formed in thesemiconductor substrate 12 in theactive region 16. In addition, a lightly dopedregion 32B is formed in thesemiconductor substrate 12 in theactive region 18. Sequence of the step for forming the lightly dopedregion 32A and the step for forming the lightly dopedregion 32B is not limited. The lightly dopedregion 32B may be formed after the lightly dopedregion 32A. Alternatively, the lightly dopedregion 32B may be formed before the lightly dopedregion 32A. - Referring to
FIG. 4 , in one embodiment, the lightly dopedregion 32A and the lightly dopedregion 32B are formed after thecompensation layer 34 is formed. In other embodiments, the lightly dopedregion 32A and the lightly dopedregion 32B are formed before thecompensation layer 34 is formed. - Referring to
FIG. 4 , the lightly dopedregion 32A may be formed by doping the semiconductor substrate 12 (and the compensation layer 34) with using thespacer 30 in theactive region 16 and a patterned mask layer (not shown) covering the wholeactive region 18 as a mask. Then, the mask layer is removed. The lightly dopedregion 32B may be formed by doping the semiconductor substrate 12 (and the compensation layer 34) with using thespacer 30 in theactive region 18 and a patterned mask layer (not shown) covering the wholeactive region 16 as a mask. Then, the mask layer is removed. - Referring to
FIG. 5 , thematerial layer 36 is formed on thecap layer 28, thespacer 30, and thecompensation layer 34. For example, thematerial layer 36 comprises silicon nitride. - Referring to
FIG. 6 , asidewall layer 38 is formed on a sidewall of thespacer 30 in theactive region 16 by an etching step for removing a portion of thematerial layer 36 with using a patterned mask layer (not shown) covering the wholeactive region 18. A remained portion of thematerial layer 36 on thecap layer 28, thespacer 30, and thecompensation layer 34 in theactive region 18 forms amaterial layer 40. Then the mask layer is removed. The etching step for removing thematerial layer 36 etches out atrench 42 in thesemiconductor substrate 12 simultaneously. - Referring to
FIG. 7 , anepitaxial layer 44 is formed in thetrench 42. In embodiments, before the epitaxial growth step, a pre-backing step with using a hydrogen gas is performed. The epitaxial growth step and the pre-backing step are performed in-situ. Theepitaxial layer 44 comprises a doped material such as SiGe or SiC. For example, theepitaxial layer 44 may be composed by a buffer layer having a low dopant (such as Ge, B) concentration or no dopant, a bulk layer having a high dopant concentration, and a cap layer having a low dopant concentration or no dopant. - Referring to
FIG. 7 , asidewall layer 138 is formed on a sidewall of thespacer 30 in theactive region 18. A method for forming thesidewall layer 138 in theactive region 18 comprises following steps. A portion of thematerial layer 40 shown inFIG. 6 is removed for forming thespacer 30 in theactive region 18 shown inFIG. 17 by an etching step using a patterned mask layer (not shown) covering the wholeactive region 16 as a mask. Then the mask layer is removed. - Referring to
FIG. 7 , thespacer 46 is formed on a sidewall of thesidewall layer 38. A method for forming thespacer 46 may be similar to the method for forming thespacer 30, and thus is not described in detail herein. - Referring to
FIG. 7 , a heavily dopedregion 48A is formed in theepitaxial layer 44 in theactive region 16. A heavily dopedregion 48B is formed in thesemiconductor substrate 12 in theactive region 18. The heavily dopedregion 48A may be formed by doping theepitaxial layer 44 with using thespacer 46 in theactive region 16 and a patterned mask layer (not shown) covering the wholeactive region 18 as a mask. Then, the mask layer is removed. The heavily dopedregion 48B may be formed by doping thesemiconductor substrate 12 with using thespacer 46 in theactive region 18 and a patterned mask layer (not shown) covering the wholeactive region 16 as a mask. Then, the mask layer is removed. - Referring to
FIG. 7 , ametal silicide layer 50 is formed on the heavily dopedregion 48A and the heavily dopedregion 48B. Themetal silicide layer 50 may be formed by a method comprising forming a metal cover layer (not shown) in theactive region 16 and theactive region 18. Then a metal silicide reaction is generated between the metal cover layer and the epitaxial layer 44 (and the semiconductor substrate 12) by an annealing step. Then, an un-reacted portion of the metal cover layer is removed. - In embodiments, semiconductor structures of different types are formed in the
active region 16 and theactive region 18, respectively. The lightly dopedregion 32A and the heavily dopedregion 48A in theactive region 16 have a first type conductivity. Thesemiconductor substrate 12 in theactive region 16 has a second type conductivity opposite to the first type conductivity. The lightly dopedregion 32B and the heavily dopedregion 48B in theactive region 18 have the second type conductivity. Thesemiconductor substrate 12 in theactive region 18 has the first type conductivity. - For example, a PMOS is formed in the
active region 16, and a NMOS is formed in theactive region 18, in which the first type conductivity is P type conductivity, and the second type conductivity is N type conductivity, and vice versa. In a case of a PMOS in theactive region 16, theepitaxial layer 44 comprises SiGe. In a case of a NMOS in theactive region 16, theepitaxial layer 44 comprises SiC. The lightly dopedregion 32A and the lightly dopedregion 32B are used as a LDD. The heavily dopedregion 48A and the heavily dopedregion 48B are used as a source/drain. - In some embodiments (not shown), the semiconductor structures in the
active region 16 and theactive region 18 may both have the epitaxial layers 44. In other embodiments (not shown), for example in a memory array, theSTI 14 is omitted, and two adjacent gate structures use a common heavily doped region or epitaxial layer. - The patterned
conductive layer 22′ of the patternedgate layer 26 may be used as a gate electrode or a dummy gate. In a case of the patternedconductive layer 22′ used as a gate electrode, a metal silicide may be formed on the patternedconductive layer 22′. The metal silicide may be an additional metal silicide formed after thecap layer 28 used as a mask layer is removed. In a case of the patternedconductive layer 22′ used as a dummy gate, a barrier layer (not shown) such as TiN is formed between thepatterned dielectric layer 20′ and the patternedconductive layer 22′. In addition, thecap layer 28 is not removed before the patternedconductive layer 22′ (the dummy gate) for preventing a formation of a metal silicide on the patternedconductive layer 22′ (the dummy gate) that would make removing the patternedconductive layer 22′ (the dummy gate) difficult. - In embodiments, the
compensation layer 34 can compensate losses of the substrate material generated in the removing steps. Therefore, a PN junction of a device can be controlled at a predetermined position. A short channel effect and a drain induced barrier lowering (DIBL) can be avoided. Forming thecompensation layer 34 also makes a protrudingportion 45 of theepitaxial layer 44 close to a channel. Therefore, a super shallow junction (USL) can be obtained. In addition, the efficiency of the device is improved. - The second embodiment is different from the first embodiment in that the lightly doped regions in different active regions are respectively formed before and after the sidewall layer and the cap layer are removed.
FIG. 8 toFIG. 11 illustrate a method for manufacturing a semiconductor structure in the second embodiment. An earlier process in this embodiment is similar to a process shown inFIG. 1 toFIG. 3 , and thus is not described in detail herein. - Referring to
FIG. 8 , thecompensation layer 134 is formed on thesemiconductor substrate 112. Thecompensation layer 134 is an epitaxial material grown from thesemiconductor substrate 112. Thecompensation layer 134 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc. Thetop surface 135 of thecompensation layer 134 is higher than or as high as theinterface 127 between thepatterned gate layer 126 and thesemiconductor substrate 112. The lightly dopedregion 132A is formed in thesemiconductor substrate 112 in theactive region 116. - Referring to
FIG. 9 , thesidewall layer 138 is formed on the sidewall of thespacer 130, and thetrench 142 is formed in thesemiconductor substrate 112 in theactive region 116. In addition, thematerial layer 140 is formed on thecap layer 128, thespacer 130, and thecompensation layer 134 in theactive region 118. Theepitaxial layer 144 is formed in thetrench 142. - The
sidewall layer 138, thematerial layer 140 and thecap layer 128 are removed by an etching step for forming the semiconductor structure as shown inFIG. 10 . In one embodiment, thesidewall layer 138, thematerial layer 140 and thecap layer 128 have the same material such as silicon nitride, and are removed simultaneously in this etching step. In addition, this etching step may also remove a portion of thespacer 130 simultaneously, so that thespacer 130 is decreased to substantially lower slightly than or as high as thepatterned gate layer 126. - Referring to
FIG. 10 , the lightly dopedregion 132B is then formed in thesemiconductor substrate 112 in theactive region 118. Since the lightly dopedregion 132B is formed after thecap layer 128 and the sidewall layer 138 (FIG. 9 ), the shadow effect can be avoided. Thus, the efficiency of the device can be improved. - Referring to
FIG. 11 , thespacer 146 is formed on thespacer 130. The heavily dopedregion 148A is formed in theepitaxial layer 144 in theactive region 116. The heavily dopedregion 148B is formed in thesemiconductor substrate 112 in theactive region 118. Themetal silicide layer 150 is formed on the heavily dopedregion 148A and the heavily dopedregion 148B. Ametal silicide layer 152 is formed on the patternedconductive layer 122′ of the patternedgate layer 126. - The third embodiment is different from the first embodiment in that the lightly doped regions are formed after the sidewall layer and the cap layer are removed.
FIG. 12 toFIG. 15 illustrate a method for manufacturing a semiconductor structure in the third embodiment. An earlier process in this embodiment is similar to a process shown inFIG. 1 toFIG. 3 , and thus is not described in detail herein. - Referring to
FIG. 12 , thecompensation layer 234 is formed on thesemiconductor substrate 212. Thetop surface 235 of thecompensation layer 234 is higher than or as high as theinterface 227 between thepatterned gate layer 226 and thesemiconductor substrate 212. Thecompensation layer 234 is an epitaxial material grown from thesemiconductor substrate 212. Thecompensation layer 234 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc. - Referring to
FIG. 13 , thesidewall layer 238 is formed on the sidewall of thespacer 230, and thetrench 242 is formed in thesemiconductor substrate 212 in theactive region 216. In addition, thematerial layer 240 is formed on thecap layer 228, thespacer 230, and thecompensation layer 234 in theactive region 218. Theepitaxial layer 244 is formed in thetrench 242. - The
sidewall layer 238, thematerial layer 240 and thecap layer 228 are removed by an etching step for forming the semiconductor structure as shown inFIG. 14 . In one embodiment, thesidewall layer 238, thematerial layer 240 and thecap layer 228 have the same material such as silicon nitride, and are removed simultaneously in this etching step. In addition, this etching step may also remove a portion of thespacer 230 simultaneously, so that thespacer 230 is decreased to substantially lower slightly than or as high as thepatterned gate layer 226. - Referring to
FIG. 15 , then, the lightly dopedregion 232A is formed in thesemiconductor substrate 212 and theepitaxial layer 244 in theactive region 216. The lightly dopedregion 232B is formed in thesemiconductor substrate 212 in theactive region 218. Sequence of the step for forming the lightly dopedregion 232A and the step for forming the lightly dopedregion 232B is not limited. The lightly dopedregion 232B may be formed after the lightly dopedregion 232A. Alternatively, the lightly dopedregion 232B may be formed before the lightly dopedregion 232A. Since the lightly dopedregion 232A and the lightly dopedregion 232B are formed after thecap layer 228 and the sidewall layer 238 (FIG. 13 ), the shadow effect can be avoided. - Referring to
FIG. 15 , thespacer 246 is formed on thespacer 230. The heavily dopedregion 248A is formed in theepitaxial layer 244 in theactive region 216. The heavily dopedregion 248B is formed in thesemiconductor substrate 212 in theactive region 218. Themetal silicide layer 250 is formed on the heavily dopedregion 248A and the heavily dopedregion 248B. Themetal silicide layer 252 is formed on the patternedconductive layer 222′ of the patternedgate layer 226. - The fourth embodiment is different from the second embodiment in that the step for forming the compensation layer is between the step for removing the sidewall layer and the step for removing the cap layer.
FIG. 16 toFIG. 21 illustrate a method for manufacturing a semiconductor structure in the third embodiment. An earlier process in this embodiment is similar to a process shown inFIG. 1 toFIG. 3 , and thus is not described in detail herein. - Referring to
FIG. 16 , the lightly dopedregion 332A is formed in thesemiconductor substrate 312 in theactive region 316. - Referring to
FIG. 17 , thesidewall layer 338 is formed on the sidewall of thespacer 330, and thetrench 342 is formed in thesemiconductor substrate 312 in theactive region 316. In addition, thematerial layer 340 is formed on thecap layer 328, thespacer 330, and thesemiconductor substrate 312 in theactive region 318. Theepitaxial layer 344 is formed in thetrench 342. - The
sidewall layer 338 and thematerial layer 340 are removed by an etching step for forming the semiconductor structure as shown inFIG. 18 . - Referring to
FIG. 19 , thecompensation layer 334 is formed on thesemiconductor substrate 312 and theepitaxial layer 344. Thecompensation layer 334 is an epitaxial material grown from thesemiconductor substrate 312 and theepitaxial layer 344. Thecompensation layer 334 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc. Thetop surface 335 of thecompensation layer 334 is higher than or as high as theinterface 327 between thepatterned gate layer 326 and thesemiconductor substrate 312. - Then, the
cap layer 328 is removed by an etching step for forming the semiconductor structure as shown inFIG. 20 . In one embodiment, this etching step also remove a portion of thespacer 330 simultaneously, so that thespacer 330 is decreased to substantially lower slightly than or as high as thepatterned gate layer 326. - The lightly doped
region 332B is then formed in thesemiconductor substrate 312 in theactive region 318. Since the lightly dopedregion 332B is formed after the sidewall layer 338 (FIG. 17 ) and the cap layer 328 (FIG. 19 ), the shadow effect can be avoided. - Referring to
FIG. 21 , thespacer 346 is formed on thespacer 330. The heavily dopedregion 348A is formed in theepitaxial layer 344 in theactive region 316. The heavily dopedregion 348B is formed in thesemiconductor substrate 312 in theactive region 318. Themetal silicide layer 350 is formed on the heavily dopedregion 348A and the heavily dopedregion 348B. Themetal silicide layer 352 is formed on the patternedconductive layer 322′ of the patternedgate layer 326. - The fifth embodiment is different from the third embodiment in that the step for forming the compensation layer is between the step for removing the sidewall layer and the step for removing the cap layer.
FIG. 22 toFIG. 26 illustrate a method for manufacturing a semiconductor structure in the third embodiment. An earlier process in this embodiment is similar to a process shown inFIG. 1 toFIG. 3 , and thus is not described in detail herein. - Referring to
FIG. 22 , thesidewall layer 438 is formed on the sidewall of thespacer 430, and thetrench 442 is formed in thesemiconductor substrate 412 in theactive region 416. In addition, thematerial layer 440 is formed on thecap layer 428, thespacer 430, and thesemiconductor substrate 412 in theactive region 418. Theepitaxial layer 444 is formed in thetrench 442. - The
sidewall layer 438 and thematerial layer 440 are removed by an etching step for forming the semiconductor structure as shown inFIG. 23 . - Referring to
FIG. 24 , thecompensation layer 434 is formed on thesemiconductor substrate 412 and theepitaxial layer 444. Thecompensation layer 434 is an epitaxial material grown from thesemiconductor substrate 412 and theepitaxial layer 444. Thecompensation layer 434 comprises a silicon containing material such as silicon, SiGe, SiC, doped silicon, etc. Thetop surface 435 of thecompensation layer 434 is higher than or as high as theinterface 427 between thepatterned gate layer 426 and thesemiconductor substrate 412. - Then, the
cap layer 428 is removed by an etching step for forming the semiconductor structure as shown inFIG. 25 . In one embodiment, this etching step also remove a portion of thespacer 430 simultaneously, so that thespacer 430 is decreased to substantially lower slightly than or as high as thepatterned gate layer 426. - Referring to
FIG. 25 , the lightly dopedregion 432A is then formed in thesemiconductor substrate 412 and theepitaxial layer 444 in theactive region 416. In addition, the lightly dopedregion 432B is formed in thesemiconductor substrate 412 in theactive region 418. Sequence of the step for forming the lightly dopedregion 432A and the step for forming the lightly dopedregion 432B is not limited. The lightly dopedregion 432B may be formed after the lightly dopedregion 432A. Alternatively, the lightly dopedregion 432B may be formed before the lightly dopedregion 432A. Since the lightly dopedregion 432A and the lightly dopedregion 432B are formed after the sidewall layer 438 (FIG. 22 ) and the cap layer 428 (FIG. 24 ), the shadow effect can be avoided. - Referring to
FIG. 26 , thespacer 446 is formed on thespacer 430. The heavily dopedregion 448A is formed in theepitaxial layer 444 in theactive region 416. The heavily dopedregion 448B is formed in thesemiconductor substrate 412 in theactive region 418. Themetal silicide layer 450 is formed on the heavily dopedregion 448A and the heavily dopedregion 448B. Themetal silicide layer 452 is formed on the patternedconductive layer 422′ of the patternedgate layer 426. -
FIG. 27 toFIG. 28 illustrate a method for manufacturing a semiconductor structure in the sixth embodiment. The sixth embodiment is different from the first embodiment in that after the step shown inFIG. 6 , thematerial layer 40 and thesidewall layer 38 inFIG. 6 are removed simultaneously by an etching step using phosphoric acid for forming the semiconductor structure shown inFIG. 27 . - Next, referring to
FIG. 28 , theepitaxial layer 544 is formed in thetrench 542. Thespacer 546 is then formed on thespacer 230. Next, the heavily dopedregion 548A is formed in theepitaxial layer 544 in theactive region 516. The heavily dopedregion 548B is formed in the semiconductor substrate 512 in theactive region 518. Themetal silicide layer 550 is formed on the heavily dopedregion 548A and the heavily dopedregion 548B. - According to foregoing embodiments, the compensation layer can compensate losses of the substrate material generated in the removing steps. Therefore, a PN junction of a device can be controlled at a predetermined position and the efficiency of the device is improved. The compensation layer is not limited to the formation timing illustrated in the foregoing embodiments. In some cases, a plurality of compensation layers can be formed at different formation timings. In other words, for example, a plurality of compensation layers can be formed at an optional combination of formation timings illustrated in embodiments.
- While the disclosure has been described by way of example and in terms of the exemplary preferred embodiment(s), it is to be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/349,602 US8486794B1 (en) | 2012-01-13 | 2012-01-13 | Method for manufacturing semiconductor structure |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/349,602 US8486794B1 (en) | 2012-01-13 | 2012-01-13 | Method for manufacturing semiconductor structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US8486794B1 US8486794B1 (en) | 2013-07-16 |
US20130183803A1 true US20130183803A1 (en) | 2013-07-18 |
Family
ID=48749009
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/349,602 Active US8486794B1 (en) | 2012-01-13 | 2012-01-13 | Method for manufacturing semiconductor structure |
Country Status (1)
Country | Link |
---|---|
US (1) | US8486794B1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102010063772B4 (en) * | 2010-12-21 | 2016-02-04 | GLOBALFOUNDRIES Dresden Module One Ltd. Liability Company & Co. KG | A method of embedding a sigma-shaped semiconductor alloy in transistors by applying a uniform oxide layer prior to etching the recesses |
US20170141228A1 (en) * | 2015-11-16 | 2017-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Field effect transistor and manufacturing method thereof |
CN108807179B (en) * | 2017-05-05 | 2021-07-09 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and method of forming the same |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080197420A1 (en) * | 2007-02-16 | 2008-08-21 | Chen-Nan Yeh | Method for fabricating dual-gate semiconductor device |
US20080303062A1 (en) * | 2005-09-28 | 2008-12-11 | Fujitsu Limited | Semiconductor device with strain in channel region and its manufacture method |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8183640B2 (en) | 2009-07-14 | 2012-05-22 | United Microelectronics Corp. | Method of fabricating transistors and a transistor structure for improving short channel effect and drain induced barrier lowering |
-
2012
- 2012-01-13 US US13/349,602 patent/US8486794B1/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080303062A1 (en) * | 2005-09-28 | 2008-12-11 | Fujitsu Limited | Semiconductor device with strain in channel region and its manufacture method |
US20080197420A1 (en) * | 2007-02-16 | 2008-08-21 | Chen-Nan Yeh | Method for fabricating dual-gate semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US8486794B1 (en) | 2013-07-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10014227B2 (en) | Semiconductor device having strained fin structure and method of making the same | |
US9184087B2 (en) | Mechanisms for forming FinFETs with different fin heights | |
US8575708B2 (en) | Structure of field effect transistor with fin structure | |
US8853013B2 (en) | Method for fabricating field effect transistor with fin structure | |
US9397184B2 (en) | Semiconductor device having metal gate and manufacturing method thereof | |
US9093477B1 (en) | Implantation processing step for a recess in finFET | |
US8765591B2 (en) | Semiconductor device having metal gate and manufacturing method thereof | |
US8278184B1 (en) | Fabrication method of a non-planar transistor | |
US8772120B2 (en) | Semiconductor process | |
US20120256275A1 (en) | Metal gate structure and manufacturing method thereof | |
US10396171B2 (en) | Semiconductor structure and manufacturing method thereof | |
US9406516B2 (en) | High-K metal gate process for lowering junction leakage and interface traps in NMOS transistor | |
US8486794B1 (en) | Method for manufacturing semiconductor structure | |
US8884346B2 (en) | Semiconductor structure | |
US20160049496A1 (en) | Mos transistor and semiconductor process for forming epitaxial structure | |
US8822297B2 (en) | Method of fabricating MOS device | |
US20170062615A1 (en) | Method of forming semiconductor device | |
US8962433B2 (en) | MOS transistor process | |
TWI533361B (en) | Method for manufacturing semiconductor structure | |
US9105651B2 (en) | Method of fabricating a MOS device using a stress-generating material | |
CN103107139A (en) | Structure of field effect transistor with fin structure and manufacturing method thereof | |
US8647941B2 (en) | Method of forming semiconductor device | |
TWI543370B (en) | Mos transistor process | |
US20130288448A1 (en) | Semiconductor process | |
US9455321B1 (en) | Method for fabricating semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHOU, LING-CHUN;REEL/FRAME:027531/0805 Effective date: 20111012 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |