US20130105817A1 - High electron mobility transistor structure and method - Google Patents
High electron mobility transistor structure and method Download PDFInfo
- Publication number
- US20130105817A1 US20130105817A1 US13/282,424 US201113282424A US2013105817A1 US 20130105817 A1 US20130105817 A1 US 20130105817A1 US 201113282424 A US201113282424 A US 201113282424A US 2013105817 A1 US2013105817 A1 US 2013105817A1
- Authority
- US
- United States
- Prior art keywords
- layer
- gate
- angstroms
- barrier layer
- gate dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 36
- 230000004888 barrier function Effects 0.000 claims abstract description 64
- 125000006850 spacer group Chemical group 0.000 claims abstract description 59
- 239000000758 substrate Substances 0.000 claims abstract description 22
- 229910052738 indium Inorganic materials 0.000 claims abstract description 18
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims abstract description 17
- 229910052782 aluminium Inorganic materials 0.000 claims abstract description 15
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 claims abstract description 13
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims abstract description 13
- 229910052733 gallium Inorganic materials 0.000 claims abstract description 13
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims abstract description 8
- 230000037361 pathway Effects 0.000 claims abstract description 5
- 229910052757 nitrogen Inorganic materials 0.000 claims abstract description 4
- 239000000463 material Substances 0.000 claims description 48
- 230000008569 process Effects 0.000 claims description 18
- 239000010931 gold Substances 0.000 claims description 16
- 238000000151 deposition Methods 0.000 claims description 15
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 14
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 14
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 12
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 claims description 10
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 9
- 229910052710 silicon Inorganic materials 0.000 claims description 9
- 239000010703 silicon Substances 0.000 claims description 9
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 8
- 229910002601 GaN Inorganic materials 0.000 claims description 7
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 7
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 7
- 229910052737 gold Inorganic materials 0.000 claims description 7
- 229910052750 molybdenum Inorganic materials 0.000 claims description 7
- 239000011733 molybdenum Substances 0.000 claims description 7
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 claims description 6
- 238000003877 atomic layer epitaxy Methods 0.000 claims description 6
- 238000004871 chemical beam epitaxy Methods 0.000 claims description 6
- 238000005229 chemical vapour deposition Methods 0.000 claims description 6
- 239000000377 silicon dioxide Substances 0.000 claims description 6
- 238000000231 atomic layer deposition Methods 0.000 claims description 5
- 229910052741 iridium Inorganic materials 0.000 claims description 4
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 claims description 4
- 229910052759 nickel Inorganic materials 0.000 claims description 4
- 229910052697 platinum Inorganic materials 0.000 claims description 4
- RNQKDQAVIXDKAG-UHFFFAOYSA-N aluminum gallium Chemical compound [Al].[Ga] RNQKDQAVIXDKAG-UHFFFAOYSA-N 0.000 claims description 3
- 239000003989 dielectric material Substances 0.000 claims description 3
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 3
- 238000001451 molecular beam epitaxy Methods 0.000 claims description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 3
- 235000012239 silicon dioxide Nutrition 0.000 claims description 3
- AUCDRFABNLOFRE-UHFFFAOYSA-N alumane;indium Chemical compound [AlH3].[In] AUCDRFABNLOFRE-UHFFFAOYSA-N 0.000 claims description 2
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 claims description 2
- 238000004519 manufacturing process Methods 0.000 abstract description 3
- 239000010936 titanium Substances 0.000 description 8
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 150000002739 metals Chemical class 0.000 description 5
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 4
- 238000002513 implantation Methods 0.000 description 4
- 229910052719 titanium Inorganic materials 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 230000003321 amplification Effects 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 239000002800 charge carrier Substances 0.000 description 2
- 230000003750 conditioning effect Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 238000003949 trap density measurement Methods 0.000 description 2
- 230000006978 adaptation Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- -1 e.g. Chemical class 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 150000002471 indium Chemical class 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 230000005404 monopole Effects 0.000 description 1
- 230000002085 persistent effect Effects 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 230000005533 two-dimensional electron gas Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
- H10D30/4755—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs having wide bandgap charge-carrier supplying layers, e.g. modulation doped HEMTs such as n-AlGaAs/GaAs HEMTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02455—Group 13/15 materials
- H01L21/02458—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
Definitions
- Embodiments of the present disclosure generally relate to the field of integrated circuits, and more particularly, to a high electron mobility transistor (HEMT) structure and method of fabrication.
- HEMT high electron mobility transistor
- a high electron mobility transistor is a type of field effect transistor (FET) in which a heterojunction is generally formed between two semiconductor materials having different bandgaps.
- FET field effect transistor
- high mobility charge carriers are generally generated using, for example, a heterojunction of a highly-doped wide bandgap n-type donor-supply layer and a non-doped narrow bandgap channel layer.
- Current in a HEMT is generally confined to a very narrow channel at the junction, and flows between source and drain terminals, the current being controlled by a voltage applied to a gate terminal.
- a transistor may be classified as a depletion mode transistor or an enhancement mode transistor.
- FIG. 1 schematically illustrates a cross-section view of an integrated circuit (IC) device, according to various embodiments.
- FIG. 2 schematically illustrates a cross-section view of another integrated circuit (IC) device, according to various embodiments.
- FIG. 3 schematically illustrates a cross-section view of yet another integrated circuit (IC) device, according to various embodiments.
- FIG. 4 is a flow diagram of a method for fabricating an integrated circuit device, according to various embodiments.
- FIG. 5 schematically illustrates an example system including an IC device, according to various embodiments.
- Embodiments of the present disclosure provide structural configurations of an integrated circuit (IC) device such as, for example, a high electron mobility transistor (HEMT) switch device, and method of fabrication.
- IC integrated circuit
- HEMT high electron mobility transistor
- phrase “A and/or B” means (A), (B), or (A and B).
- phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B and C).
- the description may use the phrases “in an embodiment,” or “in embodiments,” which may each refer to one or more of the same or different embodiments.
- the terms “comprising,” “including,” “having,” and the like, as used with respect to embodiments of the present disclosure, are synonymous.
- the term “coupled” may refer to a direct connection, an indirect connection, or an indirect communication.
- Coupled may mean one or more of the following. “Coupled” may mean that two or more elements are in direct physical or electrical contact. However, “coupled” may also mean that two or more elements indirectly contact each other, but yet still cooperate or interact with each other, and may mean that one or more other elements are coupled or connected between the elements that are said to be coupled with each other.
- the phrase “a first layer formed on a second layer,” may mean that the first layer is formed over the second layer, and at least a part of the first layer may be in direct contact (e.g., direct physical and/or electrical contact) or indirect contact (e.g., having one or more other layers between the first layer and the second layer) with at least a part of the second layer.
- direct contact e.g., direct physical and/or electrical contact
- indirect contact e.g., having one or more other layers between the first layer and the second layer
- FIG. 1 schematically illustrates a cross-section view of an integrated circuit (IC) device 100 , according to various embodiments.
- the IC device 100 may be, for example, a HEMT device.
- the IC device 100 may be fabricated on a substrate 102 .
- the substrate 102 generally includes a support material upon which a stack 101 of layers is deposited.
- the substrate 102 includes silicon (Si), silicon carbide (SiC), aluminum oxide (Al 2 O 3 ) or “sapphire,” gallium nitride (GaN), and/or aluminum nitride (AlN).
- Other materials including suitable group II-VI and group III-V semiconductor material systems can be used for the substrate 102 in other embodiments.
- the substrate 102 includes any material upon which GaN can be epitaxially grown.
- the stack of layers 101 may include epitaxially deposited layers of different material systems that form one or more heterojunctions/heterostructures.
- the stack 101 of the IC device 100 includes a buffer layer 104 formed on the substrate 102 .
- the buffer layer 104 may provide a crystal structure transition between the substrate 102 and other components (e.g., channel layer 106 ) of the IC device 100 , thereby acting as a buffer or isolation layer between the substrate 102 and other components of the IC device 100 .
- the buffer layer 104 may provide stress relaxation between the substrate 102 and other lattice-mismatched materials (e.g., the channel layer 106 ).
- the buffer layer 104 may be epitaxially coupled with the substrate 102 .
- the buffer layer 104 may include aluminum gallium nitride (Al x Ga 1-x N), where x is a value between 0 and 1 that represents relative quantities of aluminum and gallium.
- x has a value between about 0.05 (e.g., 5% Al) and about 1 (e.g., 100% Al).
- a value for x may be selected based on a desired pinch-off voltage for the IC device 100 . For example, increasing a percentage (%) of Al in the Al x Ga 1-x N may correspond with decreasing a pinch-off voltage of the IC device 100 . In some embodiments, a 5% change in the Al composition results in about a 1 volt (V) shift of the pinch-off voltage.
- the buffer layer 104 may have a thickness between about 0.1 microns and about 2 microns in a direction that is substantially perpendicular to a surface of the substrate 102 upon which the buffer layer 104 is formed.
- the buffer layer 104 may include other suitable materials such as AlInGaN and/or thicknesses in other embodiments.
- the stack 101 may further include a channel layer 106 formed on the buffer layer 104 .
- the channel layer 106 may provide a pathway for current flow of mobile charge carriers between a source terminal, hereinafter source 112 , and a drain terminal, hereinafter drain 114 , of the IC device 100 .
- the difference in bandgap values for various layers of the IC device 100 creates a heterojunction that is generally at the interface of a wider bandgap donor-supply layer (e.g., spacer layer 108 and/or barrier layer 110 ), which may be doped, and a narrower bandgap layer (e.g., the channel layer 106 ), which may not be doped.
- a wider bandgap donor-supply layer e.g., spacer layer 108 and/or barrier layer 110
- a narrower bandgap layer e.g., the channel layer 106
- a two-dimensional electron gas may form at the heterojunction allowing, for example, electrons to flow in a substantially two-dimensional plane through the channel layer 106 .
- the channel layer 106 may be epitaxially coupled with the buffer layer 104 .
- the channel layer 106 may include gallium nitride (GaN).
- the channel layer 106 may have a thickness between about 50 angstroms and about 150 angstroms in a direction that is substantially perpendicular to a surface of the buffer layer 104 upon which the channel layer 106 is formed.
- a thickness of the channel layer 106 may be selected based on a desired pinch-off voltage for the IC device 100 . For example, decreasing a thickness of the channel layer 106 may correspond with increasing a pinch-off voltage of the IC device 100 .
- the channel layer 106 may include other suitable materials such as InGaN and/or thicknesses in other embodiments.
- the stack 101 of layers may further include a spacer layer 108 formed on the channel layer 106 .
- the spacer layer 108 may be epitaxially coupled with the channel layer 106 .
- the spacer layer 108 may include aluminum nitride (AlN) and have a thickness between about 5 angstroms and 30 angstroms in a direction that is substantially perpendicular to a surface of the channel layer 106 upon which the spacer layer 108 is formed.
- the spacer layer 108 may include other suitable materials and/or thicknesses in other embodiments.
- the spacer layer 108 is a growth layer or seed layer that facilitates crystalline formation of the barrier layer 110 .
- the stack 101 of layers may further include a barrier layer 110 formed on the spacer layer 108 .
- the barrier layer 110 may be epitaxially coupled with the spacer layer 108 .
- the barrier layer 110 may include aluminum (Al), nitrogen (N), and at least one of indium (In) and/or gallium (Ga).
- the barrier layer 110 includes indium aluminum nitride (In y Al 1-y N), where y is a value between 0 and 1 that represents relative quantities of indium and aluminum.
- the composition of the barrier layer 110 may complement the composition of the channel layer 106 .
- variance from an 18% concentration of indium may increase lattice structure mismatch, such variance may also provide desirable operating characteristics for particular embodiments. For example, decreasing the concentration of indium to 13%, for example, may induce more charge (current) but may also increase the stress in the IC device 100 . Conversely, increasing the concentration of indium to 21%, for example, may induce less charge but may also reduce the overall stress in the IC device 100 .
- y has a value between about 0.13 and about 0.21. Other values for y can be used in other embodiments.
- the barrier layer 110 may include indium gallium nitride (In y Ga 1-y N) where y is a value between 0 and 1 that represents a relative quantity of indium and gallium.
- the barrier layer 110 may include indium gallium aluminum nitride (In y Ga z Al 1-y-z N), where y and z are each a value between 0 and 1 that represents a relative quantity of indium and gallium, respectively.
- the relative quantity of aluminum can be calculated based on the relative quantities of indium and gallium.
- the barrier layer 110 may have a thickness between about 50 angstroms and about 150 angstroms in a direction that is substantially perpendicular to a surface of the spacer layer 108 upon which the barrier layer 110 is formed.
- the barrier layer 110 may include other suitable materials and/or thicknesses in other embodiments.
- the IC device 100 further includes a gate structure 120 having a gate terminal 118 and a gate dielectric 116 .
- the gate terminal 118 serves as a connection terminal for the IC device 100 and the gate dielectric 116 reduces current flow in the IC device 100 to substantially zero when the IC device 100 is switched off.
- the gate dielectric 116 may be formed on the spacer layer 108 .
- the barrier layer 110 can be selectively recessed to form an opening that allows deposition of an electrically insulative material to form the gate dielectric 116 on the spacer layer 108 .
- the gate dielectric is directly coupled with the spacer layer 108 .
- the gate dielectric 116 includes aluminum oxide (Al 2 O 3 ), silicon nitride (SiN), hafnium oxide (HfO 2 ), silicon dioxide (SiO 2 ) or silicon oxy-nitride (SiON).
- the gate dielectric 116 has a thickness between about 20 angstroms and 200 angstroms. Other materials and/or thicknesses can be used for the gate dielectric 116 in other embodiments including, for example, other stoichiometries or relative quantities of the elements for the example materials listed above.
- the gate terminal 118 may be formed on the gate dielectric 116 and directly coupled with the gate dielectric 116 . In some embodiments, a portion of the gate terminal 118 is formed in the opening of the barrier layer 110 . The portion of the gate terminal 118 formed in the opening of the barrier layer 110 may be part of a trunk or bottom portion of the gate terminal 118 , as can be seen. A top portion of the gate terminal 118 may extend away from the trunk portion of the gate terminal 118 in opposing directions that are substantially perpendicular to a lengthwise direction of the trunk portion of the gate terminal 118 , as can be seen. Such configuration of the trunk portion and top portion of the gate terminal 118 may be referred to as a T-shaped gate. In some embodiments, the gate terminal 118 may include a field-plate gate, which may increase a breakdown voltage and/or reduce an electric field between the gate terminal 118 and the drain 114 .
- the gate terminal 118 generally includes an electrically conductive material such as a metal.
- the gate terminal 118 includes nickel (Ni), platinum (Pt), iridium (Ir), molybdenum (Mo), gold (Au), and/or aluminum (Al).
- the gate terminal 118 includes material deposited in the following order: Ni followed by Pt, which is followed by Ir, which is followed by Mo, which is followed by Au.
- a material including Ni/Pt/Ir/Mo is disposed in the trunk portion of the gate terminal 118 to provide a gate contact with the gate dielectric 116 material and a material including Au is disposed in the top portion of the gate terminal 118 to ensure conductivity and low resistance of the gate terminal 118 .
- the gate terminal 118 , the gate dielectric 116 , and the spacer layer 108 are respective components of a metal-insulator-semiconductor (MIS) structure.
- the gate terminal 118 may be capacitively coupled with the spacer layer 108 and/or channel layer 106 through the gate dielectric 116 .
- the MIS structure that includes the gate dielectric 116 may provide an effective switch device for power-switch applications including power conditioning applications such as, for example, Alternating Current (AC)-Direct Current (DC) converters, DC-DC converters, DC-AC converters, and the like.
- a Schottky-type barrier between the gate terminal 118 and the spacer layer 108 or channel layer 106 may not be ideal or effective in such switch applications owing to more persistent current flow/leakage when an off-voltage is applied to the Schottky-type barrier.
- the IC device 100 may include an enhancement mode (e-mode) switch device, which uses a positive gate voltage of gate terminal 118 with respect to source voltage of source 112 in order for current to flow in the IC device 100 .
- e-mode enhancement mode
- d-mode depletion mode
- the ability to operate the IC device 100 as an e-mode switch, as opposed to a d-mode switch, may be due in part to the material systems described and used for the stack 101 and/or the tuning of the pinch-off voltage by varying the thickness and/or materials (e.g., Al) of the buffer layer 104 and/or the channel layer 106 as described herein.
- Configurations described herein for the IC device 100 may provide an e-mode switch device having a pinch-off voltage greater than 1 volt (V) and a relatively high maximum current density of about 2.5 amperes (A)/millimeter (mm) of gate width.
- the IC device 100 may include a source 112 and drain 114 formed on the barrier layer 110 .
- Each of the source 112 and the drain 114 may extend through the barrier layer 110 and the spacer layer 108 into the channel layer 106 , as can be seen.
- the source 112 and the drain 114 are ohmic contacts.
- the source 112 and the drain 114 may include re-grown contacts that may provide a relatively lower contact resistance than standard grown contacts. In embodiments, the contact resistance of the source 112 and the drain 114 is about 0.01 ohm ⁇ mm.
- the source 112 and the drain 114 may each include an electrically conductive material such as metal.
- each of the source 112 and the drain 114 include titanium (Ti), aluminum (Al), molybdenum (Mo), gold (Au), or silicon (Si), or combinations thereof. Other materials can be used in other embodiments.
- a distance D 1 between the drain 114 and the gate 118 is greater than a distance S 1 between the source 112 and the gate 118 .
- the distance D 1 may be a shortest distance between the drain 114 and the gate 118 and the distance S 1 may be a shortest distance between the source 112 and the gate 118 in some embodiments. Providing a shorter distance S 1 than distance D 1 may increase a gate 118 to drain 114 breakdown voltage and/or reduce source 112 resistance.
- a dielectric layer 122 may be formed on the barrier layer 110 in some embodiments.
- the dielectric layer 112 may include, for example, silicon nitride (SiN). Other materials can be used for the dielectric layer 122 in other embodiments.
- FIG. 2 schematically illustrates a cross-section view of another integrated circuit (IC) device 200 , according to various embodiments.
- the IC device 200 of FIG. 2 may comport with embodiments described in connection with the IC device 100 of FIG. 1 except that the gate structure 120 of the IC device 200 extends into the spacer layer 108 .
- the gate dielectric 116 may extend into the spacer layer 108 .
- the spacer layer 108 may be recessed, at least in part, using a process that is similar or the same as the process used to recess the barrier layer 110 .
- the gate dielectric 116 may be formed in the recessed portion of the spacer layer 108 and the gate 118 may be formed on the gate dielectric 116 .
- FIG. 3 schematically illustrates a cross-section view of yet another integrated circuit (IC) device 300 , according to various embodiments.
- the IC device 300 of FIG. 3 may comport with embodiments described in connection with the IC device 100 of FIG. 1 except that the gate structure 120 of the IC device 300 extends into the channel layer 106 .
- the gate dielectric 116 may extend into the channel layer 108 .
- the spacer layer 108 and the channel layer 106 may be recessed using a process that is similar or the same as the process used to recess the barrier layer 110 .
- the gate dielectric 116 may be formed in the recessed portion of the channel layer 106 and the gate 118 may be formed on the gate dielectric 116 .
- the gate dielectric 116 may be formed on the buffer layer 104 by recessing through the channel layer 106 or may be formed to extend into the buffer layer 104 by recessing a portion of the buffer layer 104 .
- FIG. 4 is a flow diagram of a method 400 for fabricating an IC device (e.g., the IC device 100 of FIG. 1 ), according to various embodiments.
- the method 400 may include forming a buffer layer (e.g., buffer layer 104 of FIG. 1 ) on a substrate (e.g., substrate 102 of FIG. 1 ) at 402 , forming a channel layer (e.g., channel layer 106 of FIG. 1 ) on the buffer layer at 404 , forming a spacer layer (e.g., spacer layer 108 of FIG. 1 ) on the channel layer at 406 , and forming a barrier layer (e.g., barrier layer 110 of FIG. 1 ) on the spacer layer at 408 .
- a buffer layer e.g., buffer layer 104 of FIG. 1
- a substrate e.g., substrate 102 of FIG. 1
- a channel layer e.g., channel layer 106 of FIG. 1
- each of the buffer layer, the channel layer, the spacer layer, and the barrier layer is epitaxially deposited by molecular beam epitaxy (MBE), atomic layer epitaxy (ALE), chemical beam epitaxy (CBE) and/or metal-organic chemical vapor deposition (MOCVD).
- MBE molecular beam epitaxy
- ALE atomic layer epitaxy
- CBE chemical beam epitaxy
- MOCVD metal-organic chemical vapor deposition
- Other suitable deposition techniques can be used in other embodiments.
- the forming of layers at 402 , 404 , 406 , and 408 may provide a stack (e.g., stack 101 of FIG. 1 ) of epitaxially coupled layers. Materials and/or thicknesses for the layers of the stack may comport with embodiments already described in connection with the IC device 100 of FIG. 1 .
- the method 400 may further include forming a source (e.g., source 112 of FIG. 1 ) and drain (e.g., drain 114 of FIG. 1 ).
- the source and drain may be formed on the barrier layer.
- materials such as one or more metals are deposited on the barrier layer in an area where the source and drain are to be formed using, e.g., an evaporation process.
- the materials used to form the source and the drain can include metals deposited in the following order: titanium (Ti) followed by aluminum (Al), which is followed by molybdenum (Mo), which is followed by titanium (Ti), which is followed by gold (Au).
- the deposited materials are heated (e.g., to about 850° C.
- each of the source and the drain extends through the barrier layer and the spacer layer into the channel layer.
- a thickness of the source and the drain can be between about 1000 angstroms and 2000 angstroms. Other thicknesses for the source and the drain can be used in other embodiments.
- the source and the drain may be formed by a re-growth process to provide ohmic contacts having a reduced contact resistance or reduced on resistance.
- material of the barrier layer, the spacer layer, and the channel layer is selectively removed (e.g., etched) in areas where the source and the drain are to be formed.
- a highly doped material e.g., n++ material
- the highly doped material of the source and drain may be a similar material as the material used for the channel layer.
- a GaN-based material that is highly doped with silicon (Si) may be epitaxially deposited in the selectively removed areas to a thickness between about 400 angstroms and 700 angstroms.
- the highly doped material can be epitaxially deposited by molecular beam epitaxy (MBE), atomic layer epitaxy (ALE), chemical beam epitaxy (CBE), or metal-organic chemical vapor deposition (MOCVD), or suitable combinations thereof.
- MBE molecular beam epitaxy
- ALE atomic layer epitaxy
- CBE chemical beam epitaxy
- MOCVD metal-organic chemical vapor deposition
- One or more metals including, e.g., titanium (Ti) and/or gold (Au) can be formed/deposited on the highly doped material at a thickness between about 1000 angstroms and 1500 angstroms using, e.g., a lift-off process.
- Other materials, thicknesses, and/or techniques for the one or more metals can be used in other embodiments.
- the source and the drain may be formed by an implantation process that uses implantation techniques to introduce an impurity (e.g., silicon) to provide a highly doped material in the source and the drain.
- an impurity e.g., silicon
- the source and the drain are annealed at a high temperature (e.g., 1100-1200° C.).
- the re-growth process may preferably avoid the high temperature associated with the post-implantation anneal.
- the method 400 may further include forming a gate structure (e.g., the gate structure 120 of FIG. 1 ).
- the gate structure may include an electrically conductive portion or gate (e.g., gate 118 of FIG. 1 ) and an electrically insulative portion or gate dielectric (e.g., gate dielectric 116 of FIG. 1 ).
- the gate dielectric may be formed on the spacer layer.
- a portion of the barrier layer may be selectively recessed to provide an opening through the barrier layer.
- an etch process selectively removes material of the barrier layer to expose the spacer layer.
- a dielectric layer (e.g., dielectric layer 122 of FIG. 1 ) is formed on the barrier layer and photoresist is deposited on the dielectric layer and patterned to provide an opening that corresponds with the opening to be formed in the barrier layer.
- an anisotropic etch process may selectively remove material from the dielectric layer and underlying barrier layer to expose the spacer layer for deposition of the gate dielectric material.
- the spacer layer may be treated and/or cleaned to minimize trap density between the gate dielectric and the spacer layer.
- an anisotropic etch process may remove material from the dielectric layer, the barrier layer, the spacer layer (e.g., the spacer layer 108 of FIG. 2 ), the channel layer (e.g., the channel layer 106 of FIG. 3 ), and/or the buffer layer to allow the formation of the gate dielectric such that the gate dielectric extends into the spacer layer, the channel layer, and/or the buffer layer as described in connection with FIGS. 2 and 3 . Similar treatment and/or cleaning may be used to minimize trap density between the gate dielectric and the channel layer or between the gate dielectric and the buffer layer in some embodiments.
- the gate dielectric material may be deposited on the spacer layer by any suitable deposition technique including, for example, atomic layer deposition (ALD) or chemical vapor deposition (CVD). Other deposition techniques can be used in other embodiments. Thicknesses and/or materials for the gate dielectric may comport with embodiments already described in connection with FIG. 1 .
- the gate may be formed on the gate dielectric by depositing a gate material on the gate dielectric in the opening of the barrier layer.
- the gate material can be deposited by any suitable deposition process including, for example, evaporation, ALD and/or CVD.
- Nickel (Ni) is deposited first on the gate dielectric followed by sequential deposition of platinum (Pt), iridium (Ir), and molybdenum (Mo).
- Gold (Au) may be sequentially deposited on the molybdenum.
- a trunk portion of the T-gate may be formed by depositing one or more metals to fill the opening formed in the barrier layer and in the dielectric layer to facilitate formation of the gate dielectric.
- a top portion of the T-gate may be formed by metal deposition/etch processes or a lift-off process.
- Embodiments of an IC device 100 described herein, and apparatuses including such IC device 100 may be incorporated into various other apparatuses and systems.
- a block diagram of an example system 500 is illustrated in FIG. 5 .
- the system 500 includes a power amplifier (PA) module 502 , which may be a Radio Frequency (RF) PA module in some embodiments.
- the system 500 may include a transceiver 504 coupled with the power amplifier module 502 as illustrated.
- the power amplifier module 502 may include an IC device (e.g., the IC device 100 , 200 , or 300 of FIGS. 1-3 ) described herein.
- the power amplifier module 502 may receive an RF input signal, RFin, from the transceiver 504 .
- the power amplifier module 502 may amplify the RF input signal, RFin, to provide the RF output signal, RFout.
- the RF input signal, RFin, and the RF output signal, RFout may both be part of a transmit chain, respectively noted by Tx-RFin and Tx-RFout in FIG. 5 .
- the amplified RF output signal, RFout may be provided to an antenna switch module (ASM) 506 , which effectuates an over-the-air (OTA) transmission of the RF output signal, RFout, via an antenna structure 508 .
- ASM 506 may also receive RF signals via the antenna structure 508 and couple the received RF signals, Rx, to the transceiver 504 along a receive chain.
- the antenna structure 508 may include one or more directional and/or omnidirectional antennas, including, e.g., a dipole antenna, a monopole antenna, a patch antenna, a loop antenna, a microstrip antenna or any other type of antenna suitable for OTA transmission/reception of RF signals.
- the system 500 may be any system including power amplification.
- the IC device 100 , 200 , or 300 may provide an effective switch device for power-switch applications including power conditioning applications such as, for example, Alternating Current (AC)-Direct Current (DC) converters, DC-DC converters, DC-AC converters, and the like.
- the system 500 may be particularly useful for power amplification at high radio frequency power and frequency.
- the system 500 may be suitable for any one or more of terrestrial and satellite communications, radar systems, and possibly in various industrial and medical applications. More specifically, in various embodiments, the system 500 may be a selected one of a radar device, a satellite communication device, a mobile handset, a cellular telephone base station, a broadcast radio, or a television amplifier system.
Landscapes
- Junction Field-Effect Transistors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Embodiments of the present disclosure describe structural configurations of an integrated circuit (IC) device such as a high electron mobility transistor (HEMT) switch device and method of fabrication. The IC device includes a buffer layer formed on a substrate, a channel layer formed on the buffer layer to provide a pathway for current flow in a transistor device, a spacer layer formed on the channel layer, a barrier layer formed on the spacer layer, the barrier layer including aluminum (Al), nitrogen (N), and at least one of indium (In) or gallium (Ga), a gate dielectric directly coupled with the spacer layer or the channel layer, and a gate formed on the gate dielectric, the gate being directly coupled with the gate dielectric. Other embodiments may also be described and/or claimed.
Description
- Embodiments of the present disclosure generally relate to the field of integrated circuits, and more particularly, to a high electron mobility transistor (HEMT) structure and method of fabrication.
- A high electron mobility transistor (HEMT) is a type of field effect transistor (FET) in which a heterojunction is generally formed between two semiconductor materials having different bandgaps. In HEMTs, high mobility charge carriers are generally generated using, for example, a heterojunction of a highly-doped wide bandgap n-type donor-supply layer and a non-doped narrow bandgap channel layer. Current in a HEMT is generally confined to a very narrow channel at the junction, and flows between source and drain terminals, the current being controlled by a voltage applied to a gate terminal.
- In general, a transistor may be classified as a depletion mode transistor or an enhancement mode transistor. In various applications, it may be desirable to have an enhancement mode switch device having a pinch-off voltage greater than 1 volt (V) and a relatively high maximum current density.
- Embodiments will be readily understood by the following detailed description in conjunction with the accompanying drawings. To facilitate this description, like reference numerals designate like structural elements. Embodiments are illustrated by way of example and not by way of limitation in the figures of the accompanying drawings.
-
FIG. 1 schematically illustrates a cross-section view of an integrated circuit (IC) device, according to various embodiments. -
FIG. 2 schematically illustrates a cross-section view of another integrated circuit (IC) device, according to various embodiments. -
FIG. 3 schematically illustrates a cross-section view of yet another integrated circuit (IC) device, according to various embodiments. -
FIG. 4 is a flow diagram of a method for fabricating an integrated circuit device, according to various embodiments. -
FIG. 5 schematically illustrates an example system including an IC device, according to various embodiments. - Embodiments of the present disclosure provide structural configurations of an integrated circuit (IC) device such as, for example, a high electron mobility transistor (HEMT) switch device, and method of fabrication. In the following detailed description, reference is made to the accompanying drawings which form a part hereof, wherein like numerals designate like parts throughout, and in which is shown by way of illustration embodiments in which the subject matter of the present disclosure may be practiced. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present disclosure. Therefore, the following detailed description is not to be taken in a limiting sense, and the scope of embodiments is defined by the appended claims and their equivalents.
- For the purposes of the present disclosure, the phrase “A and/or B” means (A), (B), or (A and B). For the purposes of the present disclosure, the phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B and C).
- The description may use the phrases “in an embodiment,” or “in embodiments,” which may each refer to one or more of the same or different embodiments. Furthermore, the terms “comprising,” “including,” “having,” and the like, as used with respect to embodiments of the present disclosure, are synonymous. The term “coupled” may refer to a direct connection, an indirect connection, or an indirect communication.
- The term “coupled with,” along with its derivatives, may be used herein. “Coupled” may mean one or more of the following. “Coupled” may mean that two or more elements are in direct physical or electrical contact. However, “coupled” may also mean that two or more elements indirectly contact each other, but yet still cooperate or interact with each other, and may mean that one or more other elements are coupled or connected between the elements that are said to be coupled with each other.
- In various embodiments, the phrase “a first layer formed on a second layer,” may mean that the first layer is formed over the second layer, and at least a part of the first layer may be in direct contact (e.g., direct physical and/or electrical contact) or indirect contact (e.g., having one or more other layers between the first layer and the second layer) with at least a part of the second layer.
-
FIG. 1 schematically illustrates a cross-section view of an integrated circuit (IC)device 100, according to various embodiments. TheIC device 100 may be, for example, a HEMT device. - The
IC device 100 may be fabricated on asubstrate 102. Thesubstrate 102 generally includes a support material upon which astack 101 of layers is deposited. In an embodiment, thesubstrate 102 includes silicon (Si), silicon carbide (SiC), aluminum oxide (Al2O3) or “sapphire,” gallium nitride (GaN), and/or aluminum nitride (AlN). Other materials including suitable group II-VI and group III-V semiconductor material systems can be used for thesubstrate 102 in other embodiments. In an embodiment, thesubstrate 102 includes any material upon which GaN can be epitaxially grown. - The stack of layers 101 (or simply “
stack 101”) formed on thesubstrate 102 may include epitaxially deposited layers of different material systems that form one or more heterojunctions/heterostructures. In one embodiment, thestack 101 of theIC device 100 includes abuffer layer 104 formed on thesubstrate 102. Thebuffer layer 104 may provide a crystal structure transition between thesubstrate 102 and other components (e.g., channel layer 106) of theIC device 100, thereby acting as a buffer or isolation layer between thesubstrate 102 and other components of theIC device 100. For example, thebuffer layer 104 may provide stress relaxation between thesubstrate 102 and other lattice-mismatched materials (e.g., the channel layer 106). Thebuffer layer 104 may be epitaxially coupled with thesubstrate 102. - In some embodiments, the
buffer layer 104 may include aluminum gallium nitride (AlxGa1-xN), where x is a value between 0 and 1 that represents relative quantities of aluminum and gallium. In some embodiments, x has a value between about 0.05 (e.g., 5% Al) and about 1 (e.g., 100% Al). A value for x may be selected based on a desired pinch-off voltage for theIC device 100. For example, increasing a percentage (%) of Al in the AlxGa1-xN may correspond with decreasing a pinch-off voltage of theIC device 100. In some embodiments, a 5% change in the Al composition results in about a 1 volt (V) shift of the pinch-off voltage. Thebuffer layer 104 may have a thickness between about 0.1 microns and about 2 microns in a direction that is substantially perpendicular to a surface of thesubstrate 102 upon which thebuffer layer 104 is formed. Thebuffer layer 104 may include other suitable materials such as AlInGaN and/or thicknesses in other embodiments. - The
stack 101 may further include achannel layer 106 formed on thebuffer layer 104. Thechannel layer 106 may provide a pathway for current flow of mobile charge carriers between a source terminal, hereinaftersource 112, and a drain terminal, hereinafterdrain 114, of theIC device 100. The difference in bandgap values for various layers of theIC device 100 creates a heterojunction that is generally at the interface of a wider bandgap donor-supply layer (e.g.,spacer layer 108 and/or barrier layer 110), which may be doped, and a narrower bandgap layer (e.g., the channel layer 106), which may not be doped. While in operation, a two-dimensional electron gas (2 DEG) may form at the heterojunction allowing, for example, electrons to flow in a substantially two-dimensional plane through thechannel layer 106. Thechannel layer 106 may be epitaxially coupled with thebuffer layer 104. - In some embodiments, the
channel layer 106 may include gallium nitride (GaN). Thechannel layer 106 may have a thickness between about 50 angstroms and about 150 angstroms in a direction that is substantially perpendicular to a surface of thebuffer layer 104 upon which thechannel layer 106 is formed. A thickness of thechannel layer 106 may be selected based on a desired pinch-off voltage for theIC device 100. For example, decreasing a thickness of thechannel layer 106 may correspond with increasing a pinch-off voltage of theIC device 100. Thechannel layer 106 may include other suitable materials such as InGaN and/or thicknesses in other embodiments. - The
stack 101 of layers may further include aspacer layer 108 formed on thechannel layer 106. Thespacer layer 108 may be epitaxially coupled with thechannel layer 106. - In some embodiments, the
spacer layer 108 may include aluminum nitride (AlN) and have a thickness between about 5 angstroms and 30 angstroms in a direction that is substantially perpendicular to a surface of thechannel layer 106 upon which thespacer layer 108 is formed. Thespacer layer 108 may include other suitable materials and/or thicknesses in other embodiments. In some embodiments, thespacer layer 108 is a growth layer or seed layer that facilitates crystalline formation of thebarrier layer 110. - The
stack 101 of layers may further include abarrier layer 110 formed on thespacer layer 108. Thebarrier layer 110 may be epitaxially coupled with thespacer layer 108. - In some embodiments, the
barrier layer 110 may include aluminum (Al), nitrogen (N), and at least one of indium (In) and/or gallium (Ga). In an embodiment, thebarrier layer 110 includes indium aluminum nitride (InyAl1-yN), where y is a value between 0 and 1 that represents relative quantities of indium and aluminum. The composition of thebarrier layer 110 may complement the composition of thechannel layer 106. For example, in some embodiments, the composition of indium in thebarrier layer 110 may be reflected by y=0.18. This indium concentration provides thebarrier layer 110 with a lattice structure that matches a lattice structure of thechannel layer 106. Such matching may result in relatively low stress, which may provide theIC device 100 with increased reliability through operation. While variance from an 18% concentration of indium may increase lattice structure mismatch, such variance may also provide desirable operating characteristics for particular embodiments. For example, decreasing the concentration of indium to 13%, for example, may induce more charge (current) but may also increase the stress in theIC device 100. Conversely, increasing the concentration of indium to 21%, for example, may induce less charge but may also reduce the overall stress in theIC device 100. In some embodiments, y has a value between about 0.13 and about 0.21. Other values for y can be used in other embodiments. - In some embodiments, the
barrier layer 110 may include indium gallium nitride (InyGa1-yN) where y is a value between 0 and 1 that represents a relative quantity of indium and gallium. In other embodiments, thebarrier layer 110 may include indium gallium aluminum nitride (InyGazAl1-y-zN), where y and z are each a value between 0 and 1 that represents a relative quantity of indium and gallium, respectively. The relative quantity of aluminum can be calculated based on the relative quantities of indium and gallium. - The
barrier layer 110 may have a thickness between about 50 angstroms and about 150 angstroms in a direction that is substantially perpendicular to a surface of thespacer layer 108 upon which thebarrier layer 110 is formed. Thebarrier layer 110 may include other suitable materials and/or thicknesses in other embodiments. - The
IC device 100 further includes agate structure 120 having agate terminal 118 and agate dielectric 116. Thegate terminal 118 serves as a connection terminal for theIC device 100 and thegate dielectric 116 reduces current flow in theIC device 100 to substantially zero when theIC device 100 is switched off. - The
gate dielectric 116 may be formed on thespacer layer 108. For example, thebarrier layer 110 can be selectively recessed to form an opening that allows deposition of an electrically insulative material to form thegate dielectric 116 on thespacer layer 108. In an embodiment, the gate dielectric is directly coupled with thespacer layer 108. In some embodiments, thegate dielectric 116 includes aluminum oxide (Al2O3), silicon nitride (SiN), hafnium oxide (HfO2), silicon dioxide (SiO2) or silicon oxy-nitride (SiON). In some embodiments, thegate dielectric 116 has a thickness between about 20 angstroms and 200 angstroms. Other materials and/or thicknesses can be used for thegate dielectric 116 in other embodiments including, for example, other stoichiometries or relative quantities of the elements for the example materials listed above. - The
gate terminal 118 may be formed on thegate dielectric 116 and directly coupled with thegate dielectric 116. In some embodiments, a portion of thegate terminal 118 is formed in the opening of thebarrier layer 110. The portion of thegate terminal 118 formed in the opening of thebarrier layer 110 may be part of a trunk or bottom portion of thegate terminal 118, as can be seen. A top portion of thegate terminal 118 may extend away from the trunk portion of thegate terminal 118 in opposing directions that are substantially perpendicular to a lengthwise direction of the trunk portion of thegate terminal 118, as can be seen. Such configuration of the trunk portion and top portion of thegate terminal 118 may be referred to as a T-shaped gate. In some embodiments, thegate terminal 118 may include a field-plate gate, which may increase a breakdown voltage and/or reduce an electric field between thegate terminal 118 and thedrain 114. - The
gate terminal 118 generally includes an electrically conductive material such as a metal. In some embodiments, thegate terminal 118 includes nickel (Ni), platinum (Pt), iridium (Ir), molybdenum (Mo), gold (Au), and/or aluminum (Al). In an embodiment, thegate terminal 118 includes material deposited in the following order: Ni followed by Pt, which is followed by Ir, which is followed by Mo, which is followed by Au. In an embodiment, a material including Ni/Pt/Ir/Mo is disposed in the trunk portion of thegate terminal 118 to provide a gate contact with thegate dielectric 116 material and a material including Au is disposed in the top portion of thegate terminal 118 to ensure conductivity and low resistance of thegate terminal 118. - In some embodiments, the
gate terminal 118, thegate dielectric 116, and thespacer layer 108 are respective components of a metal-insulator-semiconductor (MIS) structure. Thegate terminal 118 may be capacitively coupled with thespacer layer 108 and/orchannel layer 106 through thegate dielectric 116. The MIS structure that includes thegate dielectric 116 may provide an effective switch device for power-switch applications including power conditioning applications such as, for example, Alternating Current (AC)-Direct Current (DC) converters, DC-DC converters, DC-AC converters, and the like. A Schottky-type barrier between thegate terminal 118 and thespacer layer 108 orchannel layer 106 may not be ideal or effective in such switch applications owing to more persistent current flow/leakage when an off-voltage is applied to the Schottky-type barrier. - In some embodiments, the
IC device 100 may include an enhancement mode (e-mode) switch device, which uses a positive gate voltage ofgate terminal 118 with respect to source voltage ofsource 112 in order for current to flow in theIC device 100. This is in contrast to a depletion mode (d-mode) device, which uses a negative gate voltage with respect to source voltage in order to pinch-off current flow in theIC device 100. The ability to operate theIC device 100 as an e-mode switch, as opposed to a d-mode switch, may be due in part to the material systems described and used for thestack 101 and/or the tuning of the pinch-off voltage by varying the thickness and/or materials (e.g., Al) of thebuffer layer 104 and/or thechannel layer 106 as described herein. Configurations described herein for theIC device 100 may provide an e-mode switch device having a pinch-off voltage greater than 1 volt (V) and a relatively high maximum current density of about 2.5 amperes (A)/millimeter (mm) of gate width. - The
IC device 100 may include asource 112 and drain 114 formed on thebarrier layer 110. Each of thesource 112 and thedrain 114 may extend through thebarrier layer 110 and thespacer layer 108 into thechannel layer 106, as can be seen. According to various embodiments, thesource 112 and thedrain 114 are ohmic contacts. Thesource 112 and thedrain 114 may include re-grown contacts that may provide a relatively lower contact resistance than standard grown contacts. In embodiments, the contact resistance of thesource 112 and thedrain 114 is about 0.01 ohm·mm. - The
source 112 and thedrain 114 may each include an electrically conductive material such as metal. In an embodiment, each of thesource 112 and thedrain 114 include titanium (Ti), aluminum (Al), molybdenum (Mo), gold (Au), or silicon (Si), or combinations thereof. Other materials can be used in other embodiments. - In an embodiment, a distance D1 between the
drain 114 and thegate 118 is greater than a distance S1 between thesource 112 and thegate 118. The distance D1 may be a shortest distance between thedrain 114 and thegate 118 and the distance S1 may be a shortest distance between thesource 112 and thegate 118 in some embodiments. Providing a shorter distance S1 than distance D1 may increase agate 118 to drain 114 breakdown voltage and/or reducesource 112 resistance. - A
dielectric layer 122 may be formed on thebarrier layer 110 in some embodiments. Thedielectric layer 112 may include, for example, silicon nitride (SiN). Other materials can be used for thedielectric layer 122 in other embodiments. -
FIG. 2 schematically illustrates a cross-section view of another integrated circuit (IC)device 200, according to various embodiments. TheIC device 200 ofFIG. 2 may comport with embodiments described in connection with theIC device 100 ofFIG. 1 except that thegate structure 120 of theIC device 200 extends into thespacer layer 108. In some embodiments, thegate dielectric 116 may extend into thespacer layer 108. For example, thespacer layer 108 may be recessed, at least in part, using a process that is similar or the same as the process used to recess thebarrier layer 110. Thegate dielectric 116 may be formed in the recessed portion of thespacer layer 108 and thegate 118 may be formed on thegate dielectric 116. -
FIG. 3 schematically illustrates a cross-section view of yet another integrated circuit (IC)device 300, according to various embodiments. TheIC device 300 ofFIG. 3 may comport with embodiments described in connection with theIC device 100 ofFIG. 1 except that thegate structure 120 of theIC device 300 extends into thechannel layer 106. In some embodiments, thegate dielectric 116 may extend into thechannel layer 108. For example, thespacer layer 108 and thechannel layer 106 may be recessed using a process that is similar or the same as the process used to recess thebarrier layer 110. Thegate dielectric 116 may be formed in the recessed portion of thechannel layer 106 and thegate 118 may be formed on thegate dielectric 116. In other embodiments, thegate dielectric 116 may be formed on thebuffer layer 104 by recessing through thechannel layer 106 or may be formed to extend into thebuffer layer 104 by recessing a portion of thebuffer layer 104. -
FIG. 4 is a flow diagram of amethod 400 for fabricating an IC device (e.g., theIC device 100 ofFIG. 1 ), according to various embodiments. Themethod 400 may include forming a buffer layer (e.g.,buffer layer 104 ofFIG. 1 ) on a substrate (e.g.,substrate 102 ofFIG. 1 ) at 402, forming a channel layer (e.g.,channel layer 106 ofFIG. 1 ) on the buffer layer at 404, forming a spacer layer (e.g.,spacer layer 108 ofFIG. 1 ) on the channel layer at 406, and forming a barrier layer (e.g.,barrier layer 110 ofFIG. 1 ) on the spacer layer at 408. According to various embodiments, each of the buffer layer, the channel layer, the spacer layer, and the barrier layer is epitaxially deposited by molecular beam epitaxy (MBE), atomic layer epitaxy (ALE), chemical beam epitaxy (CBE) and/or metal-organic chemical vapor deposition (MOCVD). Other suitable deposition techniques can be used in other embodiments. The forming of layers at 402, 404, 406, and 408 may provide a stack (e.g., stack 101 ofFIG. 1 ) of epitaxially coupled layers. Materials and/or thicknesses for the layers of the stack may comport with embodiments already described in connection with theIC device 100 ofFIG. 1 . - At 410, the
method 400 may further include forming a source (e.g.,source 112 ofFIG. 1 ) and drain (e.g., drain 114 ofFIG. 1 ). The source and drain may be formed on the barrier layer. In an embodiment, materials such as one or more metals are deposited on the barrier layer in an area where the source and drain are to be formed using, e.g., an evaporation process. The materials used to form the source and the drain can include metals deposited in the following order: titanium (Ti) followed by aluminum (Al), which is followed by molybdenum (Mo), which is followed by titanium (Ti), which is followed by gold (Au). The deposited materials are heated (e.g., to about 850° C. for about 30 seconds using a rapid thermal anneal process) to cause the materials to penetrate and fuse with underlying material of the barrier layer, the spacer layer, and/or the channel layer. In embodiments, each of the source and the drain extends through the barrier layer and the spacer layer into the channel layer. A thickness of the source and the drain can be between about 1000 angstroms and 2000 angstroms. Other thicknesses for the source and the drain can be used in other embodiments. - The source and the drain may be formed by a re-growth process to provide ohmic contacts having a reduced contact resistance or reduced on resistance. In the re-growth process, material of the barrier layer, the spacer layer, and the channel layer is selectively removed (e.g., etched) in areas where the source and the drain are to be formed. A highly doped material (e.g., n++ material) is deposited in the areas where the barrier layer, the spacer layer, and the channel layer have been selectively removed. The highly doped material of the source and drain may be a similar material as the material used for the channel layer. For example, in a system where the channel layer includes GaN, a GaN-based material that is highly doped with silicon (Si) may be epitaxially deposited in the selectively removed areas to a thickness between about 400 angstroms and 700 angstroms. The highly doped material can be epitaxially deposited by molecular beam epitaxy (MBE), atomic layer epitaxy (ALE), chemical beam epitaxy (CBE), or metal-organic chemical vapor deposition (MOCVD), or suitable combinations thereof. Other materials, thicknesses, or deposition techniques for the highly doped material can be used in other embodiments. One or more metals including, e.g., titanium (Ti) and/or gold (Au) can be formed/deposited on the highly doped material at a thickness between about 1000 angstroms and 1500 angstroms using, e.g., a lift-off process. Other materials, thicknesses, and/or techniques for the one or more metals can be used in other embodiments.
- In some embodiments, the source and the drain may be formed by an implantation process that uses implantation techniques to introduce an impurity (e.g., silicon) to provide a highly doped material in the source and the drain. After implantation, the source and the drain are annealed at a high temperature (e.g., 1100-1200° C.). The re-growth process may preferably avoid the high temperature associated with the post-implantation anneal.
- At 412, the
method 400 may further include forming a gate structure (e.g., thegate structure 120 ofFIG. 1 ). The gate structure may include an electrically conductive portion or gate (e.g.,gate 118 ofFIG. 1 ) and an electrically insulative portion or gate dielectric (e.g.,gate dielectric 116 ofFIG. 1 ). - The gate dielectric may be formed on the spacer layer. A portion of the barrier layer may be selectively recessed to provide an opening through the barrier layer. In an embodiment, an etch process selectively removes material of the barrier layer to expose the spacer layer.
- In some embodiments, a dielectric layer (e.g.,
dielectric layer 122 ofFIG. 1 ) is formed on the barrier layer and photoresist is deposited on the dielectric layer and patterned to provide an opening that corresponds with the opening to be formed in the barrier layer. In an embodiment, an anisotropic etch process may selectively remove material from the dielectric layer and underlying barrier layer to expose the spacer layer for deposition of the gate dielectric material. The spacer layer may be treated and/or cleaned to minimize trap density between the gate dielectric and the spacer layer. - In other embodiments, an anisotropic etch process may remove material from the dielectric layer, the barrier layer, the spacer layer (e.g., the
spacer layer 108 ofFIG. 2 ), the channel layer (e.g., thechannel layer 106 ofFIG. 3 ), and/or the buffer layer to allow the formation of the gate dielectric such that the gate dielectric extends into the spacer layer, the channel layer, and/or the buffer layer as described in connection withFIGS. 2 and 3 . Similar treatment and/or cleaning may be used to minimize trap density between the gate dielectric and the channel layer or between the gate dielectric and the buffer layer in some embodiments. - The gate dielectric material may be deposited on the spacer layer by any suitable deposition technique including, for example, atomic layer deposition (ALD) or chemical vapor deposition (CVD). Other deposition techniques can be used in other embodiments. Thicknesses and/or materials for the gate dielectric may comport with embodiments already described in connection with
FIG. 1 . - The gate may be formed on the gate dielectric by depositing a gate material on the gate dielectric in the opening of the barrier layer. The gate material can be deposited by any suitable deposition process including, for example, evaporation, ALD and/or CVD. In an embodiment, Nickel (Ni) is deposited first on the gate dielectric followed by sequential deposition of platinum (Pt), iridium (Ir), and molybdenum (Mo). Gold (Au) may be sequentially deposited on the molybdenum. In an embodiment where the gate is a T-shaped gate, a trunk portion of the T-gate may be formed by depositing one or more metals to fill the opening formed in the barrier layer and in the dielectric layer to facilitate formation of the gate dielectric. A top portion of the T-gate may be formed by metal deposition/etch processes or a lift-off process.
- Various operations are described as multiple discrete operations in turn, in a manner that is most helpful in understanding the claimed subject matter. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations may not be performed in the order of presentation. Operations described may be performed in a different order than the described embodiment. Various additional operations may be performed and/or described operations may be omitted in additional embodiments.
- Embodiments of an
IC device 100 described herein, and apparatuses includingsuch IC device 100, may be incorporated into various other apparatuses and systems. A block diagram of anexample system 500 is illustrated inFIG. 5 . As illustrated, thesystem 500 includes a power amplifier (PA)module 502, which may be a Radio Frequency (RF) PA module in some embodiments. Thesystem 500 may include atransceiver 504 coupled with thepower amplifier module 502 as illustrated. Thepower amplifier module 502 may include an IC device (e.g., theIC device FIGS. 1-3 ) described herein. - The
power amplifier module 502 may receive an RF input signal, RFin, from thetransceiver 504. Thepower amplifier module 502 may amplify the RF input signal, RFin, to provide the RF output signal, RFout. The RF input signal, RFin, and the RF output signal, RFout, may both be part of a transmit chain, respectively noted by Tx-RFin and Tx-RFout inFIG. 5 . - The amplified RF output signal, RFout, may be provided to an antenna switch module (ASM) 506, which effectuates an over-the-air (OTA) transmission of the RF output signal, RFout, via an
antenna structure 508. TheASM 506 may also receive RF signals via theantenna structure 508 and couple the received RF signals, Rx, to thetransceiver 504 along a receive chain. - In various embodiments, the
antenna structure 508 may include one or more directional and/or omnidirectional antennas, including, e.g., a dipole antenna, a monopole antenna, a patch antenna, a loop antenna, a microstrip antenna or any other type of antenna suitable for OTA transmission/reception of RF signals. - The
system 500 may be any system including power amplification. TheIC device system 500 may be particularly useful for power amplification at high radio frequency power and frequency. For example, thesystem 500 may be suitable for any one or more of terrestrial and satellite communications, radar systems, and possibly in various industrial and medical applications. More specifically, in various embodiments, thesystem 500 may be a selected one of a radar device, a satellite communication device, a mobile handset, a cellular telephone base station, a broadcast radio, or a television amplifier system. - Although certain embodiments have been illustrated and described herein for purposes of description, a wide variety of alternate and/or equivalent embodiments or implementations calculated to achieve the same purposes may be substituted for the embodiments shown and described without departing from the scope of the present disclosure. This application is intended to cover any adaptations or variations of the embodiments discussed herein. Therefore, it is manifestly intended that embodiments described herein be limited only by the claims and the equivalents thereof.
Claims (20)
1. An apparatus comprising:
a buffer layer formed on a substrate, the buffer layer being epitaxially coupled with the substrate;
a channel layer formed on the buffer layer to provide a pathway for current flow in a transistor device, the channel layer being epitaxially coupled with the buffer layer;
a spacer layer formed on the channel layer, the spacer layer being epitaxially coupled with the channel layer;
a barrier layer formed on the spacer layer, the barrier layer being epitaxially coupled with the spacer layer, the barrier layer including aluminum (Al), nitrogen (N), and at least one of indium (In) or gallium (Ga);
a gate dielectric directly coupled with the spacer layer or the channel layer; and
a gate formed on the gate dielectric, the gate being directly coupled with the gate dielectric.
2. The apparatus of claim 1 , wherein:
the buffer layer includes aluminum gallium nitride (AlxGa1-xN), where x is a value between 0 and 1 that represents relative quantities of aluminum and gallium;
the channel layer includes gallium nitride (GaN);
the spacer layer includes aluminum nitride (AlN); and
the barrier layer includes indium aluminum nitride (InyAl1-yN), where y is a value between 0 and 1 that represents relative quantities of indium and aluminum.
3. The apparatus of claim 2 , wherein:
the buffer layer has a thickness between 0.1 microns and 2 microns and x has a value between 0.05 and 1;
the channel layer has a thickness between 50 angstroms and 150 angstroms;
the spacer layer has a thickness between 5 angstroms and about 30 angstroms; and
the barrier layer has a thickness between 50 angstroms and 150 angstroms and y has a value between 0.13 and 0.21.
4. The apparatus of claim 1 , wherein:
the gate dielectric includes aluminum oxide (Al2O3), silicon nitride (SiN), hafnium oxide (HfO2), silicon dioxide (SiO2) or silicon oxy-nitride (SiON); and
the gate dielectric has a thickness between 20 angstroms and 200 angstroms.
5. The apparatus of claim 4 , wherein:
the gate is a T-shaped field plate gate; and
the gate includes nickel (Ni), platinum (Pt), iridium (Ir), molybdenum (Mo), or gold (Au).
6. The apparatus of claim 1 , further comprising:
a source formed on the barrier layer; and
a drain formed on the barrier layer, wherein each of the source and the drain extend through the barrier layer and the spacer layer into the channel layer.
7. The apparatus of claim 6 , wherein:
the source is an ohmic contact;
the drain is an ohmic contact; and
a shortest distance between the drain and the gate is greater than a shortest distance between the source and the gate.
8. The apparatus of claim 1 , further comprising:
the substrate, the substrate including silicon (Si), silicon carbide (SiC), sapphire (Al2O3), gallium nitride (GaN), or aluminum nitride (AlN).
9. The apparatus of claim 1 , further comprising:
a dielectric layer formed on the barrier layer.
10. The apparatus of claim 1 , wherein the gate is part of an enhancement mode (emode) high electron mobility transistor (HEMT) switch device.
11. A method, comprising:
epitaxially depositing a buffer layer on a substrate;
epitaxially depositing a channel layer on the buffer layer, the channel layer to provide a pathway for current flow in a transistor device;
epitaxially depositing a spacer layer on the channel layer;
epitaxially depositing a barrier layer on the spacer layer, the barrier layer including aluminum (Al), nitrogen (N), and at least one of indium (In) or gallium (Ga);
selectively removing a portion of the barrier layer to expose the spacer layer;
depositing a gate dielectric material on the exposed spacer layer to form a gate dielectric that is directly coupled with the spacer layer; and
depositing a gate material on the gate dielectric to form a gate of the transistor device that is directly coupled with the gate dielectric.
12. The method of claim 11 , wherein:
the buffer layer includes aluminum gallium nitride (AlxGa1-xN), where x is a value between 0 and 1 that represents relative quantities of aluminum and gallium;
the channel layer includes gallium nitride (GaN);
the spacer layer includes aluminum nitride (AlN); and
the barrier layer includes indium gallium aluminum nitride (InyGazAl1-y-zN), where y and z are values between 0 and 1 that represents relative quantities of indium and gallium.
13. The method of claim 12 , wherein:
the buffer layer has a thickness between 0.1 microns and 2 microns and x has a value between 0.05 and 1;
the channel layer has a thickness between 50 angstroms and 150 angstroms;
the spacer layer has a thickness between 5 angstroms and about 30 angstroms; and
the barrier layer has a thickness between 50 angstroms and 150 angstroms and y has a value between 0.13 and 0.21.
14. The method of claim 11 , wherein:
the portion of the barrier layer is selectively removed using an etch process;
the gate dielectric is deposited using an atomic layer deposition (ALD) process;
the gate dielectric includes aluminum oxide (Al2O3), silicon nitride (SiN), hafnium oxide (HfO2), silicon dioxide (SiO2) or silicon oxy-nitride (SiON); and
the gate dielectric has a thickness between 20 angstroms and 200 angstroms.
15. The method of claim 14 , wherein:
the gate is a T-shaped field plate gate; and
the gate includes nickel (Ni), platinum (Pt), iridium (Ir), molybdenum (Mo), or gold (Au).
16. The method of claim 11 , further comprising:
forming a source on the barrier layer; and
forming a drain on the barrier layer,
wherein each of the source and the drain extend through the barrier layer and the spacer layer into the channel layer,
wherein a shortest distance between the drain and the gate is greater than a shortest distance between the source and the gate, and
wherein each of the source and the drain is an ohmic contact.
17. The method of claim 11 , further comprising:
providing the substrate, the substrate including silicon (Si), silicon carbide (SiC), sapphire (Al2O3), gallium nitride (GaN), or aluminum nitride (AlN).
18. The method of claim 11 , further comprising:
forming a dielectric layer on the barrier layer.
19. The method of claim 11 , wherein the channel layer is configured to provide a pathway for current flow in an enhancement mode (e-mode) high electron mobility transistor (HEMT) switch device.
20. The method of claim 11 , wherein each of the buffer layer, the channel layer, the spacer layer, and the barrier layer is epitaxially deposited by molecular beam epitaxy (MBE), atomic layer epitaxy (ALE), chemical beam epitaxy (CBE) or metal-organic chemical vapor deposition (MOCVD).
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/282,424 US20130105817A1 (en) | 2011-10-26 | 2011-10-26 | High electron mobility transistor structure and method |
FR1260037A FR2982078A1 (en) | 2011-10-26 | 2012-10-22 | HIGH ELECTRON MOBILITY TRANSISTOR STRUCTURE AND METHOD |
JP2012235492A JP2013118360A (en) | 2011-10-26 | 2012-10-25 | High electron mobility transistor structure and method |
DE102012020978A DE102012020978A1 (en) | 2011-10-26 | 2012-10-25 | Transistor arrangement with high electron mobility and method |
US13/941,413 US9054167B2 (en) | 2011-10-26 | 2013-07-12 | High electron mobility transistor structure and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/282,424 US20130105817A1 (en) | 2011-10-26 | 2011-10-26 | High electron mobility transistor structure and method |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/941,413 Division US9054167B2 (en) | 2011-10-26 | 2013-07-12 | High electron mobility transistor structure and method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130105817A1 true US20130105817A1 (en) | 2013-05-02 |
Family
ID=48084412
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/282,424 Abandoned US20130105817A1 (en) | 2011-10-26 | 2011-10-26 | High electron mobility transistor structure and method |
US13/941,413 Active US9054167B2 (en) | 2011-10-26 | 2013-07-12 | High electron mobility transistor structure and method |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/941,413 Active US9054167B2 (en) | 2011-10-26 | 2013-07-12 | High electron mobility transistor structure and method |
Country Status (4)
Country | Link |
---|---|
US (2) | US20130105817A1 (en) |
JP (1) | JP2013118360A (en) |
DE (1) | DE102012020978A1 (en) |
FR (1) | FR2982078A1 (en) |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120261720A1 (en) * | 2011-04-15 | 2012-10-18 | Stmicroelectronics S.R.I. | Method for manufacturing a hemt transistor and corresponding hemt transistor |
US20130082305A1 (en) * | 2011-09-30 | 2013-04-04 | Cheng-Guan Yuan | Structure of a high electron mobility transistor and a fabrication method thereof |
US20130221364A1 (en) * | 2012-02-23 | 2013-08-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US20130256683A1 (en) * | 2012-03-28 | 2013-10-03 | Fujitsu Limited | Compound semiconductor and method of manufacturing the same |
US20140138743A1 (en) * | 2011-08-01 | 2014-05-22 | Murata Manufacturing Co., Ltd. | Field effect transistor |
KR20150017546A (en) * | 2013-08-07 | 2015-02-17 | 엘지이노텍 주식회사 | Power Semiconductor Device |
US20150155358A1 (en) * | 2013-12-02 | 2015-06-04 | International Rectifier Corporation | Group III-V Transistor with Semiconductor Field Plate |
CN105633143A (en) * | 2014-10-31 | 2016-06-01 | 财团法人工业技术研究院 | Enhanced gallium nitride transistor device |
US20170077283A1 (en) * | 2015-09-16 | 2017-03-16 | Sumitomo Electric Industries, Ltd. | High electron mobility transistor and method of forming the same using atomic layer deposition technique |
US20170141218A1 (en) * | 2015-11-12 | 2017-05-18 | Stmicroelectronics S.R.L. | Method for manufacturing a hemt transistor and hemt transistor with improved electron mobility |
US9679762B2 (en) * | 2015-03-17 | 2017-06-13 | Toshiba Corporation | Access conductivity enhanced high electron mobility transistor |
DE102016122399A1 (en) | 2016-11-21 | 2018-05-24 | Forschungsverbund Berlin E.V. | Gate structure and method for its production |
CN108140563A (en) * | 2015-11-02 | 2018-06-08 | 日本碍子株式会社 | The manufacturing method of epitaxial substrate for semiconductor device, semiconductor element and epitaxial substrate for semiconductor device |
US10084074B1 (en) * | 2017-03-24 | 2018-09-25 | Qualcomm Incorporated | Compound semiconductor field effect transistor gate length scaling |
US20180286973A1 (en) * | 2017-03-30 | 2018-10-04 | Kabushiki Kaisha Toshiba | High frequency device |
CN109755301A (en) * | 2019-01-15 | 2019-05-14 | 中山大学 | A GaN MISFET device with high-quality gate interface and its preparation method |
DE102017127182A1 (en) | 2017-11-17 | 2019-05-23 | Forschungsverbund Berlin E.V. | Gate structure and method for its production |
US20200006594A1 (en) * | 2017-03-02 | 2020-01-02 | Osram Opto Semiconductors Gmbh | Semiconductor Body |
CN110854185A (en) * | 2014-05-30 | 2020-02-28 | 台达电子工业股份有限公司 | Semiconductor device with a plurality of semiconductor chips |
US10770552B2 (en) * | 2015-11-02 | 2020-09-08 | Ngk Insulators, Ltd. | Epitaxial substrate for semiconductor elements, semiconductor element, and manufacturing method for epitaxial substrates for semiconductor elements |
US11127847B2 (en) * | 2019-05-16 | 2021-09-21 | Vanguard International Semiconductor Corporation | Semiconductor devices having a gate field plate including an extension portion and methods for fabricating the semiconductor device |
US11158702B2 (en) * | 2017-03-03 | 2021-10-26 | Shanghai Simgui Technology Co., Ltd. | Gallium nitride high electron mobility transistor having high breakdown voltage and formation method therefor |
CN113725297A (en) * | 2021-08-24 | 2021-11-30 | 厦门大学 | Normally-open gallium oxide-based HFET device with cap layer and preparation method thereof |
US20210399119A1 (en) * | 2020-06-23 | 2021-12-23 | Intel Corporation | Transition metal-iii-nitride alloys for robust high performance hemts |
US20220283199A1 (en) * | 2021-03-03 | 2022-09-08 | Kabushiki Kaisha Toshiba | Nitride semiconductor, wafer, semiconductor device, and method for manufacturing the nitride semiconductor |
US20230047815A1 (en) * | 2016-05-30 | 2023-02-16 | Stmicroelectronics S.R.L. | Double-channel hemt device and manufacturing method thereof |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9245991B2 (en) * | 2013-08-12 | 2016-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, high electron mobility transistor (HEMT) and method of manufacturing |
JP2015192004A (en) * | 2014-03-28 | 2015-11-02 | 国立大学法人 名古屋工業大学 | Mis type normally-off hemt element of recess structure having drain current density/transconductance improved greatly |
US9761438B1 (en) * | 2014-05-08 | 2017-09-12 | Hrl Laboratories, Llc | Method for manufacturing a semiconductor structure having a passivated III-nitride layer |
CN106575670B (en) | 2014-09-18 | 2020-10-16 | 英特尔公司 | Wurtzite heteroepitaxial structures with sloped sidewall facets for defect propagation control in silicon CMOS compatible semiconductor devices |
CN106796952B (en) | 2014-09-25 | 2020-11-06 | 英特尔公司 | III-N family epitaxial device structure on independent silicon table surface |
CN106796953B (en) | 2014-10-30 | 2021-03-30 | 英特尔公司 | Low contact resistance regrowth of source/drain to 2D electron gas in gallium nitride transistors |
EP3221886A4 (en) | 2014-11-18 | 2018-07-11 | Intel Corporation | Cmos circuits using n-channel and p-channel gallium nitride transistors |
US9536967B2 (en) * | 2014-12-16 | 2017-01-03 | Transphorm Inc. | Recessed ohmic contacts in a III-N device |
EP3235005A4 (en) * | 2014-12-18 | 2018-09-12 | Intel Corporation | N-channel gallium nitride transistors |
US10283631B2 (en) * | 2015-05-12 | 2019-05-07 | Delta Electronics, Inc. | Semiconductor device and method of fabricating the same |
EP3298628A4 (en) | 2015-05-19 | 2019-05-22 | INTEL Corporation | SEMICONDUCTOR DEVICES WITH SURFACE-DOPED CRYSTALLINE STRUCTURES |
EP3311412A4 (en) | 2015-06-16 | 2019-01-23 | Tagore Technology, Inc. | HIGH PERFORMANCE FREQUENCY SWITCH |
KR102349040B1 (en) | 2015-06-26 | 2022-01-10 | 인텔 코포레이션 | Hetero-epitaxial structures with high temperature stable substrate interface material |
WO2017077989A1 (en) * | 2015-11-02 | 2017-05-11 | 日本碍子株式会社 | Epitaxial substrate for semiconductor elements, semiconductor element, and production method for epitaxial substrates for semiconductor elements |
WO2017099707A1 (en) * | 2015-12-07 | 2017-06-15 | Intel Corporation | Self-aligned transistor structures enabling ultra-short channel lengths |
WO2017111869A1 (en) | 2015-12-24 | 2017-06-29 | Intel Corporation | Transition metal dichalcogenides (tmdcs) over iii-nitride heteroepitaxial layers |
US10170611B1 (en) * | 2016-06-24 | 2019-01-01 | Hrl Laboratories, Llc | T-gate field effect transistor with non-linear channel layer and/or gate foot face |
WO2019066953A1 (en) | 2017-09-29 | 2019-04-04 | Intel Corporation | Group iii-nitride (iii-n) devices with reduced contact resistance and their methods of fabrication |
WO2019066935A1 (en) | 2017-09-29 | 2019-04-04 | Intel Corporation | Group iii-nitride (iii-n) devices with reduced contact resistance and their methods of fabrication |
TWI673868B (en) * | 2018-05-29 | 2019-10-01 | 世界先進積體電路股份有限公司 | Semiconductor devices and methods for fabricating the same |
CN110581163B (en) * | 2018-06-08 | 2023-07-18 | 世界先进积体电路股份有限公司 | Semiconductor device and manufacturing method thereof |
US11489061B2 (en) * | 2018-09-24 | 2022-11-01 | Intel Corporation | Integrated programmable gate radio frequency (RF) switch |
US10707322B2 (en) | 2018-10-22 | 2020-07-07 | Vanguard International Semiconductor Corporation | Semiconductor devices and methods for fabricating the same |
JP7439536B2 (en) * | 2020-01-28 | 2024-02-28 | 富士通株式会社 | semiconductor equipment |
US11978625B2 (en) | 2021-10-18 | 2024-05-07 | Applied Materials, Inc. | Methods of forming metal nitride films |
WO2025028019A1 (en) * | 2023-07-28 | 2025-02-06 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor device, semiconductor module, and electronic apparatus |
Family Cites Families (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5915164A (en) | 1995-12-28 | 1999-06-22 | U.S. Philips Corporation | Methods of making high voltage GaN-A1N based semiconductor devices |
WO2003050849A2 (en) * | 2001-12-06 | 2003-06-19 | Hrl Laboratories, Llc | High power-low noise microwave gan heterojunction field effet transistor |
WO2003071607A1 (en) * | 2002-02-21 | 2003-08-28 | The Furukawa Electric Co., Ltd. | GaN FIELD-EFFECT TRANSISTOR |
US6982204B2 (en) | 2002-07-16 | 2006-01-03 | Cree, Inc. | Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses |
US6884704B2 (en) | 2002-08-05 | 2005-04-26 | Hrl Laboratories, Llc | Ohmic metal contact and channel protection in GaN devices using an encapsulation layer |
US7501669B2 (en) | 2003-09-09 | 2009-03-10 | Cree, Inc. | Wide bandgap transistor devices with field plates |
US7612390B2 (en) | 2004-02-05 | 2009-11-03 | Cree, Inc. | Heterojunction transistors including energy barriers |
US7432142B2 (en) | 2004-05-20 | 2008-10-07 | Cree, Inc. | Methods of fabricating nitride-based transistors having regrown ohmic contact regions |
US7238560B2 (en) * | 2004-07-23 | 2007-07-03 | Cree, Inc. | Methods of fabricating nitride-based transistors with a cap layer and a recessed gate |
EP1938385B1 (en) | 2005-09-07 | 2014-12-03 | Cree, Inc. | Transistors with fluorine treatment |
US7419892B2 (en) | 2005-12-13 | 2008-09-02 | Cree, Inc. | Semiconductor devices including implanted regions and protective layers and methods of forming the same |
JP2008211172A (en) * | 2007-01-31 | 2008-09-11 | Matsushita Electric Ind Co Ltd | Semiconductor device and method for fabricating the same |
JP5348364B2 (en) * | 2007-08-27 | 2013-11-20 | サンケン電気株式会社 | Heterojunction field effect semiconductor device |
WO2009066434A1 (en) | 2007-11-19 | 2009-05-28 | Nec Corporation | Field effect transistor and method for manufacturing the same |
US8519438B2 (en) | 2008-04-23 | 2013-08-27 | Transphorm Inc. | Enhancement mode III-N HEMTs |
CN101604704B (en) | 2008-06-13 | 2012-09-05 | 西安能讯微电子有限公司 | HEMT device and manufacturing method thereof |
US7985986B2 (en) * | 2008-07-31 | 2011-07-26 | Cree, Inc. | Normally-off semiconductor devices |
US20100117118A1 (en) | 2008-08-07 | 2010-05-13 | Dabiran Amir M | High electron mobility heterojunction device |
US7898004B2 (en) * | 2008-12-10 | 2011-03-01 | Transphorm Inc. | Semiconductor heterostructure diodes |
US8754496B2 (en) | 2009-04-14 | 2014-06-17 | Triquint Semiconductor, Inc. | Field effect transistor having a plurality of field plates |
JP5308290B2 (en) * | 2009-09-15 | 2013-10-09 | 日本碍子株式会社 | Epitaxial substrate for semiconductor device, Schottky junction structure, and method for suppressing leakage current of Schottky junction structure |
JP5589329B2 (en) * | 2009-09-24 | 2014-09-17 | 豊田合成株式会社 | Semiconductor device and power conversion device made of group III nitride semiconductor |
JP5537555B2 (en) * | 2009-09-29 | 2014-07-02 | 株式会社東芝 | Semiconductor device |
JP2011082216A (en) * | 2009-10-02 | 2011-04-21 | Fujitsu Ltd | Compound semiconductor device and method for manufacturing the same |
US8368052B2 (en) * | 2009-12-23 | 2013-02-05 | Intel Corporation | Techniques for forming contacts to quantum well transistors |
US8633470B2 (en) | 2009-12-23 | 2014-01-21 | Intel Corporation | Techniques and configurations to impart strain to integrated circuit devices |
US20110241020A1 (en) | 2010-03-31 | 2011-10-06 | Triquint Semiconductor, Inc. | High electron mobility transistor with recessed barrier layer |
US8853709B2 (en) * | 2011-07-29 | 2014-10-07 | Hrl Laboratories, Llc | III-nitride metal insulator semiconductor field effect transistor |
DE112011105988B4 (en) * | 2011-12-23 | 2020-08-06 | Intel Corporation | III-N material structure for gate recess transistors |
US20140061658A1 (en) * | 2012-09-04 | 2014-03-06 | Richtek Technology Corporation | High Electron Mobility Transistor and Manufacturing Method Thereof |
-
2011
- 2011-10-26 US US13/282,424 patent/US20130105817A1/en not_active Abandoned
-
2012
- 2012-10-22 FR FR1260037A patent/FR2982078A1/en not_active Withdrawn
- 2012-10-25 JP JP2012235492A patent/JP2013118360A/en active Pending
- 2012-10-25 DE DE102012020978A patent/DE102012020978A1/en not_active Withdrawn
-
2013
- 2013-07-12 US US13/941,413 patent/US9054167B2/en active Active
Cited By (55)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120261720A1 (en) * | 2011-04-15 | 2012-10-18 | Stmicroelectronics S.R.I. | Method for manufacturing a hemt transistor and corresponding hemt transistor |
US9024357B2 (en) * | 2011-04-15 | 2015-05-05 | Stmicroelectronics S.R.L. | Method for manufacturing a HEMT transistor and corresponding HEMT transistor |
US20140138743A1 (en) * | 2011-08-01 | 2014-05-22 | Murata Manufacturing Co., Ltd. | Field effect transistor |
US9099341B2 (en) * | 2011-08-01 | 2015-08-04 | Murata Manufacturing Co., Ltd. | Field effect transistor |
US20130082305A1 (en) * | 2011-09-30 | 2013-04-04 | Cheng-Guan Yuan | Structure of a high electron mobility transistor and a fabrication method thereof |
US8653562B2 (en) * | 2011-09-30 | 2014-02-18 | Win Semiconductor Corp. | Structure of a high electron mobility transistor |
US9425300B2 (en) * | 2012-02-23 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US20130221364A1 (en) * | 2012-02-23 | 2013-08-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US8860088B2 (en) * | 2012-02-23 | 2014-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US20140361310A1 (en) * | 2012-02-23 | 2014-12-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US10115813B2 (en) | 2012-02-23 | 2018-10-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of forming the same |
US20130256683A1 (en) * | 2012-03-28 | 2013-10-03 | Fujitsu Limited | Compound semiconductor and method of manufacturing the same |
KR102087941B1 (en) * | 2013-08-07 | 2020-03-11 | 엘지이노텍 주식회사 | Power Semiconductor Device |
KR20150017546A (en) * | 2013-08-07 | 2015-02-17 | 엘지이노텍 주식회사 | Power Semiconductor Device |
US20150155358A1 (en) * | 2013-12-02 | 2015-06-04 | International Rectifier Corporation | Group III-V Transistor with Semiconductor Field Plate |
US9673286B2 (en) * | 2013-12-02 | 2017-06-06 | Infineon Technologies Americas Corp. | Group III-V transistor with semiconductor field plate |
CN110854185A (en) * | 2014-05-30 | 2020-02-28 | 台达电子工业股份有限公司 | Semiconductor device with a plurality of semiconductor chips |
CN105633143A (en) * | 2014-10-31 | 2016-06-01 | 财团法人工业技术研究院 | Enhanced gallium nitride transistor device |
US9679762B2 (en) * | 2015-03-17 | 2017-06-13 | Toshiba Corporation | Access conductivity enhanced high electron mobility transistor |
US20170077283A1 (en) * | 2015-09-16 | 2017-03-16 | Sumitomo Electric Industries, Ltd. | High electron mobility transistor and method of forming the same using atomic layer deposition technique |
US9685548B2 (en) * | 2015-09-16 | 2017-06-20 | Sumitomo Electric Industries, Ltd. | High electron mobility transistor and method of forming the same using atomic layer deposition technique |
US10580646B2 (en) * | 2015-11-02 | 2020-03-03 | Ngk Insulators, Ltd. | Epitaxial substrate for semiconductor elements, semiconductor element, and manufacturing method for epitaxial substrates for semiconductor elements |
TWI710657B (en) * | 2015-11-02 | 2020-11-21 | 日商日本碍子股份有限公司 | Epitaxy substrate for semiconductor element, semiconductor element and method for manufacturing epitaxial substrate for semiconductor element |
US10418239B2 (en) | 2015-11-02 | 2019-09-17 | Ngk Insulators, Ltd. | Epitaxial substrate for semiconductor elements, semiconductor element, and manufacturing method for epitaxial substrates for semiconductor elements |
CN108352306A (en) * | 2015-11-02 | 2018-07-31 | 日本碍子株式会社 | The manufacturing method of epitaxial substrate for semiconductor device, semiconductor element and epitaxial substrate for semiconductor device |
US10410859B2 (en) | 2015-11-02 | 2019-09-10 | Ngk Insulators, Ltd. | Epitaxial substrate for semiconductor elements, semiconductor element, and manufacturing method for epitaxial substrates for semiconductor elements |
CN108140563A (en) * | 2015-11-02 | 2018-06-08 | 日本碍子株式会社 | The manufacturing method of epitaxial substrate for semiconductor device, semiconductor element and epitaxial substrate for semiconductor device |
US10770552B2 (en) * | 2015-11-02 | 2020-09-08 | Ngk Insulators, Ltd. | Epitaxial substrate for semiconductor elements, semiconductor element, and manufacturing method for epitaxial substrates for semiconductor elements |
US10396192B2 (en) | 2015-11-12 | 2019-08-27 | Stmicroelectronics S.R.L. | HEMT transistors with improved electron mobility |
US20180323296A1 (en) * | 2015-11-12 | 2018-11-08 | Stmicroelectronics S.R.L. | Method for manufacturing a hemt transistor and hemt transistor with improved electron mobility |
US20170141218A1 (en) * | 2015-11-12 | 2017-05-18 | Stmicroelectronics S.R.L. | Method for manufacturing a hemt transistor and hemt transistor with improved electron mobility |
US9882040B2 (en) * | 2015-11-12 | 2018-01-30 | Stmicroelectronics S.R.L. | Method for manufacturing a HEMT transistor and HEMT transistor with improved electron mobility |
US10032898B2 (en) | 2015-11-12 | 2018-07-24 | Stmicroelectronics S.R.L. | Method for manufacturing a HEMT transistor and HEMT transistor with improved electron mobility |
US20230047815A1 (en) * | 2016-05-30 | 2023-02-16 | Stmicroelectronics S.R.L. | Double-channel hemt device and manufacturing method thereof |
US12148823B2 (en) * | 2016-05-30 | 2024-11-19 | Stmicroelectronics S.R.L. | Double-channel HEMT device and manufacturing method thereof |
WO2018091699A1 (en) | 2016-11-21 | 2018-05-24 | Forschungsverbund Berlin E.V. | Gate structure and method for producing same |
US11127863B2 (en) | 2016-11-21 | 2021-09-21 | Forschungsverbund Berlin E.V. | Gate structure and method for producing same |
DE102016122399A1 (en) | 2016-11-21 | 2018-05-24 | Forschungsverbund Berlin E.V. | Gate structure and method for its production |
US20200006594A1 (en) * | 2017-03-02 | 2020-01-02 | Osram Opto Semiconductors Gmbh | Semiconductor Body |
US11018278B2 (en) * | 2017-03-02 | 2021-05-25 | Osram Oled Gmbh | Semiconductor body |
US11158702B2 (en) * | 2017-03-03 | 2021-10-26 | Shanghai Simgui Technology Co., Ltd. | Gallium nitride high electron mobility transistor having high breakdown voltage and formation method therefor |
US10164054B2 (en) * | 2017-03-24 | 2018-12-25 | Qualcomm Incorporated | Compound semiconductor field effect transistor with self-aligned gate |
US20180277671A1 (en) * | 2017-03-24 | 2018-09-27 | Qualcomm Incorporated | Compound semiconductor field effect transistor gate length scaling |
CN110462789A (en) * | 2017-03-24 | 2019-11-15 | 高通股份有限公司 | Compound semiconductor field effect transistor gate length reduction |
US10084074B1 (en) * | 2017-03-24 | 2018-09-25 | Qualcomm Incorporated | Compound semiconductor field effect transistor gate length scaling |
US20180286973A1 (en) * | 2017-03-30 | 2018-10-04 | Kabushiki Kaisha Toshiba | High frequency device |
DE102017127182A1 (en) | 2017-11-17 | 2019-05-23 | Forschungsverbund Berlin E.V. | Gate structure and method for its production |
WO2019096528A1 (en) | 2017-11-17 | 2019-05-23 | Forschungsverbund Berlin E.V. | Gate structure and method for producing same |
DE102017127182B4 (en) | 2017-11-17 | 2024-10-02 | Ferdinand-Braun-Institut gGmbH, Leibniz- Institut für Höchstfrequenztechnik | gate structure |
US11889768B2 (en) | 2017-11-17 | 2024-01-30 | Ferdinand-Braun-Institut Ggmbh, Leibniz-Institut Fur Höchstfrequenztechnik | Transistor and method of fabrication of the same including a gate contact formed in a recess through the passivation dielectric layer in contact with the active layer |
CN109755301A (en) * | 2019-01-15 | 2019-05-14 | 中山大学 | A GaN MISFET device with high-quality gate interface and its preparation method |
US11127847B2 (en) * | 2019-05-16 | 2021-09-21 | Vanguard International Semiconductor Corporation | Semiconductor devices having a gate field plate including an extension portion and methods for fabricating the semiconductor device |
US20210399119A1 (en) * | 2020-06-23 | 2021-12-23 | Intel Corporation | Transition metal-iii-nitride alloys for robust high performance hemts |
US20220283199A1 (en) * | 2021-03-03 | 2022-09-08 | Kabushiki Kaisha Toshiba | Nitride semiconductor, wafer, semiconductor device, and method for manufacturing the nitride semiconductor |
CN113725297A (en) * | 2021-08-24 | 2021-11-30 | 厦门大学 | Normally-open gallium oxide-based HFET device with cap layer and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
DE102012020978A1 (en) | 2013-05-02 |
FR2982078A1 (en) | 2013-05-03 |
US20130334538A1 (en) | 2013-12-19 |
US9054167B2 (en) | 2015-06-09 |
JP2013118360A (en) | 2013-06-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9054167B2 (en) | High electron mobility transistor structure and method | |
JP6554530B2 (en) | Group III nitride transistor using regrowth structure | |
US20130099284A1 (en) | Group iii-nitride metal-insulator-semiconductor heterostructure field-effect transistors | |
US20130320349A1 (en) | In-situ barrier oxidation techniques and configurations | |
US20130313561A1 (en) | Group iii-nitride transistor with charge-inducing layer | |
US7592211B2 (en) | Methods of fabricating transistors including supported gate electrodes | |
JP5350585B2 (en) | Nitride-based transistors for millimeter wave operation | |
US9112010B2 (en) | Nitride-based semiconductor device | |
JP2013084976A (en) | High efficiency and/or high power density wide bandgap transistors | |
US9640650B2 (en) | Doped gallium nitride high-electron mobility transistor | |
TWI605588B (en) | Group III nitride-based transistor having a gate dielectric including a fluorine or chlorine compound | |
JP2015050464A (en) | Linear high electron mobility transistor | |
US20240290847A1 (en) | Electric Field Modification for Nitrogen-Polar Group III-Nitride Semiconductor Devices | |
US20240290876A1 (en) | Nitrogen-Polar Group III-Nitride Semiconductor Device with Isolation Implant Regions | |
US20240429314A1 (en) | Implantation for Isolated Channel Structures in Group III-Nitride Semiconductor Devices | |
US20220416065A1 (en) | Semiconductor device, electric circuit, and wireless communication apparatus | |
CN119923723A (en) | Barrier structure for dispersion reduction in transistor devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TRIQUINT SEMICONDUCTOR, INC., OREGON Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAUNIER, PAUL;REEL/FRAME:027128/0743 Effective date: 20111026 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |