US20130062112A1 - Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof - Google Patents
Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof Download PDFInfo
- Publication number
- US20130062112A1 US20130062112A1 US13/672,088 US201213672088A US2013062112A1 US 20130062112 A1 US20130062112 A1 US 20130062112A1 US 201213672088 A US201213672088 A US 201213672088A US 2013062112 A1 US2013062112 A1 US 2013062112A1
- Authority
- US
- United States
- Prior art keywords
- layer
- insulating layer
- forming
- circuit
- dry film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 54
- 239000000758 substrate Substances 0.000 title claims abstract description 38
- 238000004519 manufacturing process Methods 0.000 title description 15
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims abstract description 45
- 239000011889 copper foil Substances 0.000 claims abstract description 42
- 229910052751 metal Inorganic materials 0.000 claims abstract description 41
- 239000002184 metal Substances 0.000 claims abstract description 41
- 239000000463 material Substances 0.000 claims abstract description 13
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 42
- 239000010931 gold Substances 0.000 claims description 28
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 21
- 230000015572 biosynthetic process Effects 0.000 claims description 17
- 239000000956 alloy Substances 0.000 claims description 14
- 229910045601 alloy Inorganic materials 0.000 claims description 14
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 14
- 229910052737 gold Inorganic materials 0.000 claims description 14
- 229910052759 nickel Inorganic materials 0.000 claims description 14
- 239000010948 rhodium Substances 0.000 claims description 14
- 238000009713 electroplating Methods 0.000 claims description 10
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 claims description 7
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 7
- 229910052763 palladium Inorganic materials 0.000 claims description 7
- 229910052703 rhodium Inorganic materials 0.000 claims description 7
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 claims description 7
- 229910052707 ruthenium Inorganic materials 0.000 claims description 7
- 229910052709 silver Inorganic materials 0.000 claims description 7
- 239000004332 silver Substances 0.000 claims description 7
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 claims description 7
- 239000010410 layer Substances 0.000 description 174
- 150000003071 polychlorinated biphenyls Chemical class 0.000 description 15
- 230000008569 process Effects 0.000 description 12
- 230000008901 benefit Effects 0.000 description 5
- 238000007772 electroless plating Methods 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000007747 plating Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910052720 vanadium Inorganic materials 0.000 description 2
- 238000004070 electrodeposition Methods 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 239000002994 raw material Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/007—Manufacture or processing of a substrate for a printed circuit board supported by a temporary or sacrificial carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0097—Processing two or more printed circuits simultaneously, e.g. made from a common substrate, or temporarily stacked circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/02—Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
- H05K2203/0228—Cutting, sawing, milling or shearing
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/15—Position of the PCB during processing
- H05K2203/1536—Temporarily stacked PCBs
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/428—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates having a metal pattern
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49128—Assembling formed circuit to base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49156—Manufacturing circuit on or in base with selective destruction of conductive paths
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/12—All metal or with adjacent metals
- Y10T428/12493—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
- Y10T428/12535—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.] with additional, spatially distinct nonmetal component
- Y10T428/12556—Organic component
- Y10T428/12569—Synthetic resin
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/12—All metal or with adjacent metals
- Y10T428/12493—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
- Y10T428/12535—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.] with additional, spatially distinct nonmetal component
- Y10T428/12583—Component contains compound of adjacent metal
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/28—Web or sheet containing structurally defined element or component and having an adhesive outermost layer
- Y10T428/2839—Web or sheet containing structurally defined element or component and having an adhesive outermost layer with release or antistick coating
Definitions
- the present invention relates to a carrier substrate, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof, and more particularly, to a carrier substrate without a land in a via and a core in the substrate, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof.
- a printed circuit board is used to allow the components of an electronic device to be mounted thereon and for wirings.
- the PCB is configured such that a thin plate made of copper or the like is attached on one surface of a phenol resin insulating plate or an epoxy resin insulating plate and is subsequently etched according to the wiring patterns of circuits (i.e., corroded so as to be removed while leaving circuits in lines) to form required circuits and a hole is formed to allow components to be attached and mounted thereon.
- PCBs include a single sided PCB with wirings formed only on one side of an insulating substrate, a double-sided PCB with wirings formed on both sides of an insulating layer, and a multi-layer PCB with wirings formed on multiple layers.
- component elements and circuit patterns are simple to fit onto the single side PCB, but recently, as circuits have become increasingly complicated and the demands placed on a circuit having high density have grown, double-sided PCBs or multi-layer PCBs are generally used.
- the multi-layer PCB is configured by alternately stacking circuit layers and insulating layers. This structure needs a via to electrically connect the inner circuit layer and the outer circuit layer through the insulating layer.
- the manufacturing of the multilayer PCB through a build-up process necessarily accompanies a process of forming a via hole in the insulating layer stacked on the inner circuit layer, which can be electrically connected with the outer circuit layer.
- a land is necessarily formed at a portion connected with an upper circuit layer through the via hole for a stable electrical connection between the layers.
- the land is designed in consideration of a processing error in mechanical processing to form the via, an error of exposing facilities used for forming the upper circuit layer, and deformation of a raw material in use during a process. The deviation in the facilities, materials, and processes is unavoidable, so the designing of a land has been considered natural in order to increase productivity and a processing yield.
- An aspect of the present invention provides a carrier substrate without having a land in a via and a core in the substrate to allow for the formation of a fine circuit pattern and make the substrate thinner and having a landless via hole that can be easily connected with the circuit pattern which is connected with the via, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof.
- a method for fabricating a carrier substrate including: providing an insulating base material with a copper foil layer formed on at least one surface thereof; stacking a metal layer having a length shorter than that of the copper foil layer on the copper foil layer; and forming an insulating layer on the metal layer.
- the metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb)/tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- the method may further include: stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
- the method may further include: compressing the insulating layer after the formation of the insulating layer.
- a carrier substrate including: an insulating base material with a copper foil layer formed on at least one surface thereof; a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer; and an insulating layer formed on the metal layer.
- the metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- the carrier substrate may further include: a second copper foil layer formed on the insulating layer.
- a method for fabricating a printed circuit board including: providing a carrier substrate including an insulating base material with a copper foil layer formed on at least one surface thereof, a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer, and an insulating layer formed on the metal layer; forming a first circuit layer including a via having an upper land provided on the insulating layer and a first circuit pattern providing on a first face of the insulating layer; separating the carrier substrate and the insulating layer; and forming a second circuit layer including a second circuit pattern formed on a second face of the insulating layer, having a line width smaller than a minimum diameter of the via, and connected with the via.
- a carrier substrate including an insulating base material with a copper foil layer formed on at least one surface thereof, a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer, and an insulating layer formed on the metal layer; forming a first circuit layer including a via having an upper land provided on
- the separating of the carrier substrate and the insulating layer may be performed by cutting an inner side of an end portion of the metal layer.
- the via may be formed such that its diameter becomes smaller toward the second circuit pattern from the upper land.
- the metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- the method may further include: stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
- the method may further include: compressing the insulating layer after the formation of the insulating layer.
- the forming of the first circuit layer may include: forming a via hole at the insulating layer; forming a first plated seed layer on the insulating layer and the via hole; forming a first dry film pattern for the formation of the upper land and a second dry film pattern for the formation of the first circuit pattern on the first plated seed layer; and performing electroplating to form the first circuit layer.
- the forming of the first and second dry film patterns may include: forming a dry film resist on the first plated seed layer; and exposing and developing the first film resist.
- the method may further include: forming a first circuit pattern; removing first and second dry film patterns; and removing the first plated seed layer.
- the forming of the second circuit layer may include: forming a second plated seed layer on the second face and the via; forming a third dry film pattern for the formation of the second circuit pattern on the second plated seed layer; and performing electroplating to form the second circuit pattern.
- the forming of the third dry film pattern may include: forming a dry film resist on the second plated seed layer; and exposing and developing the dry film resist.
- the method may further include: removing the third dry film pattern; and removing the second plated seed layer, after the formation of the second circuit pattern.
- a printed circuit board including: a first circuit layer provided on an insulating layer and comprising a via having an upper land and a first circuit pattern provided on a first face of the insulating layer; and a second circuit layer provided on a second face of the insulating layer and comprising a second circuit pattern having a line width smaller than a minimum diameter of the via, and connected with the via.
- the via may have a shape such that its diameter becomes smaller toward the second circuit pattern from the upper land.
- FIGS. 1A to 1D are sequential sectional views schematically showing a carrier substrate and its fabrication process according to an exemplary embodiment of the present invention
- FIGS. 2A to 2G are sequential sectional views schematically showing a printed circuit board (PCB) fabricated by using the carrier substrate, and its fabrication process according to an exemplary embodiment of the present invention.
- PCB printed circuit board
- FIGS. 3A and 3B are schematic plan views for explaining the advantage of removing a lower land of the PCB according to an exemplary embodiment of the present invention.
- FIGS. 1 a to 1 h A carrier substrate and fabrication method thereof according to an exemplary embodiment of the present invention will now be described with reference to FIGS. 1 a to 1 h.
- a carrier substrate 10 includes an insulating base material 11 , metal layers 13 a and 13 b, and insulating layers 14 a and 14 b.
- copper foil layers 12 a and 12 b are formed on at least one surface of the insulating base material 11 .
- the metal layers 13 a and 13 b are provided on the copper foil layers 12 a and 12 b, and in this case, the metal layers 13 a and 13 b may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- the metal layers 13 a and 13 b are shorter than the copper foil layers 12 a and 12 b.
- the insulating layers 14 a and 14 b are formed on the metal layers 13 a and 13 b, and second copper foil layers 15 a and 15 b are provided on the insulating layers 14 a and 14 b.
- the copper foil layers 12 a and 12 b are formed on at least one surface of the insulating base material 11 .
- the metal layers 13 a and 13 b are stacked on the copper foil layers 12 a and 12 b.
- the metal layers 13 a and 13 b are formed to have a length shorter than that of the copper foil layers 12 a and 12 b.
- the metal layers 13 a and 13 b are formed to be shorter than the copper foil layers 12 a and 12 b so as to facilitate the separation of the carrier substrate 10 and the insulating layers 14 a and 14 b after a build-up process is performed by using the carrier substrate 10 .
- insulating layers 14 a and 14 b, as well as the second copper foil layers 15 a and 15 b, another group of copper foil layers, are formed on the metal layers 13 a and 13 b and then compressed to form the carrier substrate 10 according to an exemplary embodiment of the present invention as shown in FIG. 1A .
- the process of compressing the insulating layers 14 a and 14 b is performed under the conditions of high temperature and high pressure.
- the compressing process is performed after the second copper foil layers 15 a and 15 b that can tolerate, without being deformed, the conditions of the high temperature and high pressure are formed on the insulating layers 14 a and 14 b.
- PCB printed circuit board
- PCBs 100 A and 100 B include first circuit layers 30 a and 30 b, including vias 31 a and 31 b provided on the insulating layers 14 a and 14 b and first circuit patterns 35 a and 35 b provided on first faces of the insulating layers 14 a and 14 b, and second circuit layers 50 a and 50 b formed on second faces of the insulating layers 14 a and 14 b and including second circuit patterns 51 a and 51 b connected with the vias 31 a and 31 b.
- the vias 31 a and 31 b include upper lands 33 a and 33 b and have a shape whose diameter is reduced toward the second circuit patterns 51 a and 51 b starting from the upper lands 33 a and 33 b.
- the second circuit patterns 51 a and 51 b have a line width smaller than a minimum diameter of the vias 31 a and 31 b and are connected with the vias 31 a and 31 b.
- the carrier substrate 10 which includes the insulating base material 11 with the copper foil layers 12 a and 12 b formed on at least one surface thereof, the metal layers 13 a and 13 b formed on the copper foil layers 12 a and 12 b and have a length shorter than that of the copper foil layers 12 a and 12 b, and the insulating layer 14 a and 14 b formed on the metal layers 13 a and 13 b, is provided.
- the metal layers 13 a and 13 b provided on the copper foil layers 12 a and 12 b may be made of at least one selected from among gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- the metal layers 13 a and 13 b are shorter than the copper foil layers 12 a and 12 b.
- the insulating layers 14 a and 14 b are formed on the metal layers 13 a and 13 b, and the second copper foil layers 15 a and 15 b, another group of copper foil layers, are provided on the insulating layers 14 a and 14 b.
- via holes O and P are formed through the insulating layers 14 a and 14 b.
- the via holes O and P may be formed in various manners, and laser equipment is generally used for a process of forming a high density (or highly integrated) wiring.
- the via holes O and P are formed by using the laser equipment, the via holes O and P generated at the insulating layers 14 a and 14 b to which laser is input are larger than the via holes O and P generated at the opposite insulating layers from which laser is output.
- first plated seed layers 20 a and 20 b are formed on the insulating layers 14 a and 14 b and on the via holes O and P.
- first dry film patterns 21 a and 21 b to be used for forming the upper lands 33 a and 33 b as shown in FIG. 2D and second dry film patterns 25 a and 25 b to be used for forming the first circuit patterns 35 a and 35 b are formed.
- the first dry film patterns 21 a and 21 b and the second dry film patterns 25 a and 25 b may be formed by forming a dry film resist (not shown) formed on the first plated seed layers 20 a and 20 b and then exposing and developing the dry film resist.
- the first circuit layers 30 a and 30 b are formed on the first plated seed layers 20 a and 20 b through electroplating (or electrodeposition)
- the first plated seed layers 20 a and 20 b which may be chemical copper plating layers formed through electroless plating, serve as electrodes for the first circuit layers 30 a and 30 b formed through electroplating afterward.
- the first circuit layers 30 a and 30 b are formed through electroplating, but the method of forming the first circuit layers 30 a and 30 b is not limited thereto.
- the first circuit layers 30 a and 30 b may be formed through electroless plating without the first plated seed layers 20 a and 20 b.
- the vias 31 a and 31 b include the upper lands 33 a and 33 b and have a shape such that their diameter diminishes toward the second circuit patterns 51 a and 51 b as shown in FIG. 2A , which is to be formed afterward, starting from the upper lands 33 a and 33 b.
- the first dry film patterns 21 a and 21 b and the second dry film patterns 25 a and 25 b are removed, and the first plated seed layers 20 a and 20 b formed at an area other than the area of the first circuit layers 30 a and 30 b are also removed through flash etching or the like.
- the carrier substrate 10 and the insulating layers 14 a and 14 b are cut along a cut line in FIG. 2D .
- an inner side of the end portions of the metal layers 13 a and 13 b is cut. Because the metal layers 13 a and 13 b are shorter than the copper foil layers 12 a and 12 b, the carrier substrate 10 and the insulating layers 14 a and 14 b can be easily detached by cutting the inner side of the end portions of the metal layers 13 a and 13 b as shown in FIG. 2 e.
- the metal layers 13 a and 13 b are removed.
- the metal layers 13 a and 13 b are made of a metal different to that of the copper foil layers 12 a and 12 b formed on at least one surface of the insulating base material 11 . Because the metal layers 13 a and 13 b are etched under different conditions from the etching conditions of the copper foil layers 12 a and 12 b, they can also serve to protect the via holes O and P.
- the second plated seed layers 40 a and 40 b are formed on the second face of the insulating layers 14 a and 14 b and on the vias 31 a and 31 b, from which the metal layers 13 a and 13 b have been removed. And then, the third dry film patterns 41 a, 41 b, 45 a and 45 b to be used for forming the second circuit patterns 51 a and 51 b of FIG. 2A are formed on the second plated seed layers 40 a and 40 b of the second face.
- the third dry film patterns 41 a, 41 b, 45 a, and 45 b may be formed by forming a dry film resist (not shown) on the second plated seed layers 40 a and 40 b and then exposing and developing the dry film resist.
- the second circuit layers 50 a and 50 b are formed on the second plated seed layers 40 a and 40 b through electroplating.
- the second circuit layers 50 a and 50 b have a line width smaller than a minimum diameter of the vias 31 a and 31 b, and include second circuit patterns 51 a and 51 b connected with the vias 31 a and 31 b.
- the second plated seed layers 40 a and 40 b which may be chemical copper plating layers formed through electroless plating, serve as electrodes for the second circuit layers 50 a and 50 b formed through electroplating afterward.
- the second circuit layers 50 a and 50 b are formed through electroplating, but the method of forming the second circuit layers 50 a and 50 b is not limited thereto.
- the second circuit layers 50 a and 50 b may be formed through electroless plating without the second plated seed layers 40 a and 40 b.
- the third dry film patterns 41 a, 41 b, 45 a, and 45 b are removed, and the second plated seed layers 40 a and 40 b formed at an area other than the area of the second circuit layers 50 a and 50 b are also removed through flash etching or the like to complete the PCBs 100 A and 100 B as shown in FIG. 2A .
- a circuit can be designed such that the pitch between the vias 31 a and 31 b is reduced in the same fine circuit and two second circuit patterns 51 a and 51 b are formed between the vias 31 a and 31 b. Accordingly, an electronic device can become compact and have a high density, and in addition, the size of the PCB can be reduced and the number of layers of the multi-layer substrate can be reduced, thus lowering the fabrication cost of the PCB.
- PCB printed circuit board
- the coreless PCB having a landless via can be fabricated through a simpler fabrication process.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
Abstract
A method for fabricating a carrier substrate, a method for fabricating a printed circuit board using the carrier substrate and related printed circuit board. The method for fabricating the carrier substrate includes: providing an insulating base material with a copper foil layer formed on at least one surface thereof; stacking a metal layer having a length shorter than that of the copper foil layer on the copper foil layer; and forming an insulating layer on the metal layer.
Description
- This application is a U.S. divisional application filed under 37 CFR 1.53(b) claiming priority benefit of U.S. Ser. No. 12/805,586 filed in the United States on Aug. 6, 2010, which claims earlier priority benefit to Korean Patent Application No. 10-2009-0130841 filed with the Korean Intellectual Property Office on Dec. 24, 2009, the disclosures of which are incorporated herein by reference.
- 1. Field
- The present invention relates to a carrier substrate, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof, and more particularly, to a carrier substrate without a land in a via and a core in the substrate, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof.
- 2. Description of the Related Art
- A printed circuit board (PCB) is used to allow the components of an electronic device to be mounted thereon and for wirings. The PCB is configured such that a thin plate made of copper or the like is attached on one surface of a phenol resin insulating plate or an epoxy resin insulating plate and is subsequently etched according to the wiring patterns of circuits (i.e., corroded so as to be removed while leaving circuits in lines) to form required circuits and a hole is formed to allow components to be attached and mounted thereon.
- PCBs include a single sided PCB with wirings formed only on one side of an insulating substrate, a double-sided PCB with wirings formed on both sides of an insulating layer, and a multi-layer PCB with wirings formed on multiple layers. In the past, component elements and circuit patterns are simple to fit onto the single side PCB, but recently, as circuits have become increasingly complicated and the demands placed on a circuit having high density have grown, double-sided PCBs or multi-layer PCBs are generally used.
- The multi-layer PCB is configured by alternately stacking circuit layers and insulating layers. This structure needs a via to electrically connect the inner circuit layer and the outer circuit layer through the insulating layer. The manufacturing of the multilayer PCB through a build-up process necessarily accompanies a process of forming a via hole in the insulating layer stacked on the inner circuit layer, which can be electrically connected with the outer circuit layer.
- In this case, a land is necessarily formed at a portion connected with an upper circuit layer through the via hole for a stable electrical connection between the layers. The land is designed in consideration of a processing error in mechanical processing to form the via, an error of exposing facilities used for forming the upper circuit layer, and deformation of a raw material in use during a process. The deviation in the facilities, materials, and processes is unavoidable, so the designing of a land has been considered natural in order to increase productivity and a processing yield.
- However, advancements in the electronic industry have promoted the development of high-integrated semiconductors and accelerated the reduction in size of electronic components, so, in line with this, PCBs on which the electronic components are to be mounted are now required to be smaller, thinner, and more highly integrated. To this end, efforts to make the wirings of PCBs finer, and to reduce the space of the via have continued, but the presence of the land restricts the high integration of PCBs. Also, a matching force of laser facilities for forming the via has been improved to enhance interlayer matching of the highly integrated substrate, and new high-matching exposure facilities have been developed to form fine circuits, but improvements of these facilities require a great deal of time and, basically, these facilities have a limitation in that they cannot completely remove a land.
- An aspect of the present invention provides a carrier substrate without having a land in a via and a core in the substrate to allow for the formation of a fine circuit pattern and make the substrate thinner and having a landless via hole that can be easily connected with the circuit pattern which is connected with the via, a fabrication method thereof, a printed circuit board using the same, and a fabrication method thereof.
- According to an aspect of the present invention, there is provided a method for fabricating a carrier substrate, including: providing an insulating base material with a copper foil layer formed on at least one surface thereof; stacking a metal layer having a length shorter than that of the copper foil layer on the copper foil layer; and forming an insulating layer on the metal layer.
- The metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb)/tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- The method may further include: stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
- The method may further include: compressing the insulating layer after the formation of the insulating layer.
- According to another aspect of the present invention, there is provided a carrier substrate including: an insulating base material with a copper foil layer formed on at least one surface thereof; a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer; and an insulating layer formed on the metal layer.
- The metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- The carrier substrate may further include: a second copper foil layer formed on the insulating layer.
- According to another aspect of the present invention, there is provided a method for fabricating a printed circuit board (PCB), including: providing a carrier substrate including an insulating base material with a copper foil layer formed on at least one surface thereof, a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer, and an insulating layer formed on the metal layer; forming a first circuit layer including a via having an upper land provided on the insulating layer and a first circuit pattern providing on a first face of the insulating layer; separating the carrier substrate and the insulating layer; and forming a second circuit layer including a second circuit pattern formed on a second face of the insulating layer, having a line width smaller than a minimum diameter of the via, and connected with the via.
- The separating of the carrier substrate and the insulating layer may be performed by cutting an inner side of an end portion of the metal layer.
- The via may be formed such that its diameter becomes smaller toward the second circuit pattern from the upper land.
- The metal layer may be made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
- The method may further include: stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
- The method may further include: compressing the insulating layer after the formation of the insulating layer.
- The forming of the first circuit layer may include: forming a via hole at the insulating layer; forming a first plated seed layer on the insulating layer and the via hole; forming a first dry film pattern for the formation of the upper land and a second dry film pattern for the formation of the first circuit pattern on the first plated seed layer; and performing electroplating to form the first circuit layer.
- The forming of the first and second dry film patterns may include: forming a dry film resist on the first plated seed layer; and exposing and developing the first film resist.
- The method may further include: forming a first circuit pattern; removing first and second dry film patterns; and removing the first plated seed layer.
- The forming of the second circuit layer may include: forming a second plated seed layer on the second face and the via; forming a third dry film pattern for the formation of the second circuit pattern on the second plated seed layer; and performing electroplating to form the second circuit pattern.
- The forming of the third dry film pattern may include: forming a dry film resist on the second plated seed layer; and exposing and developing the dry film resist.
- The method may further include: removing the third dry film pattern; and removing the second plated seed layer, after the formation of the second circuit pattern.
- According to another aspect of the present invention, there is provided a printed circuit board (PCB) including: a first circuit layer provided on an insulating layer and comprising a via having an upper land and a first circuit pattern provided on a first face of the insulating layer; and a second circuit layer provided on a second face of the insulating layer and comprising a second circuit pattern having a line width smaller than a minimum diameter of the via, and connected with the via.
- The via may have a shape such that its diameter becomes smaller toward the second circuit pattern from the upper land.
- The above and other aspects, features and other advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1A to 1D are sequential sectional views schematically showing a carrier substrate and its fabrication process according to an exemplary embodiment of the present invention; -
FIGS. 2A to 2G are sequential sectional views schematically showing a printed circuit board (PCB) fabricated by using the carrier substrate, and its fabrication process according to an exemplary embodiment of the present invention; and -
FIGS. 3A and 3B are schematic plan views for explaining the advantage of removing a lower land of the PCB according to an exemplary embodiment of the present invention. - Exemplary embodiments of the present invention will now be described in detail with reference to the accompanying drawings. The invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the shapes and dimensions may be exaggerated for clarity, and the same reference numerals will be used throughout to designate the same or like components.
- A carrier substrate and fabrication method thereof according to an exemplary embodiment of the present invention will now be described with reference to
FIGS. 1 a to 1 h. - With reference to
FIG. 1A , acarrier substrate 10 according to an exemplary embodiment of the present invention includes aninsulating base material 11,metal layers insulating layers - Here,
copper foil layers insulating base material 11. - The
metal layers copper foil layers metal layers metal layers copper foil layers - The
insulating layers metal layers copper foil layers insulating layers - As shown in
FIG. 1 B, the copper foil layers 12 a and 12 b are formed on at least one surface of the insulatingbase material 11. - Next, as shown in
FIG. 1C , the metal layers 13 a and 13 b are stacked on the copper foil layers 12 a and 12 b. Here, the metal layers 13 a and 13 b are formed to have a length shorter than that of the copper foil layers 12 a and 12 b. The metal layers 13 a and 13 b are formed to be shorter than the copper foil layers 12 a and 12 b so as to facilitate the separation of thecarrier substrate 10 and the insulatinglayers carrier substrate 10. - Thereafter, as shown in
FIG. 1D , insulatinglayers carrier substrate 10 according to an exemplary embodiment of the present invention as shown inFIG. 1A . - Here, generally, the process of compressing the insulating
layers layers - A printed circuit board (PCB) fabricated by using the carrier substrate and its fabrication process according to an exemplary embodiment of the present invention will now be described with reference to
FIGS. 2A to 2H . - With reference to
FIG. 2A ,PCBs vias layers first circuit patterns layers layers second circuit patterns - Here, the vias 31 a and 31 b include
upper lands second circuit patterns upper lands - The
second circuit patterns - With reference to
FIG. 2B , thecarrier substrate 10, which includes the insulatingbase material 11 with the copper foil layers 12 a and 12 b formed on at least one surface thereof, the metal layers 13 a and 13 b formed on the copper foil layers 12 a and 12 b and have a length shorter than that of the copper foil layers 12 a and 12 b, and the insulatinglayer - The metal layers 13 a and 13 b provided on the copper foil layers 12 a and 12 b may be made of at least one selected from among gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy. Here, the metal layers 13 a and 13 b are shorter than the copper foil layers 12 a and 12 b.
- The insulating layers 14 a and 14 b are formed on the metal layers 13 a and 13 b, and the second copper foil layers 15 a and 15 b, another group of copper foil layers, are provided on the insulating
layers - With reference to
FIG. 2C , after the second copper foil layers 15 a and 15 b formed on at least one surface of the insulatingbase material 11 are removed, via holes O and P are formed through the insulatinglayers layers - Subsequently, first plated seed layers 20 a and 20 b are formed on the insulating
layers dry film patterns upper lands FIG. 2D , and seconddry film patterns first circuit patterns - Here, the first
dry film patterns dry film patterns - Thereafter, as shown in
FIG. 2D , the first circuit layers 30 a and 30 b are formed on the first plated seed layers 20 a and 20 b through electroplating (or electrodeposition) - Here, the first plated seed layers 20 a and 20 b, which may be chemical copper plating layers formed through electroless plating, serve as electrodes for the first circuit layers 30 a and 30 b formed through electroplating afterward. Here, the first circuit layers 30 a and 30 b are formed through electroplating, but the method of forming the first circuit layers 30 a and 30 b is not limited thereto. For example, the first circuit layers 30 a and 30 b may be formed through electroless plating without the first plated seed layers 20 a and 20 b.
- Here, the vias 31 a and 31 b include the
upper lands second circuit patterns FIG. 2A , which is to be formed afterward, starting from theupper lands - After the first circuit layers 30 a and 30 b are formed, the first
dry film patterns dry film patterns - Next, the
carrier substrate 10 and the insulatinglayers FIG. 2D . In this case, an inner side of the end portions of the metal layers 13 a and 13 b is cut. Because the metal layers 13 a and 13 b are shorter than the copper foil layers 12 a and 12 b, thecarrier substrate 10 and the insulatinglayers FIG. 2 e. - In this manner, after the
carrier substrate 10 is employed and then the core removed, thus obtaining thePCBs - Subsequently, as shown in
FIG. 2F , the metal layers 13 a and 13 b are removed. Here, the metal layers 13 a and 13 b are made of a metal different to that of the copper foil layers 12 a and 12 b formed on at least one surface of the insulatingbase material 11. Because the metal layers 13 a and 13 b are etched under different conditions from the etching conditions of the copper foil layers 12 a and 12 b, they can also serve to protect the via holes O and P. - Thereafter, as shown in
FIG. 2G , the second plated seed layers 40 a and 40 b are formed on the second face of the insulatinglayers dry film patterns second circuit patterns FIG. 2A are formed on the second plated seed layers 40 a and 40 b of the second face. - Here, the third
dry film patterns - Subsequently, as shown in
FIG. 2A , the second circuit layers 50 a and 50 b are formed on the second plated seed layers 40 a and 40 b through electroplating. Here, the second circuit layers 50 a and 50 b have a line width smaller than a minimum diameter of the vias 31 a and 31 b, and includesecond circuit patterns - Here, the second plated seed layers 40 a and 40 b, which may be chemical copper plating layers formed through electroless plating, serve as electrodes for the second circuit layers 50 a and 50 b formed through electroplating afterward. Here, the second circuit layers 50 a and 50 b are formed through electroplating, but the method of forming the second circuit layers 50 a and 50 b is not limited thereto. For example, the second circuit layers 50 a and 50 b may be formed through electroless plating without the second plated seed layers 40 a and 40 b.
- After the second circuit layers 50 a and 50 b are formed, the third
dry film patterns PCBs FIG. 2A . - The advantages of removing a lower land connected with a semiconductor circuit as in the exemplary embodiment of the present invention as described above will now be described briefly with reference to
FIGS. 3A and 3B . - With reference to
FIG. 3A , in a PCB fabricated through the related art method, when the pitch between vias V and V1 is 240 □m, only one circuit pattern (C) is allowed to be formed between the adjacent vias V and V1. In comparison, with reference toFIG. 3B , when the vias 31 a and 31 b are formed through the method according to the exemplary embodiment of the present invention, a circuit can be designed such that the pitch between the vias 31 a and 31 b is reduced in the same fine circuit and twosecond circuit patterns - As set forth above, according to exemplary embodiments of the invention, because there is no land at the via and core in the substrate, because a circuit pattern connected with the via can be formed to be finer, so the circuit pattern can be highly integrated and the substrate can become thinner. Thus, a printed circuit board (PCB) having a smaller size and reduced number of layers can be fabricated.
- Also, because a resist layer having an opening hole matched with a via hole of the substrate is formed by using the characteristics of a electrodeposited photosensitive resist, the coreless PCB having a landless via can be fabricated through a simpler fabrication process.
- While the present invention has been shown and described in connection with the exemplary embodiments, it will be apparent to those skilled in the art that modifications and variations can be made without departing from the spirit and scope of the invention as defined by the appended claims.
Claims (18)
1. A method for fabricating a carrier substrate, the method comprising:
providing an insulating base material with a copper foil layer formed on at least one surface thereof;
stacking a metal layer having a length shorter than that of the copper foil layer on the copper foil layer; and
forming an insulating layer on the metal layer.
2. The method of claim 1 , wherein the metal layer is made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
3. The method of claim 1 , further comprising stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
4. The method of claim 1 , further comprising compressing the insulating layer after the formation of the insulating layer.
5. A method for fabricating a printed circuit board, the method comprising:
providing a carrier substrate including an insulating base material with a copper foil layer formed on at least one surface thereof, a metal layer formed on the cooper layer and having a length shorter than that of the copper foil layer, and an insulating layer formed on the metal layer;
forming a first circuit layer including a via having an upper land provided on the insulating layer and a first circuit pattern providing on a first face of the insulating layer;
separating the carrier substrate and the insulating layer; and
forming a second circuit layer including a second circuit pattern formed on a second face of the insulating layer, having a line width smaller than a minimum diameter of the via, and connected with the via.
6. The method of claim 5 , wherein the separating of the carrier substrate and the insulating layer is performed by cutting an inner side of an end portion of the metal layer.
7. The method of claim 5 , wherein the via is formed such that its diameter becomes smaller toward the second circuit pattern from the upper land.
8. The method of claim 5 , wherein the metal layer is made of at least one selected from the group consisting of gold (Au), silver (Ag), zinc (Zn), palladium (Pd), ruthenium (Ru), nickel (Ni), rhodium (Rh), a lead (Pb) /tin (Sn) alloy, and a nickel (Ni)/gold (Au) alloy.
9. The method of claim 5 , further comprising stacking a second copper foil layer on the insulating layer after the formation of the insulating layer.
10. The method of claim 5 , further comprising compressing the insulating layer after the formation of the insulating layer.
11. The method of claim 5 , wherein the forming of the first circuit layer comprises:
forming a via hole at the insulating layer;
forming a first plated seed layer on the insulating layer and the via hole;
forming a first dry film pattern for the formation of the upper land and a second dry film pattern for the formation of the first circuit pattern on the first plated seed layer; and
performing electroplating to form the first circuit layer.
12. The method of claim 11 , wherein the forming of the first and second dry film patterns comprises:
forming a dry film resist on the first plated seed layer; and exposing and developing the first film resist.
13. The method of claim 11 , further comprising:
forming a first circuit pattern;
removing first and second dry film patterns; and
removing the first plated seed layer.
14. The method of claim 5 , wherein the forming of the second circuit layer comprises:
forming a second plated seed layer on the second face and the via;
forming a third dry film pattern for the formation of the second circuit pattern on the second plated seed layer; and
performing electroplating to form the second circuit pattern.
15. The method of claim 14 , wherein the forming of the third dry film pattern comprises:
forming a dry film resist on the second plated seed layer; and
exposing and developing the dry film resist.
16. The method of claim 14 , further comprising:
removing the third dry film pattern; and
removing the second plated seed layer, after the formation of the second circuit pattern.
17. A printed circuit board comprising:
a first circuit layer provided on an insulating layer and comprising a via having an upper land and a first circuit pattern provided on a first face of the insulating layer; and
a second circuit layer provided on a second face of the insulating layer and comprising a second circuit pattern having a line width smaller than a minimum diameter of the via, and connected with the via.
18. The printed circuit board of claim 17 , wherein the via has a shape such that its diameter becomes smaller toward the second circuit pattern from the upper land.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/672,088 US20130062112A1 (en) | 2009-12-24 | 2012-11-08 | Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2009-0130841 | 2009-12-24 | ||
KR1020090130841A KR101089986B1 (en) | 2009-12-24 | 2009-12-24 | Carrier substrate, manufacturing method thereof, printed circuit board using same and manufacturing method thereof |
US12/805,586 US8344261B2 (en) | 2009-12-24 | 2010-08-06 | Carrier substrate, fabrication method thereof, printed circuit board using the same, and fabrication method thereof |
US13/672,088 US20130062112A1 (en) | 2009-12-24 | 2012-11-08 | Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/805,586 Division US8344261B2 (en) | 2009-12-24 | 2010-08-06 | Carrier substrate, fabrication method thereof, printed circuit board using the same, and fabrication method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130062112A1 true US20130062112A1 (en) | 2013-03-14 |
Family
ID=44186070
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/805,586 Expired - Fee Related US8344261B2 (en) | 2009-12-24 | 2010-08-06 | Carrier substrate, fabrication method thereof, printed circuit board using the same, and fabrication method thereof |
US13/672,088 Abandoned US20130062112A1 (en) | 2009-12-24 | 2012-11-08 | Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/805,586 Expired - Fee Related US8344261B2 (en) | 2009-12-24 | 2010-08-06 | Carrier substrate, fabrication method thereof, printed circuit board using the same, and fabrication method thereof |
Country Status (2)
Country | Link |
---|---|
US (2) | US8344261B2 (en) |
KR (1) | KR101089986B1 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9947688B2 (en) * | 2011-06-22 | 2018-04-17 | Psemi Corporation | Integrated circuits with components on both sides of a selected substrate and methods of fabrication |
US20130118794A1 (en) * | 2011-11-15 | 2013-05-16 | Bo-Yu Tseng | Package Substrate Structure |
JP6029958B2 (en) * | 2012-12-04 | 2016-11-24 | 新光電気工業株式会社 | Wiring board manufacturing method |
US9599852B1 (en) | 2013-08-05 | 2017-03-21 | Lensvector, Inc. | Manufacturing of liquid crystal lenses using carrier substrate |
CN109275270A (en) * | 2018-11-22 | 2019-01-25 | 维沃移动通信有限公司 | Method for manufacturing printed circuit board and printed circuit board |
US11637060B2 (en) | 2019-07-18 | 2023-04-25 | Unimicron Technology Corp. | Wiring board and method of manufacturing the same |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2415487C3 (en) * | 1974-03-29 | 1978-04-27 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Process for the production of printed circuit boards by the photo-etching process |
US4529477A (en) * | 1983-05-02 | 1985-07-16 | Kollmorgen Technologies Corporation | Process for the manufacture of printed circuit boards |
US5384230A (en) * | 1992-03-02 | 1995-01-24 | Berg; N. Edward | Process for fabricating printed circuit boards |
US5510580A (en) * | 1993-12-07 | 1996-04-23 | International Business Machines Corporation | Printed circuit board with landless blind hole for connecting an upper wiring pattern to a lower wiring pattern |
JPH07314603A (en) * | 1993-12-28 | 1995-12-05 | Nippon Denkai Kk | Copper clad laminate, multilayered printed circuit board and treatment of them |
JP3612594B2 (en) * | 1998-05-29 | 2005-01-19 | 三井金属鉱業株式会社 | Composite foil with resin, method for producing the same, multilayer copper-clad laminate using the composite foil, and method for producing multilayer printed wiring board |
MY128333A (en) * | 1998-09-14 | 2007-01-31 | Ibiden Co Ltd | Printed wiring board and its manufacturing method |
JP2004014888A (en) * | 2002-06-10 | 2004-01-15 | Mitsui Mining & Smelting Co Ltd | Method of manufacturing printed wiring board and printed wiring board manufactured by it |
JP3811680B2 (en) | 2003-01-29 | 2006-08-23 | 富士通株式会社 | Wiring board manufacturing method |
US7205483B2 (en) * | 2004-03-19 | 2007-04-17 | Matsushita Electric Industrial Co., Ltd. | Flexible substrate having interlaminar junctions, and process for producing the same |
US6964884B1 (en) * | 2004-11-19 | 2005-11-15 | Endicott Interconnect Technologies, Inc. | Circuitized substrates utilizing three smooth-sided conductive layers as part thereof, method of making same, and electrical assemblies and information handling systems utilizing same |
JP4761762B2 (en) * | 2004-12-03 | 2011-08-31 | ソニーケミカル&インフォメーションデバイス株式会社 | Manufacturing method of multilayer wiring board |
JPWO2007032213A1 (en) * | 2005-09-14 | 2009-03-19 | 日本電気株式会社 | Printed wiring board and semiconductor package |
JP4332162B2 (en) * | 2006-04-03 | 2009-09-16 | 富士通株式会社 | Wiring board manufacturing method |
KR100916124B1 (en) * | 2007-12-18 | 2009-09-08 | 대덕전자 주식회사 | Carrier and coreless substrate processing method for coreless substrate processing |
KR100924810B1 (en) | 2008-01-17 | 2009-11-03 | 삼성전기주식회사 | Printed Circuit Board Manufacturing Method |
-
2009
- 2009-12-24 KR KR1020090130841A patent/KR101089986B1/en not_active Expired - Fee Related
-
2010
- 2010-08-06 US US12/805,586 patent/US8344261B2/en not_active Expired - Fee Related
-
2012
- 2012-11-08 US US13/672,088 patent/US20130062112A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
US20110155429A1 (en) | 2011-06-30 |
KR101089986B1 (en) | 2011-12-05 |
US8344261B2 (en) | 2013-01-01 |
KR20110074012A (en) | 2011-06-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100583423C (en) | Multilayered wiring substrate and method of manufacturing the same | |
US8227711B2 (en) | Coreless packaging substrate and method for fabricating the same | |
KR101006619B1 (en) | Printed Circuit Board with Round Solder Bump and Manufacturing Method Thereof | |
KR101067031B1 (en) | Printed circuit board and manufacturing method thereof | |
KR101077380B1 (en) | A printed circuit board and a fabricating method the same | |
US9295150B2 (en) | Method for manufacturing a printed circuit board | |
US20060121256A1 (en) | Method of fabricating printed circuit board having thin core layer | |
US20130062112A1 (en) | Fabrication method for carrier substrate, printed circuit board using the same, and fabrication method thereof | |
US20120210576A1 (en) | Printed circuit board and method of manufacturing the same | |
KR100990588B1 (en) | Printed circuit board having landless vias and manufacturing method thereof | |
US20130161085A1 (en) | Printed circuit board and method for manufacturing the same | |
US7524429B2 (en) | Method of manufacturing double-sided printed circuit board | |
KR20060106766A (en) | Method for Manufacturing Circuit Board Using Electrolytic Plating | |
US20070272654A1 (en) | Method for Manufacturing Circuit Board | |
US20050251997A1 (en) | Method for forming printed circuit board | |
US8186043B2 (en) | Method of manufacturing a circuit board | |
CN101422091B (en) | Multilayer circuit board having cable section, and manufacturing method thereof | |
US20070186413A1 (en) | Circuit board structure and method for fabricating the same | |
TWI398205B (en) | Method for manufacturing printed circuit board | |
KR20110093407A (en) | Printed circuit board and manufacturing method thereof | |
US8084696B2 (en) | Printed circuit board and manufacturing method thereof | |
KR102531702B1 (en) | Method of manufacturing printed circuit board | |
CN112153802B (en) | Circuit board structure and manufacturing method thereof | |
JP2018182252A (en) | Manufacturing method of printed wiring board | |
KR100652132B1 (en) | Printed circuit board and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |