US20130001789A1 - Interconnect structure with improved dielectric line to via electromigration resistant interfacial layer and method of fabricating same - Google Patents
Interconnect structure with improved dielectric line to via electromigration resistant interfacial layer and method of fabricating same Download PDFInfo
- Publication number
- US20130001789A1 US20130001789A1 US13/617,060 US201213617060A US2013001789A1 US 20130001789 A1 US20130001789 A1 US 20130001789A1 US 201213617060 A US201213617060 A US 201213617060A US 2013001789 A1 US2013001789 A1 US 2013001789A1
- Authority
- US
- United States
- Prior art keywords
- interfacial layer
- dielectric material
- conductive material
- interconnect structure
- dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title description 3
- 239000003989 dielectric material Substances 0.000 claims abstract description 109
- 239000004020 conductor Substances 0.000 claims abstract description 98
- 229910001092 metal group alloy Inorganic materials 0.000 claims abstract description 38
- 229910052751 metal Inorganic materials 0.000 claims description 40
- 239000002184 metal Substances 0.000 claims description 40
- 229910052802 copper Inorganic materials 0.000 claims description 13
- 239000007795 chemical reaction product Substances 0.000 claims description 11
- 150000002739 metals Chemical class 0.000 claims description 11
- 229910020637 Co-Cu Inorganic materials 0.000 claims description 5
- 230000000737 periodic effect Effects 0.000 claims description 5
- 229910000881 Cu alloy Inorganic materials 0.000 claims description 3
- 238000000034 method Methods 0.000 abstract description 33
- 239000010410 layer Substances 0.000 description 144
- 230000004888 barrier function Effects 0.000 description 40
- 238000009792 diffusion process Methods 0.000 description 39
- 239000004065 semiconductor Substances 0.000 description 20
- 238000007747 plating Methods 0.000 description 19
- 239000010949 copper Substances 0.000 description 18
- 238000000137 annealing Methods 0.000 description 14
- 239000000758 substrate Substances 0.000 description 14
- 239000000463 material Substances 0.000 description 10
- 238000005137 deposition process Methods 0.000 description 9
- 150000004767 nitrides Chemical class 0.000 description 9
- 230000015572 biosynthetic process Effects 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 8
- 238000005530 etching Methods 0.000 description 8
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 8
- 229910052741 iridium Inorganic materials 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 238000000231 atomic layer deposition Methods 0.000 description 6
- 238000005240 physical vapour deposition Methods 0.000 description 6
- 229910052739 hydrogen Inorganic materials 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 229910052703 rhodium Inorganic materials 0.000 description 5
- 229910052707 ruthenium Inorganic materials 0.000 description 5
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 5
- 229910010271 silicon carbide Inorganic materials 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 238000000224 chemical solution deposition Methods 0.000 description 4
- 230000009977 dual effect Effects 0.000 description 4
- 238000011049 filling Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 229910052763 palladium Inorganic materials 0.000 description 4
- 229910052697 platinum Inorganic materials 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 229910052715 tantalum Inorganic materials 0.000 description 4
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- -1 TaN Chemical class 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 229910052742 iron Inorganic materials 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 3
- 229910052758 niobium Inorganic materials 0.000 description 3
- 229910052757 nitrogen Inorganic materials 0.000 description 3
- 229910052762 osmium Inorganic materials 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 229910052720 vanadium Inorganic materials 0.000 description 3
- CNCZOAMEKQQFOA-HZQGBTCBSA-N 4-[(2s,3s,4r,5r,6r)-4,5-bis(3-carboxypropanoyloxy)-2-methyl-6-[[(2r,3r,4s,5r,6s)-3,4,5-tris(3-carboxypropanoyloxy)-6-[2-(3,4-dihydroxyphenyl)-5,7-dihydroxy-4-oxochromen-3-yl]oxyoxan-2-yl]methoxy]oxan-3-yl]oxy-4-oxobutanoic acid Chemical compound OC(=O)CCC(=O)O[C@@H]1[C@H](OC(=O)CCC(O)=O)[C@@H](OC(=O)CCC(O)=O)[C@H](C)O[C@H]1OC[C@@H]1[C@@H](OC(=O)CCC(O)=O)[C@H](OC(=O)CCC(O)=O)[C@@H](OC(=O)CCC(O)=O)[C@H](OC=2C(C3=C(O)C=C(O)C=C3OC=2C=2C=C(O)C(O)=CC=2)=O)O1 CNCZOAMEKQQFOA-HZQGBTCBSA-N 0.000 description 2
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- 241001521328 Ruta Species 0.000 description 2
- 235000003976 Ruta Nutrition 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 229910052681 coesite Inorganic materials 0.000 description 2
- 229910052906 cristobalite Inorganic materials 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000010884 ion-beam technique Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229920000412 polyarylene Polymers 0.000 description 2
- 235000005806 ruta Nutrition 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 229910052682 stishovite Inorganic materials 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910052905 tridymite Inorganic materials 0.000 description 2
- 229910016570 AlCu Inorganic materials 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000927 Ge alloy Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 229910003811 SiGeC Inorganic materials 0.000 description 1
- NINIDFKCEFEMDL-UHFFFAOYSA-N Sulfur Chemical compound [S] NINIDFKCEFEMDL-UHFFFAOYSA-N 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 125000003118 aryl group Chemical group 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 125000002915 carbonyl group Chemical group [*:2]C([*:1])=O 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 150000002170 ethers Chemical class 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 229910021472 group 8 element Inorganic materials 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 238000001802 infusion Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052743 krypton Inorganic materials 0.000 description 1
- DNNSSWSSYDEUBZ-UHFFFAOYSA-N krypton atom Chemical compound [Kr] DNNSSWSSYDEUBZ-UHFFFAOYSA-N 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 125000005647 linker group Chemical group 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910052754 neon Inorganic materials 0.000 description 1
- GKAOGPIIYCISHV-UHFFFAOYSA-N neon atom Chemical compound [Ne] GKAOGPIIYCISHV-UHFFFAOYSA-N 0.000 description 1
- 230000006911 nucleation Effects 0.000 description 1
- 238000010899 nucleation Methods 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000011165 process development Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 125000003107 substituted aryl group Chemical group 0.000 description 1
- 150000003457 sulfones Chemical class 0.000 description 1
- 150000003462 sulfoxides Chemical class 0.000 description 1
- 229910052717 sulfur Inorganic materials 0.000 description 1
- 239000011593 sulfur Substances 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000011800 void material Substances 0.000 description 1
- 238000003631 wet chemical etching Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 229910052724 xenon Inorganic materials 0.000 description 1
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76814—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics post-treatment or after-treatment, e.g. cleaning or removal of oxides on underlying conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/7685—Barrier, adhesion or liner layers the layer covering a conductive structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor interconnect structure, and a method of fabricating the same. More particularly, the present invention relates to a semiconductor interconnect structure having improved electromigration (EM) resistance and to a method of fabricating such an interconnect structure.
- EM electromigration
- semiconductor devices include a plurality of circuits that form an integrated circuit (IC) fabricated on a semiconductor substrate.
- IC integrated circuit
- a complex network of signal paths will normally be routed to connect the circuit elements distributed on the surface of the substrate. Efficient routing of these signals across the device requires formation of multilevel (i.e., multilayered) schemes, such as, for example, single or dual damascene wiring structures.
- the wiring structure typically, but not necessarily always, includes copper (Cu) since Cu-based interconnect wiring structures provide higher speed signal transmission between large numbers of transistors on a complex semiconductor chip as compared with aluminum (Al)-based interconnect structures.
- metal vias run perpendicular to the semiconductor substrate and metal lines run parallel to the semiconductor substrate. Further enhancement of the signal speed and reduction of signals in adjacent metal lines (known as “crosstalk”) are achieved in today's interconnect structures by embedding the metal lines and metal vias (e.g., conductive features) in a dielectric material having a dielectric constant of less than 4.0.
- Electromigration is the transport of material caused by the gradual movement of the ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. The effect is important in applications where high direct current densities are used, such as in microelectronics and related structures. As the structure size decreases, the practical significance of EM increases.
- Electromigration is one of the worst reliability concerns for very large scale integration (VLSI) circuits.
- VLSI very large scale integration
- the problem not only needs to be overcome during the process development period in order to qualify the process, but it persists throughout the lifetime of the chip.
- Voids are created inside the metal conductor of an interconnect structure edge due to the metal movement that is caused by the high density of current flow. Interconnect structures having electromigration resistance are thus highly desirable.
- FIG. 1 illustrates a prior art interconnect structure having a flat via bottom.
- the prior art interconnect structure includes a first dielectric material 10 which includes a conductive material 18 , e.g., Cu, embedded therein.
- the conductive material 18 is spaced apart from the first dielectric material 10 by a bilayer diffusion barrier liner that includes a lower layer 14 of a metallic nitride, e.g., TaN, and an upper layer 16 of a metal such as, for example, Ta.
- the bilayer diffusion barrier liner lines an opening that was formed into the first dielectric material 10 prior to filling the same with conductive material 18 .
- a second dielectric material 10 ′ that includes a conductive material 18 ′ that is embedded therein.
- the conductive material 18 ′ is located within a line opening 20 and via opening 22 that are formed into the second dielectric material 10 ′.
- the conductive material 18 ′ is spaced apart from the second dielectric material 10 ′ by another bilayer diffusion barrier layer that includes a lower layer 14 ′ of a metallic nitride, e.g., TaN, and an upper layer 16 ′ of a metal such as, for example, Ta.
- a dielectric capping layer 24 is located between the first and second dielectric layers and a portion of the dielectric capping layer 24 extends upon an upper surface of the conductive material 18 that is present in the first dielectric material 10 .
- the prior art structure shown in FIG. 1 has a flat via bottom (designated by A in the drawing) that is contact with the conductive material 18 within the first dielectric material 10 .
- the prior art interconnect structure shown in FIG. 1 has a high degree of EM associated therewith due to the limited contact area between the via opening 22 and underlying interconnect 18 .
- the limited contact area usually results in current crowding and is the weakest site for void nucleation due to the EM effect.
- FIG. 2 shows another prior art interconnect structure which is basically the same as that shown in FIG. 1 except that this prior art interconnect structure includes a via gouging feature (designed by B in FIG. 2 ).
- the presence of the via gouging feature B in the interconnect structure which increases the via contact area, improves electromigration resistance of such an interconnect structure as compared with the interconnect shown in FIG. 1 .
- the via gouging feature B shown in FIG. 2 is formed by processes that always result in profile damage.
- profile damage it is meant patterned dielectric damage, specifically at the bottom of the line opening (i.e., the horizontal surface of the second dielectric material 10 ′ that is exposed during the formation of the line opening), from a physical gaseous bombardment, which is used to create the via gouging feature.
- the present invention provides interconnect structures in which the electromigration resistance thereof is improved without introducing a gouging feature within the interconnect structure.
- an interfacial layer comprising either a metallic interfacial layer or a metal alloy interfacial layer which is the reaction product of the metallic interfacial layer and an underlying conductive material is provided at the bottom via portion of an opening formed into a second dielectric material that overlies a first dielectric material.
- a metallic interfacial layer can also been located on a horizontal portion of a line opening that is formed into the second dielectric material. This metallic interfacial layer separates the second dielectric material from the conductive material that is embedded therein.
- the interconnect structures of the invention do not exhibit any reduction in the volume of the conductive material that is embedded within the first dielectric material. Moreover, the inventive interconnect structure has a controlled electromigration resistance in the line/via interface for both standard wiring use and for e-fuse use.
- the interconnect structure includes a metallic interfacial layer that is present on all horizontal surfaces of an opening formed into a dielectric material, particularly, at the bottom of a via and at the bottom of a line, located within a second dielectric material that is located atop a first dielectric material which includes a first conductive material embedded therein.
- the metallic interfacial layer that is present at the bottom of the via is located between the underlying first conductive material embedded within the first dielectric material and the second conductive material that is embedded within the second dielectric material.
- the metallic interfacial layer is processed to form a metal alloy interfacial layer.
- the metal alloy interfacial layer is a reaction product of the metallic interfacial layer and the first conductive material.
- metal alloy interfacial layers that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- the diffusion barrier liner includes a lower layer of a metallic nitride and an upper layer of a metal.
- the interconnect structure of a first embodiment of the invention includes:
- said second dielectric material located atop the first dielectric material, said second dielectric material includes at least one conductively filled opening comprising a combined via and line that is located above said first conductive material;
- an interfacial layer located only at a bottom portion of said via and at a bottom horizontal portion of said line wherein said interfacial layer present at the bottom portion of the via separates the first conductive material embedded within the first dielectric material from said at least one conductively filled opening within the second dielectric material, said interfacial layer located within the bottom portion of said via comprises at least one of a metallic interfacial layer and a metal alloy interfacial layer, and said interfacial layer located within the bottom horizontal portion of said line is a metallic interfacial layer.
- the metallic interfacial layer employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements.
- Examples of Group VB metals that are conductive include V, Nb and Ta.
- Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt.
- the metallic interfacial layer comprises Ta, Ru, Ir or Co.
- the metallic interfacial layer comprises In.
- the metal alloy interfacial layer is a reaction product of the metallic interfacial layer and the first conductive material.
- metal alloy interfacial layer that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- the interconnect structure includes a metal alloy interfacial layer, which is comprised of a reaction product between a subsequently formed metallic interfacial layer and an underlying conductive material, present only at the bottom of a via atop remaining portions of the underling conductive material.
- the interconnect structure of the second embodiment of the invention includes:
- said second dielectric material located atop the first dielectric material, said second dielectric material includes at least one conductively filled opening that is located above said first conductive material, wherein said at least one conductively filled opening and said first conductive material are horizontally separated by a metal alloy interfacial layer that is present only within a bottom portion of said at least one conductively filled opening, said metal alloy interfacial layer comprising a reaction product of a metallic interfacial layer and the first conductive material.
- metal alloy interfacial layers that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- the present invention also provides methods of fabricating the same.
- the method of the present invention includes:
- first dielectric material having a first conductive material embedded therein and a second dielectric material located above said first dielectric material, said second dielectric material having a combined via and line opening which exposes a surface of said first conductive material;
- the metallic interfacial layer employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements.
- Examples of Group VB metals that are conductive include V, Nb and Ta.
- Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt.
- the metallic interfacial layer comprises Ta, Ru, Ir or Co.
- the metallic interfacial layer comprises In.
- an annealing step is performed which causes a reaction between the metallic interfacial layer and the underlying first conductive material that results in the formation of a metal alloy interfacial layer.
- the metal alloy interfacial layer replaces all of the metallic interfacial layer, while in other embodiments the metal alloy interfacial layer replaces a part of the metallic interfacial layer and is present between the metallic interfacial layer and the first conductive material.
- the method of the present invention includes:
- first dielectric material having a first conductive material embedded therein and a second dielectric material located above said first dielectric material, said second dielectric material having a combined via and line opening which exposes a surface of said first conductive material;
- FIG. 1 is a pictorial representation (through a cross sectional view) depicting a prior art interconnect structure having a flat bottom via.
- FIG. 2 is a pictorial representation (through a cross sectional view) depicting a prior art interconnect structure in which the via contact area has been increased by a gouging feature.
- FIGS. 3A and 3B are pictorial representations (through cross sectional views) depicting interconnect structures of the present invention.
- FIGS. 4-7 are pictorial representations (through cross sectional views) illustrating the basic processing steps that are employed in fabricating the inventive interconnect structure shown in FIG. 3A .
- FIGS. 8-10 are pictorial representations (through cross sectional views) illustrating the basic processing steps that are employed in fabricating the inventive interconnect structure shown in FIG. 3B .
- the present invention provides interconnect structures having improved EM resistance.
- the improved EM resistance is achieved in the present invention without the need of introducing a gouging feature within the interconnect structure.
- the improved EM resistance is provided by incorporating a metallic interfacial layer only on horizontal surfaces of a combined via and line opening formed within a dielectric material.
- a metal alloy interfacial layer comprising a reaction product of a metallic interfacial layer and a conductive material is formed only within a bottom portion of the via.
- FIGS. 3A-3B illustrate these various embodiments of the present invention.
- FIG. 3A illustrates an interconnect structure containing a metallic interfacial layer within the bottom portion of the opening and on the horizontal wall portion of the second dielectric material including the line pattern.
- FIG. 3B an interconnect structure is shown in which a metal alloy interfacial layer including the reaction product of a previously formed metallic interfacial layer and the underlying first conductive material is located only within the bottom portion of the via.
- the embodiment shown in FIG. 3A may include the metal alloy interfacial layer in place of all or part of the metallic interfacial layer.
- the embodiment shown in FIG. 3B may include remaining metallic interfacial layer atop the metal alloy interfacial layer.
- the embodiments illustrated represent preferred embodiments of the invention.
- the interconnect structures shown in FIGS. 3A and 3B both include a first dielectric material 52 having a first conductive material 56 embedded therein.
- the first conductive material 56 is spaced apart from the first dielectric material 52 by a first diffusion barrier liner 54 .
- Each structure also includes a second dielectric material 52 ′ located atop the first dielectric material 52 .
- a dielectric capping layer 62 is typically located between the first dielectric material 52 and the second dielectric material 52 ′. As shown, portions of the dielectric capping layer 62 are located on the upper surface of the first conductive material 56 .
- the second dielectric material 52 ′ includes at least one conductively filled opening 125 that is located above the first conductive material 56 .
- the at least one conductive filled opening 125 which includes a combined via and line, extends to an upper surface of the first conductive material 56 present within the first dielectric material 52 .
- the bottom via portion of the at least one conductively filled opening 125 and the first conductive material 56 are horizontally separated by a metallic interfacial layer 66 . That is, the metallic interfacial layer 66 is present at least within a bottom portion of the at least one conductively filled opening 125 .
- a metallic alloy interfacial layer 66 ′ including the reaction product of a previously formed metallic interfacial layer and the underlying first conductive material 56 is located only within the bottom via portion of the conductively filled opening 125 .
- Each interconnect structure also includes a second diffusion barrier liner 54 ′ that is located between said second dielectric material 52 ′ and that at least one conductively filled opening 120 .
- the second diffusion barrier liner 54 ′ may include a lower layer of a metallic nitride such as, for example, TaN, and an upper layer of a metal such as, for example, Ta.
- An optional plating seed layer 55 may be present atop the second diffusion barrier liner 54 ′.
- FIGS. 4-7 illustrate the basic processing steps that are employed in the present invention for fabricating the interconnect structure shown in FIG. 3A .
- FIG. 4 illustrates an initial and partially formed interconnect structure 50 that is employed in the present invention.
- the initial and partially formed interconnect structure 50 is a multilevel interconnect structure including a lower interconnect level 110 and an upper interconnect level 112 that are separated in part by dielectric capping layer 62 .
- the lower interconnect level 110 which may be located above a semiconductor substrate including one or more semiconductor devices, comprises a first dielectric material 52 having at least one conductive material (i.e., conductive feature or conductive region) 56 that is separated from the first dielectric material 52 by a first diffusion barrier liner 54 .
- the upper interconnect level 112 comprises a second dielectric material 52 ′ that has a combined via and line opening 120 .
- the via is represented as V
- the line is represented as L.
- the initial interconnect structure 50 shown in FIG. 4 is made utilizing standard interconnect processing which is well known in the art.
- the initial interconnect structure 50 can be formed by first applying the first dielectric material 52 to a surface of a substrate (not shown).
- the substrate which is not shown, may comprise a semiconducting material, an insulating material, a conductive material or any combination thereof.
- any semiconductor such as Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP and other III/V or II/VI compound semiconductors may be used.
- the present invention also contemplates cases in which the semiconductor substrate is a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulators (SOIs) or silicon germanium-on-insulators (SGOIs).
- the semiconductor substrate is a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulators (SOIs) or silicon germanium-on-insulators (SGOIs).
- the insulating material can be an organic insulator, an inorganic insulator or a combination thereof including multilayers.
- the substrate may include, for example, polySi, an elemental metal, alloys of elemental metals, a metal silicide, a metal nitride or combinations thereof including multilayers.
- the substrate comprises a semiconducting material, one or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices can be fabricated thereon.
- CMOS complementary metal oxide semiconductor
- the first dielectric material 52 may comprise any interlevel or intralevel dielectric including inorganic dielectrics or organic dielectrics.
- the first dielectric material 52 may be porous or non-porous.
- suitable dielectrics include, but are not limited to SiO 2 , silsesquioxanes, C doped oxides (i.e., organosilicates) that include atoms of Si, C, O and H, thermosetting polyarylene ethers, or multilayers thereof.
- polyarylene is used in this application to denote aryl moieties or inertly substituted aryl moieties which are linked together by bonds, fused rings, or inert linking groups such as, for example, oxygen, sulfur, sulfone, sulfoxide, carbonyl and the like.
- the first dielectric material 52 typically has a dielectric constant that is about 4.0 or less, with a dielectric constant of about 2.8 or less being even more typical. These dielectrics generally have a lower parasitic crosstalk as compared with dielectric materials that have a higher dielectric constant than 4.0.
- the thickness of the first dielectric material 52 may vary depending upon the dielectric material used as well as the exact number of dielectrics within the lower interconnect level 110 . Typically, and for normal interconnect structures, the first dielectric material 52 has a thickness from about 200 to about 450 nm.
- the lower interconnect level 110 also has at least one first conductive material 56 that is embedded in (i.e., located within) the first dielectric material 52 .
- the first conductive material 56 (which may also be referred to as a conductive region or conductive feature) is separated from the first dielectric material 52 by a first diffusion barrier liner 54 .
- the embedded first conductive material 56 is formed by first providing at least one opening into the first dielectric material 52 by lithography (i.e., applying a photoresist to the surface of the first dielectric material 52 , exposing the photoresist to a desired pattern of radiation, and developing the exposed resist utilizing a conventional resist developer) and etching (dry etching or wet etching). The etched opening is first filled with the first diffusion barrier liner 54 and then with the first conductive material 56 .
- the first diffusion barrier liner 54 which may comprise Ta, TaN, Ti, TiN, Ru, RuTaN, RuTa, W, WN or any other material that can serve as a barrier to prevent conductive material from diffusing there through, is formed by a deposition process such as, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, chemical solution deposition, or plating.
- ALD atomic layer deposition
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- PVD physical vapor deposition
- sputtering chemical solution deposition, or plating.
- the first diffusion barrier liner 54 may comprise a combination of layers including a lower layer of a metallic nitride and an upper layer of a metal.
- the thickness of the first diffusion barrier liner 54 may vary depending on the exact means of the deposition process employed as well as the material and number of layers employed. Typically, the first diffusion barrier liner 54 has a thickness from about 4 to about 40 nm, with a thickness from about 7 to about 20 nm being more typical.
- the first conductive material 56 used in forming the conductive feature includes, for example, polySi, a conductive metal, an alloy comprising at least one conductive metal, a conductive metal silicide or combinations thereof.
- the first conductive material 56 that is used in forming the conductive feature is a conductive metal such as Cu, W or Al, with Cu or a Cu alloy (such as AlCu) being highly preferred in the present invention.
- the conductive material is filled into the remaining opening in the first dielectric material 52 utilizing a conventional deposition process including, but not limited to CVD, PECVD, sputtering, chemical solution deposition or plating.
- a conventional planarization process such as, for example, chemical mechanical polishing (CMP) can be used to provide a structure in which the first diffusion barrier liner 54 and the first conductive material 56 each have an upper surface that is substantially coplanar with the upper surface of the first dielectric material 52 .
- CMP chemical mechanical polishing
- the dielectric capping layer 62 is formed on the surface of the lower interconnect level 110 utilizing a conventional deposition process such as, for example, CVD, PECVD, chemical solution deposition, or evaporation.
- the dielectric capping layer 62 comprises any suitable dielectric capping material such as, for example, SiC, Si 4 NH 3 , SiO 2 , a carbon doped oxide, a nitrogen and hydrogen doped silicon carbide SiC(N,H) or multilayers thereof.
- the thickness of the dielectric capping layer 62 may vary depending on the technique used to form the same as well as the material make-up of the layer. Typically, the dielectric capping layer 62 has a thickness from about 15 to about 55 nm, with a thickness from about 25 to about 45 nm being more typical.
- the upper interconnect level 112 is formed by applying the second dielectric material 52 ′ to the upper exposed surface of the dielectric capping layer 62 .
- the second dielectric material 52 ′ may comprise the same or different, preferably the same, dielectric material as that of the first dielectric material 52 of the lower interconnect level 110 .
- the processing techniques and thickness ranges for the first dielectric material 52 are also applicable here for the second dielectric material 52 ′.
- a hard mask 64 is then formed atop the second dielectric material 52 ′ and is subsequently used as both a pattern mask and as an etch mask.
- the hard mask 64 includes at least one dielectric material such as, for example, an oxide, nitride or an oxynitride.
- the hard mask 64 typically comprises an oxide of silicon or a nitride of silicon.
- the hard mask 64 is formed utilizing a conventional deposition process including, for example, CVD, PECVD, chemical solution deposition, evaporation and atomic layer deposition.
- a combined via and line opening 120 is formed into the second dielectric material 52 ′ utilizing a conventional dual damascene process which includes lithography and etching; the etching step also opens, e.g., patterns, the dielectric capping layer 62 .
- the etching may comprise a dry etching process, a wet chemical etching process or a combination thereof.
- dry etching is used herein to denote an etching technique such as reactive-ion etching, ion beam etching, plasma etching or laser ablation.
- the combined via and line opening 120 includes a lower via V that extends to and exposes a surface of the first conductive material 56 within the first dielectric material 52 and an upper line L that is in contact with the lower via. As shown, the via has a width that is less than the width of the line.
- the pattern is first transferred into the hard mask 64 , the photoresist is then removed by a conventional stripping process such as ashing, and thereafter the pattern is transferred to the second dielectric material 52 ′ and then to the dielectric capping layer 62 (i.e., the dielectric capping layer is opened exposing a surface of the first conductive material 56 ).
- the via is typically formed first followed by the line. In some embodiments, the line may be formed first and then the via.
- the dual damascene includes two patterning and two etching steps.
- FIG. 5 illustrates the interconnect structure of FIG. 4 after formation of a metallic interfacial layer 66 only on horizontal surfaces within the combined via and line opening 120 , i.e., atop the exposed surface of the first conductive material 56 at the bottom of the via and on the exposed horizontal surface of the second dielectric material 52 ′ within the line.
- the metallic interfacial layer 66 employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements.
- Examples of Group VB metals that are conductive include V, Nb and Ta.
- Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt.
- the metallic interfacial layer 66 comprises Ta, Ru, Jr or Co.
- the metallic interfacial layer 66 comprises In.
- the metallic interfacial layer 66 is formed utilizing a metal infusion process such as, for example, a gas cluster ion beam process.
- the metallic interfacial layer 66 is formed by physical vapor deposition (PVD) or another like deposition process that is capable of depositing a metal on horizontal surfaces only.
- PVD physical vapor deposition
- the thickness of the metallic interfacial layer 66 that is formed may vary depending of the type of selective deposition process employed as well as the material of the metallic interfacial layer 66 itself. Typically, the metallic interfacial layer 66 has a thickness from about 1 to about 20 nm, with a thickness from about 5 to about 10 nm being even more typical.
- an annealing step may now be performed which is capable of reacting the metallic interfacial layer 66 within the via with the underlying first conductive material 56 to form a metal alloy interfacial layer comprising the reaction product of the metallic interfacial layer 66 and the first conductive material 56 .
- the formation of the metal alloy interfacial layer is not shown in the drawings of this embodiment of the invention. If shown, the metal alloy interfacial layer that is formed would be present in the bottom portion of the via replacing all or a part of the metallic interfacial layer 66 . In some embodiments, the metal alloy interfacial layer would be formed between a remaining portion the metallic interfacial layer 66 and the underlying remaining first conductive material 56 .
- the annealing is performed utilizing a thermal annealing process including, for example, a furnace anneal, a spike anneal, a rapid thermal anneal or a laser anneal.
- the temperature of the annealing process that may be used in the present invention may vary so long as it is capable of causing the above described reaction between the metallic interfacial layer 66 and the first conductive material 56 .
- the temperature of the anneal is from about 200° to about 500° C., with a temperature from about 300° to about 400° C.
- the duration of the annealing may vary depending on the type of annealing process performed. Typically, the duration of the annealing is from about 30 seconds to about 120 minutes, with a duration from about 120 seconds to about 60 minutes even more typical.
- the annealing may be performed in an inert ambient including, for example, helium, argon, neon, krypton, xenon, nitrogen and mixtures thereof. In some embodiments, the annealing is performed in a mixture of nitrogen and hydrogen in which the hydrogen content is less than 10%.
- FIG. 6 shows the interconnect structure of FIG. 5 after formation of a second diffusion barrier liner 54 ′.
- the second diffusion barrier liner 54 ′ may include a lower layer of a metallic nitride (e.g., TaN, TiN, RuTaN or WN) and an upper layer of a metal (e.g., Ta, Ti, Ru, RuTa or W).
- the second diffusion barrier liner 54 ′ may include a single layer instead of a bilayer.
- the second diffusion barrier liner 54 ′ is meant to include both embodiments discussed above.
- the second diffusion barrier liner 54 ′ is formed utilizing one of the above mentioned techniques used in forming the first diffusion barrier liner 54 and the same diffusion barrier materials can be present within the second diffusion barrier liner 54 ′ as the first diffusion barrier liner 54 . It is also noted that the thickness of the second diffusion barrier liner 54 ′ is also within the thickness range reported above for the first diffusion barrier liner 54 . It is noted that the second diffusion barrier liner 54 ′ is located atop the upper surface of the patterned hard mask 64 .
- an optional plating seed layer can be formed on the upper exposed surface of the second diffusion barrier 54 ′.
- reference numeral 55 denotes a plating seed layer that can be employed in the present invention.
- the plating seed layer 55 that may be employed includes a metal or metal alloy from Group VIII of the Periodic Table of Elements.
- Cu can be used as the plating seed layer 55 .
- suitable Group VIII elements for the plating seed layer include, but are not limited to Ru, TaRu, Ir, Rh, Pt, Pd and alloys thereof. In some embodiments, it is preferred to use Cu, Ru, Ir or Rh as the plating seed layer 55 .
- the plating seed layer 55 is formed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), plating, sputtering and physical vapor deposition (PVD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- ALD atomic layer deposition
- PVD physical vapor deposition
- the thickness of the plating seed layer 55 may vary depending on number of factors including, for example, the compositional material of the plating seed layer 55 and the technique that was used in forming the same.
- the plating seed layer 55 has a thickness from about 0.5 to about 10 nm, with a thickness of less than 6 nm being even more typical.
- FIG. 7 illustrates the interconnect structure of FIG. 6 after filling the combined via and line opening 120 with a second conductive material 56 ′; note that the second conductive material 56 ′ is formed either atop the second diffusion barrier liner 54 ′, if the plating seed layer is not present, or atop the plating seed layer.
- the second conductive material 56 ′ may comprise the same or different conductive material as the first conductive material 56 .
- the first conductive material 56 and the second conductive material 56 ′ are comprised of a Cu-containing conductive material.
- the filling step also forms the second conductive material 56 ′ outside each of the openings present in the second dielectric material 52 .
- a planarization process including chemical mechanical polishing and/or grinding, is employed to provide the planar structure shown in FIG. 3A .
- the hard mask 64 is typically removed from the structure.
- Additional interconnect levels can be formed atop the interconnect structure shown in FIG. 3A utilizing the processes steps described above to form a multilayered interconnect structure including the inventive metallic interfacial layer between each of the conductive features embedded within the multilayered interconnect structure.
- FIGS. 8-10 illustrate a second embodiment of the present invention which provides the structure shown in FIG. 3B .
- the initial and partially formed interconnect structure 50 is first provided as described above and as is shown in FIG. 4 .
- a metallic interfacial layer is formed only on the exposed horizontal surface of the underlying first conductive material 56 .
- the metallic interfacial layer is self-aligned to the exposed upper portion of the first conductive material 56 .
- the metallic interfacial layer is comprised of one of the materials described above in the first embodiment of the invention.
- the metallic interfacial layer is only formed on the exposed surface of the underlying first conductive material 56 .
- a self-aligned deposition process such as, for example, chemical vapor deposition, plasma enhanced chemical vapor deposition, plating and atomic layer deposition, is employed in forming the metallic interfacial layer.
- the thickness of the self-aligned metallic interfacial layer is the same as that described above in the first embodiment of the invention.
- metal alloy interfacial layer 66 ′ is shown in FIG. 8 of the present invention.
- the metal alloy interfacial layer 66 ′ is formed in the via bottom replacing all or a part of metallic interfacial layer; in the drawing provided the metal alloy interfacial layer 66 ′ replaces all of the metallic interfacial layer.
- the metal alloy interfacial layer 66 ′ would be formed between a remaining portion the metallic interfacial layer and the underlying remaining first conductive material.
- the annealing is performed utilizing the annealing techniques and conditions described above in the first embodiment of the invention.
- FIG. 9 illustrates the structure of FIG. 8 after forming a second diffusion barrier liner 54 ′ and an overlying plating seed layer 55 thereon.
- the composition and thickness of second diffusion barrier liner 54 ′ as well as the process used in forming the same are as described above in the first embodiment. Additionally, the composition and thickness of the plating seed layer 55 as well as the process used in forming the same are as described above in the first embodiment.
- FIG. 10 illustrates the structure of FIG. 9 after filling the opening with a second conductive material 56 ′.
- the composition and thickness of second conductive material diffusion barrier liner 56 ′ as well as the process used in forming the same are as described above in the first embodiment.
- a planarization process is employed to provide the interconnect structure shown in FIG. 3B .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 12/346,040, filed Dec. 30, 2008, which is related to co-pending and co-assigned U.S. application Ser. No. 11/856,970, filed Sep. 18, 2007.
- The present invention relates to a semiconductor interconnect structure, and a method of fabricating the same. More particularly, the present invention relates to a semiconductor interconnect structure having improved electromigration (EM) resistance and to a method of fabricating such an interconnect structure.
- Generally, semiconductor devices include a plurality of circuits that form an integrated circuit (IC) fabricated on a semiconductor substrate. A complex network of signal paths will normally be routed to connect the circuit elements distributed on the surface of the substrate. Efficient routing of these signals across the device requires formation of multilevel (i.e., multilayered) schemes, such as, for example, single or dual damascene wiring structures. The wiring structure typically, but not necessarily always, includes copper (Cu) since Cu-based interconnect wiring structures provide higher speed signal transmission between large numbers of transistors on a complex semiconductor chip as compared with aluminum (Al)-based interconnect structures.
- Within a typical interconnect structure, metal vias run perpendicular to the semiconductor substrate and metal lines run parallel to the semiconductor substrate. Further enhancement of the signal speed and reduction of signals in adjacent metal lines (known as “crosstalk”) are achieved in today's interconnect structures by embedding the metal lines and metal vias (e.g., conductive features) in a dielectric material having a dielectric constant of less than 4.0.
- In semiconductor interconnect structures, electromigration (EM) has been identified as one metal failure mechanism. Electromigration is the transport of material caused by the gradual movement of the ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. The effect is important in applications where high direct current densities are used, such as in microelectronics and related structures. As the structure size decreases, the practical significance of EM increases.
- Electromigration is one of the worst reliability concerns for very large scale integration (VLSI) circuits. The problem not only needs to be overcome during the process development period in order to qualify the process, but it persists throughout the lifetime of the chip. Voids are created inside the metal conductor of an interconnect structure edge due to the metal movement that is caused by the high density of current flow. Interconnect structures having electromigration resistance are thus highly desirable.
- Reference is made to
FIG. 1 which illustrates a prior art interconnect structure having a flat via bottom. Specifically, the prior art interconnect structure includes a firstdielectric material 10 which includes aconductive material 18, e.g., Cu, embedded therein. Theconductive material 18 is spaced apart from the firstdielectric material 10 by a bilayer diffusion barrier liner that includes alower layer 14 of a metallic nitride, e.g., TaN, and anupper layer 16 of a metal such as, for example, Ta. The bilayer diffusion barrier liner lines an opening that was formed into the firstdielectric material 10 prior to filling the same withconductive material 18. - Atop the first
dielectric material 10 is a seconddielectric material 10′ that includes aconductive material 18′ that is embedded therein. Theconductive material 18′ is located within a line opening 20 and via opening 22 that are formed into the seconddielectric material 10′. Theconductive material 18′ is spaced apart from the seconddielectric material 10′ by another bilayer diffusion barrier layer that includes alower layer 14′ of a metallic nitride, e.g., TaN, and anupper layer 16′ of a metal such as, for example, Ta. Adielectric capping layer 24 is located between the first and second dielectric layers and a portion of thedielectric capping layer 24 extends upon an upper surface of theconductive material 18 that is present in the firstdielectric material 10. - The prior art structure shown in
FIG. 1 has a flat via bottom (designated by A in the drawing) that is contact with theconductive material 18 within the firstdielectric material 10. The prior art interconnect structure shown inFIG. 1 has a high degree of EM associated therewith due to the limited contact area between the via opening 22 andunderlying interconnect 18. The limited contact area usually results in current crowding and is the weakest site for void nucleation due to the EM effect. -
FIG. 2 shows another prior art interconnect structure which is basically the same as that shown inFIG. 1 except that this prior art interconnect structure includes a via gouging feature (designed by B inFIG. 2 ). The presence of the via gouging feature B in the interconnect structure, which increases the via contact area, improves electromigration resistance of such an interconnect structure as compared with the interconnect shown inFIG. 1 . - Despite improving the electromigration resistance of the interconnect structure, the via gouging feature B shown in
FIG. 2 is formed by processes that always result in profile damage. By “profile damage” it is meant patterned dielectric damage, specifically at the bottom of the line opening (i.e., the horizontal surface of the seconddielectric material 10′ that is exposed during the formation of the line opening), from a physical gaseous bombardment, which is used to create the via gouging feature. - In view of the above, there is a need for providing interconnect structures in which the electromigration resistance is improved without introducing a gouging feature within the interconnect structure.
- The present invention provides interconnect structures in which the electromigration resistance thereof is improved without introducing a gouging feature within the interconnect structure.
- In the invention, an interfacial layer comprising either a metallic interfacial layer or a metal alloy interfacial layer which is the reaction product of the metallic interfacial layer and an underlying conductive material is provided at the bottom via portion of an opening formed into a second dielectric material that overlies a first dielectric material. In some embodiments, a metallic interfacial layer can also been located on a horizontal portion of a line opening that is formed into the second dielectric material. This metallic interfacial layer separates the second dielectric material from the conductive material that is embedded therein.
- It is observed that the interconnect structures of the invention do not exhibit any reduction in the volume of the conductive material that is embedded within the first dielectric material. Moreover, the inventive interconnect structure has a controlled electromigration resistance in the line/via interface for both standard wiring use and for e-fuse use.
- In one embodiment of the invention, the interconnect structure includes a metallic interfacial layer that is present on all horizontal surfaces of an opening formed into a dielectric material, particularly, at the bottom of a via and at the bottom of a line, located within a second dielectric material that is located atop a first dielectric material which includes a first conductive material embedded therein. The metallic interfacial layer that is present at the bottom of the via is located between the underlying first conductive material embedded within the first dielectric material and the second conductive material that is embedded within the second dielectric material. In some embodiments of the present invention, the metallic interfacial layer is processed to form a metal alloy interfacial layer. The metal alloy interfacial layer is a reaction product of the metallic interfacial layer and the first conductive material. Some examples of metal alloy interfacial layers that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- Atop the metallic interfacial layer (or metal alloy interfacial layer, if formed) there is present a diffusion barrier liner. In some embodiments, the diffusion barrier liner includes a lower layer of a metallic nitride and an upper layer of a metal.
- In particular, the interconnect structure of a first embodiment of the invention includes:
- a first dielectric material having a first conductive material embedded therein;
- a second dielectric material located atop the first dielectric material, said second dielectric material includes at least one conductively filled opening comprising a combined via and line that is located above said first conductive material; and
- an interfacial layer located only at a bottom portion of said via and at a bottom horizontal portion of said line, wherein said interfacial layer present at the bottom portion of the via separates the first conductive material embedded within the first dielectric material from said at least one conductively filled opening within the second dielectric material, said interfacial layer located within the bottom portion of said via comprises at least one of a metallic interfacial layer and a metal alloy interfacial layer, and said interfacial layer located within the bottom horizontal portion of said line is a metallic interfacial layer.
- The metallic interfacial layer employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements. Examples of Group VB metals that are conductive include V, Nb and Ta. Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt. In a preferred embodiment of the present invention, the metallic interfacial layer comprises Ta, Ru, Ir or Co. In some embodiments of the present invention, the metallic interfacial layer comprises In.
- The metal alloy interfacial layer is a reaction product of the metallic interfacial layer and the first conductive material. Examples of metal alloy interfacial layer that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- In another embodiment of the invention, the interconnect structure includes a metal alloy interfacial layer, which is comprised of a reaction product between a subsequently formed metallic interfacial layer and an underlying conductive material, present only at the bottom of a via atop remaining portions of the underling conductive material.
- In particular, the interconnect structure of the second embodiment of the invention includes:
- a first dielectric material having a first conductive material embedded therein; and
- a second dielectric material located atop the first dielectric material, said second dielectric material includes at least one conductively filled opening that is located above said first conductive material, wherein said at least one conductively filled opening and said first conductive material are horizontally separated by a metal alloy interfacial layer that is present only within a bottom portion of said at least one conductively filled opening, said metal alloy interfacial layer comprising a reaction product of a metallic interfacial layer and the first conductive material.
- Some examples of metal alloy interfacial layers that can be formed in the present invention are Ta—Cu, Ru—Cu, Co—Cu or Ir—Cu.
- In addition to providing interconnect structures having improved electromigration resistance, the present invention also provides methods of fabricating the same.
- In one embodiment of the invention, the method of the present invention includes:
- providing a structure including a first dielectric material having a first conductive material embedded therein and a second dielectric material located above said first dielectric material, said second dielectric material having a combined via and line opening which exposes a surface of said first conductive material;
- forming a metallic interfacial layer on said exposed surface of said first conductive material and along a horizontal wall portion of said line;
- forming a diffusion barrier liner within said combined via and line opening; and
- forming a second conductive material on said diffusion barrier liner, said second conductive material having an upper surface that is coplanar with an upper surface of said second dielectric.
- The metallic interfacial layer employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements. Examples of Group VB metals that are conductive include V, Nb and Ta. Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt. In a preferred embodiment of the present invention, the metallic interfacial layer comprises Ta, Ru, Ir or Co. In some embodiments of the present invention, the metallic interfacial layer comprises In.
- In some embodiments of the invention, an annealing step is performed which causes a reaction between the metallic interfacial layer and the underlying first conductive material that results in the formation of a metal alloy interfacial layer. In some embodiments, the metal alloy interfacial layer replaces all of the metallic interfacial layer, while in other embodiments the metal alloy interfacial layer replaces a part of the metallic interfacial layer and is present between the metallic interfacial layer and the first conductive material.
- In another embodiment of the invention, the method of the present invention includes:
- providing a structure including a first dielectric material having a first conductive material embedded therein and a second dielectric material located above said first dielectric material, said second dielectric material having a combined via and line opening which exposes a surface of said first conductive material;
- forming a metallic interfacial layer only on said exposed surface of said first conductive material;
- converting at least a portion of said metallic interfacial layer into a metal alloy interfacial layer, said converting includes annealing;
- forming a diffusion barrier liner within said combined via and line opening; and
- forming a second conductive material on said diffusion barrier liner, said second conductive material having an upper surface that is coplanar with an upper surface of said second dielectric.
-
FIG. 1 is a pictorial representation (through a cross sectional view) depicting a prior art interconnect structure having a flat bottom via. -
FIG. 2 is a pictorial representation (through a cross sectional view) depicting a prior art interconnect structure in which the via contact area has been increased by a gouging feature. -
FIGS. 3A and 3B are pictorial representations (through cross sectional views) depicting interconnect structures of the present invention. -
FIGS. 4-7 are pictorial representations (through cross sectional views) illustrating the basic processing steps that are employed in fabricating the inventive interconnect structure shown inFIG. 3A . -
FIGS. 8-10 are pictorial representations (through cross sectional views) illustrating the basic processing steps that are employed in fabricating the inventive interconnect structure shown inFIG. 3B . - The present invention, which provides interconnect structures having improved electromigration (EM) resistance without including a gouging feature and methods of forming the same, will now be described in greater detail by referring to the following discussion and drawings that accompany the present application. It is noted that the drawings of the present application are provided for illustrative purposes only and, as such, the drawings are not drawn to scale.
- In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide a thorough understanding of the present invention. However, it will be appreciated by one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the invention.
- It will be understood that when an element as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
- As stated above, the present invention provides interconnect structures having improved EM resistance. The improved EM resistance is achieved in the present invention without the need of introducing a gouging feature within the interconnect structure. In particular, and in one embodiment, the improved EM resistance is provided by incorporating a metallic interfacial layer only on horizontal surfaces of a combined via and line opening formed within a dielectric material. In another embodiment, a metal alloy interfacial layer comprising a reaction product of a metallic interfacial layer and a conductive material is formed only within a bottom portion of the via.
-
FIGS. 3A-3B illustrate these various embodiments of the present invention. Specifically,FIG. 3A illustrates an interconnect structure containing a metallic interfacial layer within the bottom portion of the opening and on the horizontal wall portion of the second dielectric material including the line pattern. InFIG. 3B , an interconnect structure is shown in which a metal alloy interfacial layer including the reaction product of a previously formed metallic interfacial layer and the underlying first conductive material is located only within the bottom portion of the via. It should be noted that the embodiment shown inFIG. 3A may include the metal alloy interfacial layer in place of all or part of the metallic interfacial layer. Also, the embodiment shown inFIG. 3B may include remaining metallic interfacial layer atop the metal alloy interfacial layer. The embodiments illustrated represent preferred embodiments of the invention. - In particular, the interconnect structures shown in
FIGS. 3A and 3B both include a firstdielectric material 52 having a firstconductive material 56 embedded therein. The firstconductive material 56 is spaced apart from the firstdielectric material 52 by a firstdiffusion barrier liner 54. Each structure also includes a seconddielectric material 52′ located atop the firstdielectric material 52. Adielectric capping layer 62 is typically located between the firstdielectric material 52 and the seconddielectric material 52′. As shown, portions of thedielectric capping layer 62 are located on the upper surface of the firstconductive material 56. - The second
dielectric material 52′ includes at least one conductively filledopening 125 that is located above the firstconductive material 56. The at least one conductive filledopening 125, which includes a combined via and line, extends to an upper surface of the firstconductive material 56 present within the firstdielectric material 52. In the embodiment illustrated inFIG. 3A , the bottom via portion of the at least one conductively filledopening 125 and the firstconductive material 56 are horizontally separated by a metallicinterfacial layer 66. That is, the metallicinterfacial layer 66 is present at least within a bottom portion of the at least one conductively filledopening 125. InFIG. 3B , a metallic alloyinterfacial layer 66′ including the reaction product of a previously formed metallic interfacial layer and the underlying firstconductive material 56 is located only within the bottom via portion of the conductively filledopening 125. - Each interconnect structure also includes a second
diffusion barrier liner 54′ that is located between said seconddielectric material 52′ and that at least one conductively filledopening 120. The seconddiffusion barrier liner 54′ may include a lower layer of a metallic nitride such as, for example, TaN, and an upper layer of a metal such as, for example, Ta. An optionalplating seed layer 55 may be present atop the seconddiffusion barrier liner 54′. - Reference is now made to
FIGS. 4-7 which illustrate the basic processing steps that are employed in the present invention for fabricating the interconnect structure shown inFIG. 3A . -
FIG. 4 illustrates an initial and partially formedinterconnect structure 50 that is employed in the present invention. In particular, the initial and partially formedinterconnect structure 50 is a multilevel interconnect structure including alower interconnect level 110 and anupper interconnect level 112 that are separated in part bydielectric capping layer 62. Thelower interconnect level 110, which may be located above a semiconductor substrate including one or more semiconductor devices, comprises a firstdielectric material 52 having at least one conductive material (i.e., conductive feature or conductive region) 56 that is separated from the firstdielectric material 52 by a firstdiffusion barrier liner 54. Theupper interconnect level 112 comprises a seconddielectric material 52′ that has a combined via andline opening 120. In the drawing, the via is represented as V, and the line is represented as L. - The
initial interconnect structure 50 shown inFIG. 4 is made utilizing standard interconnect processing which is well known in the art. For example, theinitial interconnect structure 50 can be formed by first applying the firstdielectric material 52 to a surface of a substrate (not shown). The substrate, which is not shown, may comprise a semiconducting material, an insulating material, a conductive material or any combination thereof. When the substrate is comprised of a semiconducting material, any semiconductor such as Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP and other III/V or II/VI compound semiconductors may be used. In addition to these listed types of semiconducting materials, the present invention also contemplates cases in which the semiconductor substrate is a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulators (SOIs) or silicon germanium-on-insulators (SGOIs). - When the substrate is an insulating material, the insulating material can be an organic insulator, an inorganic insulator or a combination thereof including multilayers. When the substrate is a conducting material, the substrate may include, for example, polySi, an elemental metal, alloys of elemental metals, a metal silicide, a metal nitride or combinations thereof including multilayers. When the substrate comprises a semiconducting material, one or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices can be fabricated thereon.
- The first
dielectric material 52 may comprise any interlevel or intralevel dielectric including inorganic dielectrics or organic dielectrics. The firstdielectric material 52 may be porous or non-porous. Some examples of suitable dielectrics that can be used as the firstdielectric material 52 include, but are not limited to SiO2, silsesquioxanes, C doped oxides (i.e., organosilicates) that include atoms of Si, C, O and H, thermosetting polyarylene ethers, or multilayers thereof. The term “polyarylene” is used in this application to denote aryl moieties or inertly substituted aryl moieties which are linked together by bonds, fused rings, or inert linking groups such as, for example, oxygen, sulfur, sulfone, sulfoxide, carbonyl and the like. - The first
dielectric material 52 typically has a dielectric constant that is about 4.0 or less, with a dielectric constant of about 2.8 or less being even more typical. These dielectrics generally have a lower parasitic crosstalk as compared with dielectric materials that have a higher dielectric constant than 4.0. The thickness of the firstdielectric material 52 may vary depending upon the dielectric material used as well as the exact number of dielectrics within thelower interconnect level 110. Typically, and for normal interconnect structures, the firstdielectric material 52 has a thickness from about 200 to about 450 nm. - The
lower interconnect level 110 also has at least one firstconductive material 56 that is embedded in (i.e., located within) the firstdielectric material 52. The first conductive material 56 (which may also be referred to as a conductive region or conductive feature) is separated from the firstdielectric material 52 by a firstdiffusion barrier liner 54. The embedded firstconductive material 56 is formed by first providing at least one opening into the firstdielectric material 52 by lithography (i.e., applying a photoresist to the surface of the firstdielectric material 52, exposing the photoresist to a desired pattern of radiation, and developing the exposed resist utilizing a conventional resist developer) and etching (dry etching or wet etching). The etched opening is first filled with the firstdiffusion barrier liner 54 and then with the firstconductive material 56. - The first
diffusion barrier liner 54, which may comprise Ta, TaN, Ti, TiN, Ru, RuTaN, RuTa, W, WN or any other material that can serve as a barrier to prevent conductive material from diffusing there through, is formed by a deposition process such as, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, chemical solution deposition, or plating. In some embodiments (not shown), the firstdiffusion barrier liner 54 may comprise a combination of layers including a lower layer of a metallic nitride and an upper layer of a metal. - The thickness of the first
diffusion barrier liner 54 may vary depending on the exact means of the deposition process employed as well as the material and number of layers employed. Typically, the firstdiffusion barrier liner 54 has a thickness from about 4 to about 40 nm, with a thickness from about 7 to about 20 nm being more typical. - Following the formation of the first
diffusion barrier liner 54, the remaining region of the opening within the firstdielectric material 52 is filled with the firstconductive material 56 forming a conductive feature. The firstconductive material 56 used in forming the conductive feature includes, for example, polySi, a conductive metal, an alloy comprising at least one conductive metal, a conductive metal silicide or combinations thereof. Preferably, the firstconductive material 56 that is used in forming the conductive feature is a conductive metal such as Cu, W or Al, with Cu or a Cu alloy (such as AlCu) being highly preferred in the present invention. - The conductive material is filled into the remaining opening in the first
dielectric material 52 utilizing a conventional deposition process including, but not limited to CVD, PECVD, sputtering, chemical solution deposition or plating. After deposition, a conventional planarization process such as, for example, chemical mechanical polishing (CMP) can be used to provide a structure in which the firstdiffusion barrier liner 54 and the firstconductive material 56 each have an upper surface that is substantially coplanar with the upper surface of the firstdielectric material 52. - After forming the at least one
conductive material 56, thedielectric capping layer 62 is formed on the surface of thelower interconnect level 110 utilizing a conventional deposition process such as, for example, CVD, PECVD, chemical solution deposition, or evaporation. Thedielectric capping layer 62 comprises any suitable dielectric capping material such as, for example, SiC, Si4NH3, SiO2, a carbon doped oxide, a nitrogen and hydrogen doped silicon carbide SiC(N,H) or multilayers thereof. The thickness of thedielectric capping layer 62 may vary depending on the technique used to form the same as well as the material make-up of the layer. Typically, thedielectric capping layer 62 has a thickness from about 15 to about 55 nm, with a thickness from about 25 to about 45 nm being more typical. - Next, the
upper interconnect level 112 is formed by applying the seconddielectric material 52′ to the upper exposed surface of thedielectric capping layer 62. The seconddielectric material 52′ may comprise the same or different, preferably the same, dielectric material as that of the firstdielectric material 52 of thelower interconnect level 110. The processing techniques and thickness ranges for the firstdielectric material 52 are also applicable here for the seconddielectric material 52′. - A
hard mask 64 is then formed atop the seconddielectric material 52′ and is subsequently used as both a pattern mask and as an etch mask. Thehard mask 64 includes at least one dielectric material such as, for example, an oxide, nitride or an oxynitride. Thehard mask 64 typically comprises an oxide of silicon or a nitride of silicon. Thehard mask 64 is formed utilizing a conventional deposition process including, for example, CVD, PECVD, chemical solution deposition, evaporation and atomic layer deposition. - Next, a combined via and
line opening 120 is formed into the seconddielectric material 52′ utilizing a conventional dual damascene process which includes lithography and etching; the etching step also opens, e.g., patterns, thedielectric capping layer 62. It is noted that although a single combined via and line opening is illustrated, the present invention contemplates embodiments wherein a plurality of combined via and line openings are formed. The etching may comprise a dry etching process, a wet chemical etching process or a combination thereof. The term “dry etching” is used herein to denote an etching technique such as reactive-ion etching, ion beam etching, plasma etching or laser ablation. - The combined via and
line opening 120 includes a lower via V that extends to and exposes a surface of the firstconductive material 56 within the firstdielectric material 52 and an upper line L that is in contact with the lower via. As shown, the via has a width that is less than the width of the line. During the etching process, the pattern is first transferred into thehard mask 64, the photoresist is then removed by a conventional stripping process such as ashing, and thereafter the pattern is transferred to the seconddielectric material 52′ and then to the dielectric capping layer 62 (i.e., the dielectric capping layer is opened exposing a surface of the first conductive material 56). In a dual damascene process, the via is typically formed first followed by the line. In some embodiments, the line may be formed first and then the via. Typically, the dual damascene includes two patterning and two etching steps. -
FIG. 5 illustrates the interconnect structure ofFIG. 4 after formation of a metallicinterfacial layer 66 only on horizontal surfaces within the combined via andline opening 120, i.e., atop the exposed surface of the firstconductive material 56 at the bottom of the via and on the exposed horizontal surface of the seconddielectric material 52′ within the line. - The metallic
interfacial layer 66 employed in the present invention includes any conductive metal including metals from Group VB or VIII of the Periodic Table of Elements. Examples of Group VB metals that are conductive include V, Nb and Ta. Examples of Group VIII metals that are conductive include Fe, Co, Ni, Ru, Rh, Pd, Os, Ir and Pt. In a preferred embodiment of the present invention, the metallicinterfacial layer 66 comprises Ta, Ru, Jr or Co. In some embodiments of the present invention, the metallicinterfacial layer 66 comprises In. - In the specific embodiment illustrated, the metallic
interfacial layer 66 is formed utilizing a metal infusion process such as, for example, a gas cluster ion beam process. Alternatively, the metallicinterfacial layer 66 is formed by physical vapor deposition (PVD) or another like deposition process that is capable of depositing a metal on horizontal surfaces only. - The thickness of the metallic
interfacial layer 66 that is formed may vary depending of the type of selective deposition process employed as well as the material of the metallicinterfacial layer 66 itself. Typically, the metallicinterfacial layer 66 has a thickness from about 1 to about 20 nm, with a thickness from about 5 to about 10 nm being even more typical. - In some embodiments of the invention, an annealing step may now be performed which is capable of reacting the metallic
interfacial layer 66 within the via with the underlying firstconductive material 56 to form a metal alloy interfacial layer comprising the reaction product of the metallicinterfacial layer 66 and the firstconductive material 56. The formation of the metal alloy interfacial layer is not shown in the drawings of this embodiment of the invention. If shown, the metal alloy interfacial layer that is formed would be present in the bottom portion of the via replacing all or a part of the metallicinterfacial layer 66. In some embodiments, the metal alloy interfacial layer would be formed between a remaining portion the metallicinterfacial layer 66 and the underlying remaining firstconductive material 56. - When employed, the annealing is performed utilizing a thermal annealing process including, for example, a furnace anneal, a spike anneal, a rapid thermal anneal or a laser anneal. The temperature of the annealing process that may be used in the present invention may vary so long as it is capable of causing the above described reaction between the metallic
interfacial layer 66 and the firstconductive material 56. Typically, the temperature of the anneal is from about 200° to about 500° C., with a temperature from about 300° to about 400° C. The duration of the annealing may vary depending on the type of annealing process performed. Typically, the duration of the annealing is from about 30 seconds to about 120 minutes, with a duration from about 120 seconds to about 60 minutes even more typical. - The annealing may be performed in an inert ambient including, for example, helium, argon, neon, krypton, xenon, nitrogen and mixtures thereof. In some embodiments, the annealing is performed in a mixture of nitrogen and hydrogen in which the hydrogen content is less than 10%.
-
FIG. 6 shows the interconnect structure ofFIG. 5 after formation of a seconddiffusion barrier liner 54′. The seconddiffusion barrier liner 54′ may include a lower layer of a metallic nitride (e.g., TaN, TiN, RuTaN or WN) and an upper layer of a metal (e.g., Ta, Ti, Ru, RuTa or W). Alternatively, the seconddiffusion barrier liner 54′ may include a single layer instead of a bilayer. InFIG. 6 , the seconddiffusion barrier liner 54′ is meant to include both embodiments discussed above. The seconddiffusion barrier liner 54′ is formed utilizing one of the above mentioned techniques used in forming the firstdiffusion barrier liner 54 and the same diffusion barrier materials can be present within the seconddiffusion barrier liner 54′ as the firstdiffusion barrier liner 54. It is also noted that the thickness of the seconddiffusion barrier liner 54′ is also within the thickness range reported above for the firstdiffusion barrier liner 54. It is noted that the seconddiffusion barrier liner 54′ is located atop the upper surface of the patternedhard mask 64. - In some embodiments of the present, an optional plating seed layer can be formed on the upper exposed surface of the
second diffusion barrier 54′. InFIG. 6 ,reference numeral 55 denotes a plating seed layer that can be employed in the present invention. Theplating seed layer 55 that may be employed includes a metal or metal alloy from Group VIII of the Periodic Table of Elements. Alternatively, Cu can be used as theplating seed layer 55. Examples of suitable Group VIII elements for the plating seed layer include, but are not limited to Ru, TaRu, Ir, Rh, Pt, Pd and alloys thereof. In some embodiments, it is preferred to use Cu, Ru, Ir or Rh as theplating seed layer 55. - The
plating seed layer 55 is formed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), plating, sputtering and physical vapor deposition (PVD). The thickness of theplating seed layer 55 may vary depending on number of factors including, for example, the compositional material of theplating seed layer 55 and the technique that was used in forming the same. Typically, theplating seed layer 55 has a thickness from about 0.5 to about 10 nm, with a thickness of less than 6 nm being even more typical. -
FIG. 7 illustrates the interconnect structure ofFIG. 6 after filling the combined via andline opening 120 with a secondconductive material 56′; note that the secondconductive material 56′ is formed either atop the seconddiffusion barrier liner 54′, if the plating seed layer is not present, or atop the plating seed layer. The secondconductive material 56′ may comprise the same or different conductive material as the firstconductive material 56. Preferably, the firstconductive material 56 and the secondconductive material 56′ are comprised of a Cu-containing conductive material. As is shown, the filling step also forms the secondconductive material 56′ outside each of the openings present in the seconddielectric material 52. - Next, a planarization process including chemical mechanical polishing and/or grinding, is employed to provide the planar structure shown in
FIG. 3A . During the planarization process, thehard mask 64 is typically removed from the structure. - Additional interconnect levels can be formed atop the interconnect structure shown in
FIG. 3A utilizing the processes steps described above to form a multilayered interconnect structure including the inventive metallic interfacial layer between each of the conductive features embedded within the multilayered interconnect structure. -
FIGS. 8-10 illustrate a second embodiment of the present invention which provides the structure shown inFIG. 3B . In the second embodiment, the initial and partially formedinterconnect structure 50 is first provided as described above and as is shown inFIG. 4 . After providing the structure shown inFIG. 4 , a metallic interfacial layer is formed only on the exposed horizontal surface of the underlying firstconductive material 56. As such, the metallic interfacial layer is self-aligned to the exposed upper portion of the firstconductive material 56. The metallic interfacial layer is comprised of one of the materials described above in the first embodiment of the invention. Unlike the first embodiment described above in which the metallic interfacial layer was also formed on the exposed horizontal portion of the line formed into the seconddielectric material 52′, in the second embodiment of the invention the metallic interfacial layer is only formed on the exposed surface of the underlying firstconductive material 56. - In this embodiment of the present invention, a self-aligned deposition process such as, for example, chemical vapor deposition, plasma enhanced chemical vapor deposition, plating and atomic layer deposition, is employed in forming the metallic interfacial layer. The thickness of the self-aligned metallic interfacial layer is the same as that described above in the first embodiment of the invention.
- An annealing step is now performed which is capable of reacting the metallic interfacial layer within the bottom portion of the via with the underlying first
conductive material 56 to form a metallic alloy interfacial layer comprising a reaction product of the metallic interfacial layer and the first conductive material. The formation of metal alloyinterfacial layer 66′ is shown inFIG. 8 of the present invention. The metal alloyinterfacial layer 66′ is formed in the via bottom replacing all or a part of metallic interfacial layer; in the drawing provided the metal alloyinterfacial layer 66′ replaces all of the metallic interfacial layer. In some embodiments (not shown), the metal alloyinterfacial layer 66′ would be formed between a remaining portion the metallic interfacial layer and the underlying remaining first conductive material. - The annealing is performed utilizing the annealing techniques and conditions described above in the first embodiment of the invention.
-
FIG. 9 illustrates the structure ofFIG. 8 after forming a seconddiffusion barrier liner 54′ and an overlyingplating seed layer 55 thereon. The composition and thickness of seconddiffusion barrier liner 54′ as well as the process used in forming the same are as described above in the first embodiment. Additionally, the composition and thickness of theplating seed layer 55 as well as the process used in forming the same are as described above in the first embodiment. -
FIG. 10 illustrates the structure ofFIG. 9 after filling the opening with a secondconductive material 56′. The composition and thickness of second conductive materialdiffusion barrier liner 56′ as well as the process used in forming the same are as described above in the first embodiment. After providing the structure shown inFIG. 10 , a planarization process is employed to provide the interconnect structure shown inFIG. 3B . - While the present invention has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.
Claims (12)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/617,060 US20130001789A1 (en) | 2008-12-30 | 2012-09-14 | Interconnect structure with improved dielectric line to via electromigration resistant interfacial layer and method of fabricating same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/346,040 US8288276B2 (en) | 2008-12-30 | 2008-12-30 | Method of forming an interconnect structure including a metallic interfacial layer located at a bottom via portion |
US13/617,060 US20130001789A1 (en) | 2008-12-30 | 2012-09-14 | Interconnect structure with improved dielectric line to via electromigration resistant interfacial layer and method of fabricating same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/346,040 Division US8288276B2 (en) | 2008-12-30 | 2008-12-30 | Method of forming an interconnect structure including a metallic interfacial layer located at a bottom via portion |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130001789A1 true US20130001789A1 (en) | 2013-01-03 |
Family
ID=41508327
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/346,040 Expired - Fee Related US8288276B2 (en) | 2008-12-30 | 2008-12-30 | Method of forming an interconnect structure including a metallic interfacial layer located at a bottom via portion |
US13/617,060 Abandoned US20130001789A1 (en) | 2008-12-30 | 2012-09-14 | Interconnect structure with improved dielectric line to via electromigration resistant interfacial layer and method of fabricating same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/346,040 Expired - Fee Related US8288276B2 (en) | 2008-12-30 | 2008-12-30 | Method of forming an interconnect structure including a metallic interfacial layer located at a bottom via portion |
Country Status (5)
Country | Link |
---|---|
US (2) | US8288276B2 (en) |
EP (1) | EP2356677A1 (en) |
JP (1) | JP5818210B2 (en) |
CN (1) | CN102246293A (en) |
WO (1) | WO2010076074A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130001786A1 (en) * | 2011-06-29 | 2013-01-03 | International Business Machines Corporation | Overlapping contacts for semiconductor device |
US20140035142A1 (en) * | 2012-07-31 | 2014-02-06 | International Business Machines Corporation | Profile control in interconnect structures |
CN106068837A (en) * | 2016-08-16 | 2016-11-09 | 东北农业大学 | A kind of Novel rice rice seedling transplanter |
US20180033683A1 (en) * | 2015-06-04 | 2018-02-01 | International Business Machines Corporation | Reducing contact resistance in vias for copper interconnects |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8226835B2 (en) * | 2009-03-06 | 2012-07-24 | Tel Epion Inc. | Ultra-thin film formation using gas cluster ion beam processing |
US20110101534A1 (en) * | 2009-11-04 | 2011-05-05 | International Business Machines Corporation | Automated short length wire shape strapping and methods of fabricting the same |
US9029260B2 (en) | 2011-06-16 | 2015-05-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap filling method for dual damascene process |
US8659156B2 (en) * | 2011-10-18 | 2014-02-25 | International Business Machines Corporation | Interconnect structure with an electromigration and stress migration enhancement liner |
KR20200029638A (en) | 2011-12-20 | 2020-03-18 | 인텔 코포레이션 | Conformal low temperature hermetic dielectric diffusion barriers |
US9685404B2 (en) * | 2012-01-11 | 2017-06-20 | International Business Machines Corporation | Back-end electrically programmable fuse |
EP2738790A1 (en) * | 2012-11-28 | 2014-06-04 | Abengoa Solar New Technologies, S.A. | Procedure for preparing one single barrier and/or dielectric layer or multilayer on a substrate and device for the implementation thereof |
US20150076695A1 (en) * | 2013-09-16 | 2015-03-19 | Stmicroelectronics, Inc. | Selective passivation of vias |
US9087841B2 (en) * | 2013-10-29 | 2015-07-21 | International Business Machines Corporation | Self-correcting power grid for semiconductor structures method |
MY193614A (en) * | 2014-03-20 | 2022-10-20 | Intel Corp | Scalable interconnect structures with selective via posts |
US9847289B2 (en) * | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US10153351B2 (en) * | 2016-01-29 | 2018-12-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US9837350B2 (en) | 2016-04-12 | 2017-12-05 | International Business Machines Corporation | Semiconductor interconnect structure with double conductors |
US9536780B1 (en) * | 2016-04-15 | 2017-01-03 | International Business Machines Corporation | Method and apparatus for single chamber treatment |
US10269714B2 (en) * | 2016-09-06 | 2019-04-23 | International Business Machines Corporation | Low resistance contacts including intermetallic alloy of nickel, platinum, titanium, aluminum and type IV semiconductor elements |
US9691659B1 (en) | 2016-09-30 | 2017-06-27 | International Business Machines Corporation | Via and chamfer control for advanced interconnects |
US9953927B1 (en) * | 2017-04-26 | 2018-04-24 | Globalfoundries Inc. | Liner replacements for interconnect openings |
US10971447B2 (en) * | 2019-06-24 | 2021-04-06 | International Business Machines Corporation | BEOL electrical fuse |
US11404317B2 (en) * | 2019-09-24 | 2022-08-02 | International Business Machines Corporation | Method for fabricating a semiconductor device including self-aligned top via formation at line ends |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417087B1 (en) * | 1999-12-16 | 2002-07-09 | Agere Systems Guardian Corp. | Process for forming a dual damascene bond pad structure over active circuitry |
US6706629B1 (en) * | 2003-01-07 | 2004-03-16 | Taiwan Semiconductor Manufacturing Company | Barrier-free copper interconnect |
US20040238963A1 (en) * | 2003-05-26 | 2004-12-02 | Renesas Technology Corp. | Semiconductor device having structure for connecting interconnect lines |
US8178436B2 (en) * | 2006-12-21 | 2012-05-15 | Intel Corporation | Adhesion and electromigration performance at an interface between a dielectric and metal |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5098860A (en) | 1990-05-07 | 1992-03-24 | The Boeing Company | Method of fabricating high-density interconnect structures having tantalum/tantalum oxide layers |
US5933753A (en) | 1996-12-16 | 1999-08-03 | International Business Machines Corporation | Open-bottomed via liner structure and method for fabricating same |
US5930669A (en) | 1997-04-03 | 1999-07-27 | International Business Machines Corporation | Continuous highly conductive metal wiring structures and method for fabricating the same |
US6551872B1 (en) * | 1999-07-22 | 2003-04-22 | James A. Cunningham | Method for making integrated circuit including interconnects with enhanced electromigration resistance using doped seed layer and integrated circuits produced thereby |
JP3329380B2 (en) * | 1999-09-21 | 2002-09-30 | 日本電気株式会社 | Semiconductor device and method of manufacturing the same |
US6274499B1 (en) * | 1999-11-19 | 2001-08-14 | Chartered Semiconductor Manufacturing Ltd. | Method to avoid copper contamination during copper etching and CMP |
US6486478B1 (en) * | 1999-12-06 | 2002-11-26 | Epion Corporation | Gas cluster ion beam smoother apparatus |
US6444567B1 (en) * | 2000-01-05 | 2002-09-03 | Advanced Micro Devices, Inc. | Process for alloying damascene-type Cu interconnect lines |
US6383920B1 (en) | 2001-01-10 | 2002-05-07 | International Business Machines Corporation | Process of enclosing via for improved reliability in dual damascene interconnects |
JP2003068848A (en) * | 2001-08-29 | 2003-03-07 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
KR100443084B1 (en) * | 2001-09-21 | 2004-08-04 | 삼성전자주식회사 | Method and apparatus for polishing of Cu layer and method for forming of wiring using Cu |
US20040121583A1 (en) | 2002-12-19 | 2004-06-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming capping barrier layer over copper feature |
DE10261466B4 (en) * | 2002-12-31 | 2007-01-04 | Advanced Micro Devices, Inc., Sunnyvale | A method of making a conductive barrier layer having improved adhesion and resistance properties |
US20040211357A1 (en) | 2003-04-24 | 2004-10-28 | Gadgil Pradad N. | Method of manufacturing a gap-filled structure of a semiconductor device |
US6967155B2 (en) * | 2003-07-11 | 2005-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Adhesion of copper and etch stop layer for copper alloy |
JP2005093887A (en) * | 2003-09-19 | 2005-04-07 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
US7045455B2 (en) | 2003-10-23 | 2006-05-16 | Chartered Semiconductor Manufacturing Ltd. | Via electromigration improvement by changing the via bottom geometric profile |
US7327033B2 (en) * | 2004-08-05 | 2008-02-05 | International Business Machines Corporation | Copper alloy via bottom liner |
JP2006165454A (en) * | 2004-12-10 | 2006-06-22 | Sony Corp | Semiconductor device and method for manufacturing the same |
US7084062B1 (en) | 2005-01-12 | 2006-08-01 | Advanced Micro Devices, Inc. | Use of Ta-capped metal line to improve formation of memory element films |
KR100690881B1 (en) * | 2005-02-05 | 2007-03-09 | 삼성전자주식회사 | A microelectronic device having a method for manufacturing dual damascene wiring of a microelectronic device and the dual damascene wiring manufactured thereby |
US7317253B2 (en) | 2005-04-25 | 2008-01-08 | Sony Corporation | Cobalt tungsten phosphate used to fill voids arising in a copper metallization process |
US20060286800A1 (en) | 2005-06-15 | 2006-12-21 | Dominguez Juan E | Method for adhesion and deposition of metal films which provide a barrier and permit direct plating |
US7276796B1 (en) * | 2006-03-15 | 2007-10-02 | International Business Machines Corporation | Formation of oxidation-resistant seed layer for interconnect applications |
US20090072406A1 (en) * | 2007-09-18 | 2009-03-19 | International Business Machines Corporation | Interconnect structure with improved electromigration resistance and method of fabricating same |
-
2008
- 2008-12-30 US US12/346,040 patent/US8288276B2/en not_active Expired - Fee Related
-
2009
- 2009-11-11 EP EP09749125A patent/EP2356677A1/en not_active Withdrawn
- 2009-11-11 WO PCT/EP2009/064974 patent/WO2010076074A1/en active Application Filing
- 2009-11-11 CN CN2009801501315A patent/CN102246293A/en active Pending
- 2009-11-11 JP JP2011542741A patent/JP5818210B2/en not_active Expired - Fee Related
-
2012
- 2012-09-14 US US13/617,060 patent/US20130001789A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417087B1 (en) * | 1999-12-16 | 2002-07-09 | Agere Systems Guardian Corp. | Process for forming a dual damascene bond pad structure over active circuitry |
US6706629B1 (en) * | 2003-01-07 | 2004-03-16 | Taiwan Semiconductor Manufacturing Company | Barrier-free copper interconnect |
US20040238963A1 (en) * | 2003-05-26 | 2004-12-02 | Renesas Technology Corp. | Semiconductor device having structure for connecting interconnect lines |
US8178436B2 (en) * | 2006-12-21 | 2012-05-15 | Intel Corporation | Adhesion and electromigration performance at an interface between a dielectric and metal |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130001786A1 (en) * | 2011-06-29 | 2013-01-03 | International Business Machines Corporation | Overlapping contacts for semiconductor device |
US8940634B2 (en) * | 2011-06-29 | 2015-01-27 | International Business Machines Corporation | Overlapping contacts for semiconductor device |
US20140035142A1 (en) * | 2012-07-31 | 2014-02-06 | International Business Machines Corporation | Profile control in interconnect structures |
US8835305B2 (en) * | 2012-07-31 | 2014-09-16 | International Business Machines Corporation | Method of fabricating a profile control in interconnect structures |
US9105641B2 (en) | 2012-07-31 | 2015-08-11 | International Business Machines Corporation | Profile control in interconnect structures |
US20180033683A1 (en) * | 2015-06-04 | 2018-02-01 | International Business Machines Corporation | Reducing contact resistance in vias for copper interconnects |
US10468296B2 (en) * | 2015-06-04 | 2019-11-05 | International Business Machines Corporation | Reducing contact resistance in vias for copper interconnects |
CN106068837A (en) * | 2016-08-16 | 2016-11-09 | 东北农业大学 | A kind of Novel rice rice seedling transplanter |
Also Published As
Publication number | Publication date |
---|---|
EP2356677A1 (en) | 2011-08-17 |
JP2012514321A (en) | 2012-06-21 |
JP5818210B2 (en) | 2015-11-18 |
US8288276B2 (en) | 2012-10-16 |
CN102246293A (en) | 2011-11-16 |
WO2010076074A1 (en) | 2010-07-08 |
US20100164111A1 (en) | 2010-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8288276B2 (en) | Method of forming an interconnect structure including a metallic interfacial layer located at a bottom via portion | |
US8669182B2 (en) | Metal cap with ultra-low κ dielectric material for circuit interconnect applications | |
US8133767B2 (en) | Efficient interconnect structure for electrical fuse applications | |
US8497580B2 (en) | Noble metal cap for interconnect structures | |
US8796853B2 (en) | Metallic capped interconnect structure with high electromigration resistance and low resistivity | |
US8003524B2 (en) | Plating seed layer including an oxygen/nitrogen transition region for barrier enhancement | |
US20090200668A1 (en) | Interconnect structure with high leakage resistance | |
US9875966B1 (en) | Method and structure of forming low resistance interconnects | |
US8889546B2 (en) | Discontinuous/non-uniform metal cap structure and process for interconnect integration | |
US9947580B2 (en) | Interconnect structures with enhanced electromigration resistance | |
US8802563B2 (en) | Surface repair structure and process for interconnect applications | |
US20090072406A1 (en) | Interconnect structure with improved electromigration resistance and method of fabricating same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
AS | Assignment |
Owner name: AURIGA INNOVATIONS, INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:041804/0940 Effective date: 20161207 |