US20120199943A1 - Semiconductor device including antifuse element - Google Patents
Semiconductor device including antifuse element Download PDFInfo
- Publication number
- US20120199943A1 US20120199943A1 US13/448,096 US201213448096A US2012199943A1 US 20120199943 A1 US20120199943 A1 US 20120199943A1 US 201213448096 A US201213448096 A US 201213448096A US 2012199943 A1 US2012199943 A1 US 2012199943A1
- Authority
- US
- United States
- Prior art keywords
- region
- electrode
- diffusion region
- semiconductor
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims description 52
- 230000015556 catabolic process Effects 0.000 claims abstract description 63
- 238000009792 diffusion process Methods 0.000 claims abstract description 63
- 238000002955 isolation Methods 0.000 claims abstract description 32
- 230000005684 electric field Effects 0.000 abstract description 9
- 238000000605 extraction Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 230000002950 deficient Effects 0.000 description 4
- 238000000059 patterning Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000001514 detection method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C17/00—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
- G11C17/14—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
- G11C17/16—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM using electrically-fusible links
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C17/00—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
- G11C17/14—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
- G11C17/18—Auxiliary circuits, e.g. for writing into memory
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5252—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to an antifuse element and a semiconductor device including the same, and, more particularly relates to an antifuse element that can be changed from an electrically isolated state to an electrically conductive state by dielectric breakdown and a semiconductor device including the same.
- fuse elements are utilized to store the defective addresses. Laser beams are irradiated to the fuse elements so as to disconnect them irreversibly, so that the defective addresses are stored.
- the usual fuse elements can store information in a nonvolatile manner by changed from the conductive state to the isolated state.
- antifuse elements have attracted attention in recent years (see U.S. Pat. Nos. 6,902,958 and 6,700,176, and U.S. Patent Application Publication No. 2005/0258482).
- the antifuse elements store information, as opposed to the usual fuse elements, by changed from the isolated state to the conductive state.
- the configuration of the antifuse elements is almost the same as that of depletion MOS transistors.
- the antifuse element has the same configuration as the depletion MOS transistor, its occupied area is smaller than the usual fuse element and the passivation film is not broken by the laser irradiation.
- the antifuse element has a problem of a large variation in resistance in the conductive state. Reasons why the resistance is varied in the conductive state are explained below.
- FIG. 11 is a schematic diagram of a configuration of a conventional antifuse element.
- a generally used antifuse element includes a gate electrode 12 , a source region 14 , and a drain region 16 .
- the source region 14 and the drain region 16 are shorted by the wirings.
- the gate electrode 12 is isolated from a channel region 20 by a gate insulating film 18 .
- the gate electrode 12 is thus isolated from the source region 14 and the drain region 16 .
- a breakdown region 18 a is formed in the gate insulating film 18 by applying a high voltage to the gate electrode 12 , the gate electrode 12 , the source region 14 , and the drain region 16 are short-circuited via the depletion channel region 20 .
- FIG. 12 is an equivalent circuit diagram of the antifuse element in the breakdown state.
- a resistance component Rg for the gate electrode 12 and the breakdown region 18 a is connected to a parallel circuit of a channel resistance component Rs on the source region 14 side and a channel resistance component Rd on the drain region 16 side between the terminals D and E.
- the resistance components Rs and Rd vary depending on the position of the breakdown region 18 a formed.
- the position of the breakdown region 18 a formed depends on a predetermined probability distribution.
- the breakdown region 18 a can be formed in the vicinity of the source region 14 or the drain region 16 , or can be formed at the substantial intermediate position between the source region 14 and the drain region 16 .
- the source region 14 and the drain region 16 are short circuited by the depletion channel region 20 and by the upper wiring.
- voltage is applied to the gate electrode 12 , substantially uniform electric field is applied to the gate insulating film 18 . Therefore, if the thickness and quality of the gate insulating film 18 are uniform, breakdown can occur equally at any part of the film. It is thus impossible to predict the forming position of the breakdown region 18 a.
- the breakdown region 18 a When the breakdown region 18 a is formed in the vicinity of the source region 14 or the drain region 16 , one of the resistance components Rs and Rd is reduced significantly. The resistance between the terminals D and E is thus relatively small. When the breakdown region 18 a is formed at the substantial intermediate position between the source region 14 and the drain region 16 , the resistance components Rs and Rd are increased, resulting in relatively large resistance between the terminals D and E.
- Rde Rg+Rs ⁇ Rd /( Rs+Rd ) ⁇ Rg
- a normal sheet resistance is a hundred and several tens ⁇ / ⁇ on a gate resistance layer and a few K ⁇ / ⁇ to a several hundred M ⁇ / ⁇ on a depletion channel resistive layer.
- the resistance Rde depends substantially on the depletion channel resistive layer.
- the forming position of the breakdown region 18 a is unpredictable.
- the resistance between the terminals D and E is inevitably varied greatly.
- Such a variation makes it difficult for thresholds to be set when it is determined whether the breakdown region 18 a is formed. Sometimes that may cause wrong determination.
- the resistance between the terminals D and E may be relatively large even after breakdown.
- the detection sensitivity needs to be set high to some extent. The time required for determination is extended, which prevents high speed operation of semiconductor devices.
- the present invention seeks to solve one or more of the above problems, or to improve upon those problems at least in part.
- a semiconductor device having an antifuse element, the antifuse element comprising: an upper electrode; a lower electrode; an insulating film located between the upper electrode and the lower electrode; an extraction electrode located adjacent to the lower electrode; and an element isolation region provided at an opposite side of the extraction electrode as seen from the lower electrode without intervention of another electrode to which a same potential applied to the extraction electrode is applied, wherein the upper electrode and the extraction electrode can be electrically connected via the lower electrode by forming a breakdown region in the insulating film.
- a part of the upper electrode is formed on the element isolation region. It is preferable that the predetermined end of the upper electrode substantially coincides with a boundary between the lower electrode and the extraction electrode as seen from a planar view and is formed in a non-linear configuration.
- the non-linear configuration includes any configurations that realize longer distance of a unit interval than a linear distance including a curved configuration and a zigzag configuration. Configurations that realize the distance of the unit interval longer than the linear distance by 50% or more are effectively desirable. According to the present invention, the longer distance of the unit interval is preferable. That is, it is preferable that the predetermined end of the upper electrode is extended. The zigzag configuration is thus preferably used.
- a semiconductor device preferably includes the antifuse element, a write circuit for causing breakdown of the insulating film by applying a high voltage to the upper electrode, and a readout circuit for detecting resistance between the upper electrode and the extraction electrode.
- the electric field applied to the insulating film is not uniform and the intensity of the electric field becomes higher when approaching closer to the extraction electrode. Breakdown is thus likely to occur at parts closer to the extraction electrode, and therefore variation in resistance after breakdown is suppressed and the resistance after breakdown can be reduced.
- the antifuse element when determining whether the antifuse element is subjected to breakdown, the time required for the determination is reduced without wrong determination.
- the antifuse element is applied to circuits requiring high speed operations.
- FIG. 1A shows a schematic plan view of an antifuse element according to a first embodiment of the present invention
- FIG. 1B shows a schematic cross-sectional view along the line A-A in FIG. 1A ;
- FIG. 2 is a circuit diagram showing a state that a write circuit and read circuit are connected to the antifuse element shown in FIGS. 1A and 1B ;
- FIG. 3A shows a schematic cross-sectional view of the antifuse element in the breakdown state
- FIG. 3B is an equivalent circuit diagram of FIG. 3A ;
- FIG. 4A shows a schematic plan view of an antifuse element according to a modified embodiment of the present invention
- FIG. 4B shows a schematic cross-sectional view along the line A-A in FIG. 4A ;
- FIG. 5 is a schematic plan view of an example that a plurality of the antifuse elements are arranged in an array
- FIG. 6A shows a schematic plan view of an antifuse element according to a second embodiment of the present invention.
- FIG. 6B shows a schematic cross-sectional view along the line B-B in FIG. 6A ;
- FIG. 7A shows a schematic plan view of an antifuse element according to a third embodiment of the present invention.
- FIG. 7B shows a schematic cross-sectional view along the line C-C in FIG. 7A ;
- FIG. 8A shows a schematic plan view of an antifuse element according to a fourth embodiment of the present invention.
- FIG. 8B shows a schematic cross-sectional view along the line F-F in FIG. 8A ;
- FIG. 9 shows a schematic plan view of an antifuse element according to a fifth embodiment of the present invention.
- FIGS. 10A to 10D are variations of the configuration of the gate electrode
- FIG. 11 is a schematic diagram of a configuration of a conventional antifuse element.
- FIG. 12 is an equivalent circuit diagram of the antifuse element shown in FIG. 11 in the breakdown state.
- FIGS. 1A and 1B show a configuration of an antifuse element 100 according to a first embodiment of the present invention, where FIG. 1A is a schematic plan view, and FIG. 1B is a schematic cross-sectional view along the line A-A in FIG. 1A . A part of components including upper wirings is omitted in FIG. 1A for clarity of illustration.
- the antifuse element 100 of the first embodiment has, as conventional antifuse elements, a similar configuration to that of a depletion MOS transistor, it is different from the conventional antifuse elements in that one of a source region and a drain region is removed. Detailed explanations are given below.
- the antifuse element 100 includes a gate electrode 110 as an upper electrode, a depletion channel region 120 as a lower electrode, a gate insulating film 130 located between the gate electrode 110 and the channel region 120 , and a diffusion layer region 122 as an extraction electrode.
- a gate electrode 110 as an upper electrode
- a depletion channel region 120 as a lower electrode
- a gate insulating film 130 located between the gate electrode 110 and the channel region 120
- a diffusion layer region 122 as an extraction electrode.
- the end 111 of the gate electrode 110 on the diffusion layer region 122 side coincides with a boundary between the channel region 120 and the diffusion layer region 122 as can be seen from a planar view.
- Such a configuration is obtained by implanting ions in an active region 102 using the gate electrode 110 as a mask.
- other ends 112 and 113 of the gate electrode 110 coincide substantially with the periphery of the active region 102 .
- channel region 120 and the diffusion layer region 122 are provided in the active region 102 . Unlike normal antifuse elements, paired two diffusion layer regions do not exist. That is, one of the source region and drain region is removed.
- the active region 102 is surrounded by an element isolation region 104 which is surrounded by a contact region 106 .
- the contact region 106 is surrounded by an element isolation region 108 .
- the element isolation region 104 is provided within a P-well region 103 so as to be separated surely from other elements (not shown) formed in an N-type substrate 101 .
- Potential is supplied from the ring-shaped contact region 106 via an upper wiring 140 and a contact 150 to the P-well region 103 .
- Potential is supplied to the gate electrode 110 via an upper wiring 161 and a contact 162 .
- the upper wiring 161 is connected via a contact 151 to another upper wiring 141 .
- Potential is supplied to the diffusion layer region 122 via an upper wiring 142 and a contact 152 .
- the contact 162 connecting the gate electrode 110 to the upper wiring 161 is placed immediately above the channel region 120 .
- a gate electrode includes a contact region extended on an element isolation region. A contact is usually formed on the contact region. If the contact is formed immediately above the channel region 120 , transistor characteristics may be changed by stresses generated at the time of forming the contact. The function of the antifuse element may not be affected greatly by the changes in characteristics.
- the contact 162 is thus placed immediately above the channel region 120 in the first embodiment.
- FIG. 2 is a circuit diagram showing a state that a write circuit and read circuit are connected to the antifuse element 100 according to the first embodiment.
- a write circuit 180 is configured by a switch connected between the upper wiring 141 which leads to the gate electrode 110 and a write voltage Vpp.
- a read circuit 190 is configured by a switch 191 connected between the upper wiring 141 and a read voltage Vdd and a comparator 192 connected to the upper wiring 142 which leads to the diffusion layer region 122 .
- the gate electrode 110 is isolated from the channel region 120 by the gate insulating film 130 .
- the resistance between the upper wirings 141 and 142 is thus substantially infinity. Current does not flow between the upper wirings 141 and 142 . Even if the switch 191 shown in FIG. 2 is turned on, the potential of the upper wiring 142 changes little. In such a state, outputs from the comparator 192 are at a low level. It is detected that the antifuse element 100 is not subjected to breakdown.
- the write circuit 180 When the write circuit 180 is turned on, a high voltage is applied to the gate electrode 110 so that the gate insulating film 130 is subjected to dielectric breakdown.
- the gate electrode 110 is thus connected to the channel region 120 . Because the channel region 120 is of the depletion type, the gate electrode 110 is electrically connected to the diffusion layer region 122 via the channel region 120 when the gate insulating film 130 is subjected to breakdown. The resistance between the upper wirings 141 and 142 is reduced.
- the write circuit 180 When the write circuit 180 is turned on to apply high voltage between the gate electrode 110 and the channel region 120 , the electric field applied to the gate insulating film 130 becomes higher when approaching closer to the diffusion layer region 122 .
- two diffusion layer regions source region and drain region
- only one diffusion layer region exists on one side (on the left side in FIG. 1 ).
- a breakdown region is likely to be formed at parts of the gate insulating film 130 closer to the diffusion layer region 122 . For example, when the breakdown region is formed in the vicinity of the end 111 of the gate electrode 110 , the distance of the current path through the channel region 120 is substantially zero.
- FIGS. 3A and 3B show the antifuse element 100 in the breakdown state, where FIG. 3A is a schematic cross-sectional view, and FIG. 3B is an equivalent circuit diagram.
- a breakdown region 130 a is formed in the vicinity of the diffusion layer region 122 .
- the resistance Rde between the upper wirings 141 and 142 is defined, as shown in FIG. 3B , as the sum of the resistance component Rg for the gate electrode 110 and the breakdown region 130 a and the channel resistance component Rs. Because the breakdown region 130 a is formed in the vicinity of the end 111 of the gate electrode 110 , the channel resistance component Rs becomes much smaller than conventional cases.
- one of the source region and drain region is removed. Therefore, the electric field applied between the gate electrode 110 and the channel region 120 during breakdown is biased, and breakdown is likely to occur at the end 111 . As a result, a smaller variation in resistance after breakdown can be realized. A threshold Vref inputted to the comparator 192 is easily set and wrong determination is thus avoided. Reduced resistance after breakdown allows for determination in a short time.
- the source region or drain region is removed, the area occupied by the antifuse element 100 is reduced. If breakdown occurs at the removed side (on the right side in FIG. 1 ), the resistance after breakdown is increased. While breakdown hardly occurs at the removed side, as described above, the electric field applied to the gate insulating film 130 becomes higher when approaching closer to the diffusion layer region 122 (the electric field becomes lower when coming away from the diffusion layer region 122 ).
- either the source region or the drain region does not need to be removed.
- FIG. 4B which is a schematic cross-sectional view
- another unused diffusion layer region 124 can be provided on a side opposite to the diffusion layer region 122 , as seen from the gate electrode 110 . Even if the diffusion layer region 124 is provided, it does not need to be connected to the upper wirings, and therefore the size of the diffusion layer region 124 does not need to be so large that contacts can be formed therein.
- the element isolation region 104 exists at the side opposite to the side of the diffusion layer region 122 as seen from the of the channel region 120 , without another diffusion layer region to which the same potential as one applied to the diffusion layer region 122 interposed between the channel region 120 and the element isolation region 104 , the same effects as those of the antifuse element 100 shown in FIG. 1 can be obtained.
- the contact 162 connecting the gate electrode 110 to the upper wiring 161 is placed immediately above the channel region 120 in the first embodiment.
- the contact region does not need to be formed separately, resulting in even reduced occupied area.
- FIG. 5 is a schematic plan view of an example that a plurality of the antifuse elements 100 are arranged in an array.
- the ring-shaped contact region 106 does not need to be provided for each of the antifuse elements.
- the plurality of the antifuse elements 100 are surrounded by the single contact region 106 .
- the antifuse elements 100 are separated from each other by the element isolation region from a planar point of view, such separation is sufficient for the antifuse elements 100 .
- the total occupied area is reduced as compared to the case of providing the contact region 106 for each of the antifuse elements 100 .
- the antifuse element is a two-terminal element unlike conventional antifuse elements which are three-terminal elements. As shown in FIG. 5 , an upper wiring 171 extending to the right side is connected to the gate electrode 110 , while an upper wiring 172 extending to the left side to the diffusion layer region 122 , resulting in a simplified layout.
- FIGS. 6A and 6B show a configuration of an antifuse element 200 according to a second embodiment of the present invention, where FIG. 6A is a schematic plan view, and FIG. 6B is a schematic cross-sectional view along the line B-B shown in FIG. 6A . A part of components including upper wirings is omitted in FIG. 6A for clarity of illustration.
- the length L of the channel region 120 is reduced greatly and the end 112 of the gate electrode 110 is placed above the element isolation region 104 .
- the anifuse element 200 is the same as the antifuse element 100 shown in FIG. 1 in other respects, like reference numerals are denoted to like components and explanations thereof will be omitted.
- the part of the gate electrode 110 placed on the element isolation region 104 is not necessary. If the part is removed, however, the gate electrode 110 becomes so thin that it may be peeled away during patterning and the contact 162 is difficult to be formed. As shown in FIGS. 6A and 6B , it is thus preferable to form the gate electrode 110 above the element isolation region 104 .
- FIGS. 7A and 7B show a configuration of an antifuse element 300 according to a third embodiment of the present invention, where FIG. 7A is a schematic plan view, and FIG. 7B is a schematic cross-sectional view along the line C-C shown in FIG. 7A . A part of components including upper wirings is omitted in FIG. 7A for clarity of illustration.
- an end 111 of the gate electrode 110 is formed in a zigzag configuration in plan view. Because the anifuse element 300 is the same as the antifuse element 100 shown in FIG. 1 in other respects, like reference numerals are denoted to like components and explanations thereof will be omitted.
- the end 111 of the gate electrode 110 is formed in a zigzag configuration, it is longer than the linear one. Breakdown is thus likely to occur at the zigzag-shaped end. When the end is subjected to breakdown, the distance of the current path through the channel region 120 becomes substantially zero.
- FIGS. 8A and 8B show a configuration of main parts of an antifuse element 400 according to a fourth embodiment of the present invention, where FIG. 8A is a schematic plan view and FIG. 8B is a schematic cross-sectional view along the line F-F shown in FIG. 8A . Elements including contacts are omitted in the drawings.
- a gate electrode 410 is formed in a U-shaped configuration. Parts of a first part 411 and a second part 412 are placed on the active region 102 . Other part of the gate electrode 410 is placed on the element isolation region 108 .
- the depletion channel region 120 is formed at the part of the active region 102 covered by the gate electrode 410 and the gate insulating film 130 .
- the diffusion layer region 122 is formed at the other part of the active region 102 .
- the first part 411 and the second part 412 of the gate electrode 410 are positioned along the X direction. Accordingly, even if the relative position with respect to the active region 102 is slightly shifted in the X direction during patterning of the gate electrode 410 , at least one of the first and second parts 411 and 412 is formed so as to cover the active region 102 . That is, even if a channel length L is set to be extremely short, overlapping of the gate electrode 410 on the active region 102 is surely maintained. In the fourth embodiment, because the channel length L can be set to be extremely short, the resistance of the channel region 120 can be kept extremely low.
- FIG. 9 shows a configuration of main parts of an antifuse element 500 according to a fifth embodiment of the present invention. Because schematic cross-sectional views along the lines G 1 -G 1 and G 2 -G 2 shown in FIG. 9 are the same as FIG. 8B , they will be omitted.
- a gate electrode 510 is formed in an O-shaped configuration. Parts of a first part 511 to a fourth part 514 are placed on the active region 102 . The other part of the gate electrode 510 is positioned on the element isolation region 108 .
- the depletion channel region 120 is formed at the part of the active region 102 covered by the gate electrode 510 and gate insulating film 130 (see FIG. 8B ).
- the diffusion layer region 122 is formed at the other part of the active region 102 .
- the first part 511 and the second part 512 of the gate electrode 510 are positioned along the X direction. Meanwhile, the third part 513 and the fourth part 514 of the gate electrode 510 are positioned along the Y direction. Therefore, even if the relative position with respect to the active region 102 is slightly shifted during patterning of the gate electrode 510 , at least one of the first to fourth parts 511 to 514 is formed so as to cover the active region 102 . Even if the channel length L is set to be extremely short, overlapping of the gate electrode 510 on the active region 102 is surely maintained. Like in the fourth embodiment, because the channel length L can be set to be extremely short, the resistance of the channel region 120 can be kept extremely low.
- the method for extending the end of the gate electrode is not limited to such a configuration and any non-linear configurations will suffice. Considering that as the end of the gate electrode becomes longer, breakdown is likely to occur in the vicinity of the end, configurations that realize an effectively long distance of the unit interval like the zigzag configuration are preferably used.
- FIGS. 10A to 10D Variations of the configuration of the gate electrode 110 whose end is formed in a non-linear configuration are shown in FIGS. 10A to 10D .
- such variations all correspond to “the zigzag configuration”.
- the planar configuration of the gate electrode does not coincide perfectly with the pattern on a reticle and patterns with some rounded off corners are provided. Such patterns with rounded off corners are included in the zigzag configuration.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Read Only Memory (AREA)
Abstract
An element isolation region exists at a side opposite to a diffusion layer region as seen from a channel region, without another electrode to which the same potential as one applied to the diffusion layer region is applied interposed between the channel region and the element isolation region. The electric field applied to the gate insulating film is not uniform and the magnitude of the electric field is increased when approaching closer to the diffusion layer region. Therefore, breakdown is likely to occur at parts closer to the diffusion layer region.
Description
- This is a continuation application of U.S. application Ser. No. 12/196,325 filed Aug. 22, 2008 which claims priority from Japanese Patent Application No. 2007-217765 filed Aug. 24, 2007, the disclosure of which is incorporated herein in its entirety by reference.
- 1. Field of the Invention
- The present invention relates to an antifuse element and a semiconductor device including the same, and, more particularly relates to an antifuse element that can be changed from an electrically isolated state to an electrically conductive state by dielectric breakdown and a semiconductor device including the same.
- 2. Description of the Related Art
- In semiconductor devices including a DRAM (Dynamic Random Access Memory), defective cells that do not operate properly are replaced with redundancy cells to relieve defective addresses. Usually, fuse elements are utilized to store the defective addresses. Laser beams are irradiated to the fuse elements so as to disconnect them irreversibly, so that the defective addresses are stored. The usual fuse elements can store information in a nonvolatile manner by changed from the conductive state to the isolated state.
- Meanwhile, antifuse elements have attracted attention in recent years (see U.S. Pat. Nos. 6,902,958 and 6,700,176, and U.S. Patent Application Publication No. 2005/0258482). The antifuse elements store information, as opposed to the usual fuse elements, by changed from the isolated state to the conductive state. The configuration of the antifuse elements is almost the same as that of depletion MOS transistors. When the gate insulating film is subjected to breakdown by a high voltage applied between the gate electrode and the electrode common to the source and drain, the antifuse element is changed from the isolated state to the conductive state.
- Because the antifuse element has the same configuration as the depletion MOS transistor, its occupied area is smaller than the usual fuse element and the passivation film is not broken by the laser irradiation.
- However, the antifuse element has a problem of a large variation in resistance in the conductive state. Reasons why the resistance is varied in the conductive state are explained below.
-
FIG. 11 is a schematic diagram of a configuration of a conventional antifuse element. - As shown in
FIG. 11 , a generally used antifuse element includes agate electrode 12, asource region 14, and adrain region 16. Thesource region 14 and thedrain region 16 are shorted by the wirings. In the initial state, thegate electrode 12 is isolated from achannel region 20 by a gateinsulating film 18. Thegate electrode 12 is thus isolated from thesource region 14 and thedrain region 16. When abreakdown region 18 a is formed in thegate insulating film 18 by applying a high voltage to thegate electrode 12, thegate electrode 12, thesource region 14, and thedrain region 16 are short-circuited via thedepletion channel region 20. - Thus, by detecting whether current flows between a terminal D connected to the
gate electrode 12 and a terminal E connected to thesource region 14 and thedrain region 16, whether thebreakdown region 18 a is formed in thegate insulating film 18 is determined. -
FIG. 12 is an equivalent circuit diagram of the antifuse element in the breakdown state. - As shown in
FIG. 12 , if the antifuse element is subjected to breakdown, a resistance component Rg for thegate electrode 12 and thebreakdown region 18 a is connected to a parallel circuit of a channel resistance component Rs on thesource region 14 side and a channel resistance component Rd on thedrain region 16 side between the terminals D and E. The resistance components Rs and Rd vary depending on the position of thebreakdown region 18 a formed. The position of thebreakdown region 18 a formed depends on a predetermined probability distribution. Thebreakdown region 18 a can be formed in the vicinity of thesource region 14 or thedrain region 16, or can be formed at the substantial intermediate position between thesource region 14 and thedrain region 16. - That is, the
source region 14 and thedrain region 16 are short circuited by thedepletion channel region 20 and by the upper wiring. When voltage is applied to thegate electrode 12, substantially uniform electric field is applied to thegate insulating film 18. Therefore, if the thickness and quality of thegate insulating film 18 are uniform, breakdown can occur equally at any part of the film. It is thus impossible to predict the forming position of thebreakdown region 18 a. - When the
breakdown region 18 a is formed in the vicinity of thesource region 14 or thedrain region 16, one of the resistance components Rs and Rd is reduced significantly. The resistance between the terminals D and E is thus relatively small. When thebreakdown region 18 a is formed at the substantial intermediate position between thesource region 14 and thedrain region 16, the resistance components Rs and Rd are increased, resulting in relatively large resistance between the terminals D and E. - When Rs=Rd, that is, when the
breakdown region 18 a is formed at the intermediate position, the resistance Rde between the terminals D and E is given by the following formula. -
Rde=Rg+Rs·Rd/(Rs+Rd)=Rg+Rd/2 - In contrast, when Rs>>Rd, that is, when the
breakdown region 18 a is formed at either of the ends (e.g., in the vicinity of the drain region 16), Rd≈0. The resistance Rde between the terminals D and E is given by the following formula. -
Rde=Rg+Rs·Rd/(Rs+Rd)≈Rg - A normal sheet resistance is a hundred and several tens Ω/□ on a gate resistance layer and a few KΩ/□ to a several hundred MΩ/□ on a depletion channel resistive layer. The resistance Rde depends substantially on the depletion channel resistive layer.
- Even if the antifuse element is subjected to breakdown in the substantially same voltage conditions, the forming position of the
breakdown region 18 a is unpredictable. As a result, the resistance between the terminals D and E is inevitably varied greatly. Such a variation makes it difficult for thresholds to be set when it is determined whether thebreakdown region 18 a is formed. Sometimes that may cause wrong determination. The resistance between the terminals D and E may be relatively large even after breakdown. The detection sensitivity needs to be set high to some extent. The time required for determination is extended, which prevents high speed operation of semiconductor devices. - The present invention seeks to solve one or more of the above problems, or to improve upon those problems at least in part.
- In one embodiment, there is provided a semiconductor device having an antifuse element, the antifuse element comprising: an upper electrode; a lower electrode; an insulating film located between the upper electrode and the lower electrode; an extraction electrode located adjacent to the lower electrode; and an element isolation region provided at an opposite side of the extraction electrode as seen from the lower electrode without intervention of another electrode to which a same potential applied to the extraction electrode is applied, wherein the upper electrode and the extraction electrode can be electrically connected via the lower electrode by forming a breakdown region in the insulating film.
- It is preferable that a part of the upper electrode is formed on the element isolation region. It is preferable that the predetermined end of the upper electrode substantially coincides with a boundary between the lower electrode and the extraction electrode as seen from a planar view and is formed in a non-linear configuration.
- “The non-linear configuration” includes any configurations that realize longer distance of a unit interval than a linear distance including a curved configuration and a zigzag configuration. Configurations that realize the distance of the unit interval longer than the linear distance by 50% or more are effectively desirable. According to the present invention, the longer distance of the unit interval is preferable. That is, it is preferable that the predetermined end of the upper electrode is extended. The zigzag configuration is thus preferably used.
- A semiconductor device according to the present invention preferably includes the antifuse element, a write circuit for causing breakdown of the insulating film by applying a high voltage to the upper electrode, and a readout circuit for detecting resistance between the upper electrode and the extraction electrode.
- According to the present invention, the electric field applied to the insulating film is not uniform and the intensity of the electric field becomes higher when approaching closer to the extraction electrode. Breakdown is thus likely to occur at parts closer to the extraction electrode, and therefore variation in resistance after breakdown is suppressed and the resistance after breakdown can be reduced.
- With the antifuse element according to the present invention, when determining whether the antifuse element is subjected to breakdown, the time required for the determination is reduced without wrong determination. The antifuse element is applied to circuits requiring high speed operations.
- The above and other objects, features and advantages of this invention will become more apparent by reference to the following detailed description of the invention taken in conjunction with the accompanying drawings, wherein:
-
FIG. 1A shows a schematic plan view of an antifuse element according to a first embodiment of the present invention; -
FIG. 1B shows a schematic cross-sectional view along the line A-A inFIG. 1A ; -
FIG. 2 is a circuit diagram showing a state that a write circuit and read circuit are connected to the antifuse element shown inFIGS. 1A and 1B ; -
FIG. 3A shows a schematic cross-sectional view of the antifuse element in the breakdown state; -
FIG. 3B is an equivalent circuit diagram ofFIG. 3A ; -
FIG. 4A shows a schematic plan view of an antifuse element according to a modified embodiment of the present invention; -
FIG. 4B shows a schematic cross-sectional view along the line A-A inFIG. 4A ; -
FIG. 5 is a schematic plan view of an example that a plurality of the antifuse elements are arranged in an array; -
FIG. 6A shows a schematic plan view of an antifuse element according to a second embodiment of the present invention; -
FIG. 6B shows a schematic cross-sectional view along the line B-B inFIG. 6A ; -
FIG. 7A shows a schematic plan view of an antifuse element according to a third embodiment of the present invention; -
FIG. 7B shows a schematic cross-sectional view along the line C-C inFIG. 7A ; -
FIG. 8A shows a schematic plan view of an antifuse element according to a fourth embodiment of the present invention; -
FIG. 8B shows a schematic cross-sectional view along the line F-F inFIG. 8A ; -
FIG. 9 shows a schematic plan view of an antifuse element according to a fifth embodiment of the present invention; -
FIGS. 10A to 10D are variations of the configuration of the gate electrode; -
FIG. 11 is a schematic diagram of a configuration of a conventional antifuse element; and -
FIG. 12 is an equivalent circuit diagram of the antifuse element shown inFIG. 11 in the breakdown state. - Preferred embodiments of the present invention will now be explained in detail with reference to the drawings.
-
FIGS. 1A and 1B show a configuration of anantifuse element 100 according to a first embodiment of the present invention, whereFIG. 1A is a schematic plan view, andFIG. 1B is a schematic cross-sectional view along the line A-A inFIG. 1A . A part of components including upper wirings is omitted inFIG. 1A for clarity of illustration. - As shown in
FIGS. 1A and 1B , while theantifuse element 100 of the first embodiment has, as conventional antifuse elements, a similar configuration to that of a depletion MOS transistor, it is different from the conventional antifuse elements in that one of a source region and a drain region is removed. Detailed explanations are given below. - The
antifuse element 100 according to the first embodiment includes agate electrode 110 as an upper electrode, adepletion channel region 120 as a lower electrode, agate insulating film 130 located between thegate electrode 110 and thechannel region 120, and adiffusion layer region 122 as an extraction electrode. In spite of thechannel region 120 forming a PN junction with thediffusion layer region 122, they are in the conductive state because thechannel region 120 is of the depletion type. - As shown in
FIG. 1A , theend 111 of thegate electrode 110 on thediffusion layer region 122 side coincides with a boundary between thechannel region 120 and thediffusion layer region 122 as can be seen from a planar view. Such a configuration is obtained by implanting ions in anactive region 102 using thegate electrode 110 as a mask. Although not particularly restricted, other ends 112 and 113 of thegate electrode 110 coincide substantially with the periphery of theactive region 102. - Only the
channel region 120 and thediffusion layer region 122 are provided in theactive region 102. Unlike normal antifuse elements, paired two diffusion layer regions do not exist. That is, one of the source region and drain region is removed. - As seen from a planar view, the
active region 102 is surrounded by anelement isolation region 104 which is surrounded by acontact region 106. Thecontact region 106 is surrounded by anelement isolation region 108. As shown inFIG. 1B , theelement isolation region 104 is provided within a P-well region 103 so as to be separated surely from other elements (not shown) formed in an N-type substrate 101. Potential is supplied from the ring-shapedcontact region 106 via anupper wiring 140 and acontact 150 to the P-well region 103. - Potential is supplied to the
gate electrode 110 via anupper wiring 161 and acontact 162. Theupper wiring 161 is connected via acontact 151 to anotherupper wiring 141. Potential is supplied to thediffusion layer region 122 via anupper wiring 142 and acontact 152. - The
contact 162 connecting thegate electrode 110 to theupper wiring 161 is placed immediately above thechannel region 120. According to usual MOS transistors, a gate electrode includes a contact region extended on an element isolation region. A contact is usually formed on the contact region. If the contact is formed immediately above thechannel region 120, transistor characteristics may be changed by stresses generated at the time of forming the contact. The function of the antifuse element may not be affected greatly by the changes in characteristics. Thecontact 162 is thus placed immediately above thechannel region 120 in the first embodiment. -
FIG. 2 is a circuit diagram showing a state that a write circuit and read circuit are connected to theantifuse element 100 according to the first embodiment. - As shown in
FIG. 2 , awrite circuit 180 is configured by a switch connected between theupper wiring 141 which leads to thegate electrode 110 and a write voltage Vpp. Aread circuit 190 is configured by aswitch 191 connected between theupper wiring 141 and a read voltage Vdd and acomparator 192 connected to theupper wiring 142 which leads to thediffusion layer region 122. - In the initial state of the
antifuse element 100, thegate electrode 110 is isolated from thechannel region 120 by thegate insulating film 130. The resistance between theupper wirings upper wirings switch 191 shown inFIG. 2 is turned on, the potential of theupper wiring 142 changes little. In such a state, outputs from thecomparator 192 are at a low level. It is detected that theantifuse element 100 is not subjected to breakdown. - When the
write circuit 180 is turned on, a high voltage is applied to thegate electrode 110 so that thegate insulating film 130 is subjected to dielectric breakdown. Thegate electrode 110 is thus connected to thechannel region 120. Because thechannel region 120 is of the depletion type, thegate electrode 110 is electrically connected to thediffusion layer region 122 via thechannel region 120 when thegate insulating film 130 is subjected to breakdown. The resistance between theupper wirings - When the
switch 191 shown inFIG. 2 is turned on, the potential of theupper wiring 142 is increased and outputs from thecomparator 192 are at a high level. It is detected that theantifuse element 100 is subjected to breakdown. - When the
write circuit 180 is turned on to apply high voltage between thegate electrode 110 and thechannel region 120, the electric field applied to thegate insulating film 130 becomes higher when approaching closer to thediffusion layer region 122. This is because, unlike popular antifuse elements, two diffusion layer regions (source region and drain region) do not exist on the sides of the channel region. Instead, only one diffusion layer region exists on one side (on the left side inFIG. 1 ). As a result, a breakdown region is likely to be formed at parts of thegate insulating film 130 closer to thediffusion layer region 122. For example, when the breakdown region is formed in the vicinity of theend 111 of thegate electrode 110, the distance of the current path through thechannel region 120 is substantially zero. -
FIGS. 3A and 3B show theantifuse element 100 in the breakdown state, whereFIG. 3A is a schematic cross-sectional view, andFIG. 3B is an equivalent circuit diagram. - As shown in
FIG. 3A , when a high voltage is applied to thegate electrode 110, abreakdown region 130 a is formed in the vicinity of thediffusion layer region 122. The resistance Rde between theupper wirings FIG. 3B , as the sum of the resistance component Rg for thegate electrode 110 and thebreakdown region 130 a and the channel resistance component Rs. Because thebreakdown region 130 a is formed in the vicinity of theend 111 of thegate electrode 110, the channel resistance component Rs becomes much smaller than conventional cases. - According to the
antifuse element 100 of the present embodiment, one of the source region and drain region is removed. Therefore, the electric field applied between thegate electrode 110 and thechannel region 120 during breakdown is biased, and breakdown is likely to occur at theend 111. As a result, a smaller variation in resistance after breakdown can be realized. A threshold Vref inputted to thecomparator 192 is easily set and wrong determination is thus avoided. Reduced resistance after breakdown allows for determination in a short time. - Further, because the source region or drain region is removed, the area occupied by the
antifuse element 100 is reduced. If breakdown occurs at the removed side (on the right side inFIG. 1 ), the resistance after breakdown is increased. While breakdown hardly occurs at the removed side, as described above, the electric field applied to thegate insulating film 130 becomes higher when approaching closer to the diffusion layer region 122 (the electric field becomes lower when coming away from the diffusion layer region 122). - According to the present invention, however, either the source region or the drain region does not need to be removed. As shown in
FIG. 4B , which is a schematic cross-sectional view, another unuseddiffusion layer region 124 can be provided on a side opposite to thediffusion layer region 122, as seen from thegate electrode 110. Even if thediffusion layer region 124 is provided, it does not need to be connected to the upper wirings, and therefore the size of thediffusion layer region 124 does not need to be so large that contacts can be formed therein. If theelement isolation region 104 exists at the side opposite to the side of thediffusion layer region 122 as seen from the of thechannel region 120, without another diffusion layer region to which the same potential as one applied to thediffusion layer region 122 interposed between thechannel region 120 and theelement isolation region 104, the same effects as those of theantifuse element 100 shown inFIG. 1 can be obtained. - The
contact 162 connecting thegate electrode 110 to theupper wiring 161 is placed immediately above thechannel region 120 in the first embodiment. The contact region does not need to be formed separately, resulting in even reduced occupied area. -
FIG. 5 is a schematic plan view of an example that a plurality of theantifuse elements 100 are arranged in an array. - As shown in
FIG. 5 , when a plurality of theantifuse elements 100 are arranged in an array, the ring-shapedcontact region 106 does not need to be provided for each of the antifuse elements. The plurality of theantifuse elements 100 are surrounded by thesingle contact region 106. Although theantifuse elements 100 are separated from each other by the element isolation region from a planar point of view, such separation is sufficient for theantifuse elements 100. The total occupied area is reduced as compared to the case of providing thecontact region 106 for each of theantifuse elements 100. - The antifuse element is a two-terminal element unlike conventional antifuse elements which are three-terminal elements. As shown in
FIG. 5 , anupper wiring 171 extending to the right side is connected to thegate electrode 110, while anupper wiring 172 extending to the left side to thediffusion layer region 122, resulting in a simplified layout. -
FIGS. 6A and 6B show a configuration of anantifuse element 200 according to a second embodiment of the present invention, whereFIG. 6A is a schematic plan view, andFIG. 6B is a schematic cross-sectional view along the line B-B shown inFIG. 6A . A part of components including upper wirings is omitted inFIG. 6A for clarity of illustration. - According to the
antifuse element 200 according to the second embodiment, the length L of thechannel region 120 is reduced greatly and theend 112 of thegate electrode 110 is placed above theelement isolation region 104. Because theanifuse element 200 is the same as theantifuse element 100 shown inFIG. 1 in other respects, like reference numerals are denoted to like components and explanations thereof will be omitted. - Because most part of the
gate insulating film 130 which does not expect breakdown is placed on theelement isolation region 104 in the second embodiment, breakdown does not occur at this part. That is, breakdown is much likely to occur at theend 111. Even if breakdown occurs not at the ends but at other parts, the resistance of thechannel region 120 is reduced sufficiently because of its reduced length. - Accordingly, variations in resistance after breakdown are further suppressed and the resistance after breakdown is further reduced. Further, because the
active region 102 is reduced, the area theantifuse element 200 occupies is reduced correspondingly. - Normally, the part of the
gate electrode 110 placed on theelement isolation region 104 is not necessary. If the part is removed, however, thegate electrode 110 becomes so thin that it may be peeled away during patterning and thecontact 162 is difficult to be formed. As shown inFIGS. 6A and 6B , it is thus preferable to form thegate electrode 110 above theelement isolation region 104. -
FIGS. 7A and 7B show a configuration of anantifuse element 300 according to a third embodiment of the present invention, whereFIG. 7A is a schematic plan view, andFIG. 7B is a schematic cross-sectional view along the line C-C shown inFIG. 7A . A part of components including upper wirings is omitted inFIG. 7A for clarity of illustration. - According to the
antifuse element 300 of the third embodiment, anend 111 of thegate electrode 110 is formed in a zigzag configuration in plan view. Because theanifuse element 300 is the same as theantifuse element 100 shown inFIG. 1 in other respects, like reference numerals are denoted to like components and explanations thereof will be omitted. - According to the researches of the present inventor, it has been found that breakdown is likely to occur at the ends of the gate insulating film as compared to the central part. This is because the gate insulating film is not perfectly homogenous, but inhomogeneous to some extent and breakdown thus occurs at parts with the lowest withstand voltage. The parts with low withstand voltage tend to be generated at the ends of the gate insulating film subjected to stresses during many manufacturing processes. This is considered to be the reason why breakdown is likely to occur at the ends.
- According to the
antifuse element 300 of the present embodiment, because theend 111 of thegate electrode 110 is formed in a zigzag configuration, it is longer than the linear one. Breakdown is thus likely to occur at the zigzag-shaped end. When the end is subjected to breakdown, the distance of the current path through thechannel region 120 becomes substantially zero. - Therefore, according to the present embodiment, variation in resistance after breakdown is further suppressed and the resistance after breakdown is further reduced.
-
FIGS. 8A and 8B show a configuration of main parts of anantifuse element 400 according to a fourth embodiment of the present invention, whereFIG. 8A is a schematic plan view andFIG. 8B is a schematic cross-sectional view along the line F-F shown inFIG. 8A . Elements including contacts are omitted in the drawings. - According to the
antifuse element 400 shown inFIGS. 8A and 8B , agate electrode 410 is formed in a U-shaped configuration. Parts of afirst part 411 and asecond part 412 are placed on theactive region 102. Other part of thegate electrode 410 is placed on theelement isolation region 108. Thedepletion channel region 120 is formed at the part of theactive region 102 covered by thegate electrode 410 and thegate insulating film 130. Thediffusion layer region 122 is formed at the other part of theactive region 102. - As shown in
FIGS. 8A and 8B , thefirst part 411 and thesecond part 412 of thegate electrode 410 are positioned along the X direction. Accordingly, even if the relative position with respect to theactive region 102 is slightly shifted in the X direction during patterning of thegate electrode 410, at least one of the first andsecond parts active region 102. That is, even if a channel length L is set to be extremely short, overlapping of thegate electrode 410 on theactive region 102 is surely maintained. In the fourth embodiment, because the channel length L can be set to be extremely short, the resistance of thechannel region 120 can be kept extremely low. -
FIG. 9 shows a configuration of main parts of an antifuse element 500 according to a fifth embodiment of the present invention. Because schematic cross-sectional views along the lines G1-G1 and G2-G2 shown inFIG. 9 are the same asFIG. 8B , they will be omitted. - According to the antifuse element 500 shown in
FIG. 9 , agate electrode 510 is formed in an O-shaped configuration. Parts of afirst part 511 to afourth part 514 are placed on theactive region 102. The other part of thegate electrode 510 is positioned on theelement isolation region 108. Thedepletion channel region 120 is formed at the part of theactive region 102 covered by thegate electrode 510 and gate insulating film 130 (seeFIG. 8B ). Thediffusion layer region 122 is formed at the other part of theactive region 102. - As shown in
FIG. 9 , thefirst part 511 and thesecond part 512 of thegate electrode 510 are positioned along the X direction. Meanwhile, thethird part 513 and thefourth part 514 of thegate electrode 510 are positioned along the Y direction. Therefore, even if the relative position with respect to theactive region 102 is slightly shifted during patterning of thegate electrode 510, at least one of the first tofourth parts 511 to 514 is formed so as to cover theactive region 102. Even if the channel length L is set to be extremely short, overlapping of thegate electrode 510 on theactive region 102 is surely maintained. Like in the fourth embodiment, because the channel length L can be set to be extremely short, the resistance of thechannel region 120 can be kept extremely low. - The present invention is in no way limited to the aforementioned embodiments, but rather various modifications are possible within the scope of the invention as recited in the claims, and naturally these modifications are included within the scope of the invention.
- For example, while the
end 111 of thegate electrode 110 is formed in a zigzag configuration in theantifuse element 300 of the third embodiment, the method for extending the end of the gate electrode is not limited to such a configuration and any non-linear configurations will suffice. Considering that as the end of the gate electrode becomes longer, breakdown is likely to occur in the vicinity of the end, configurations that realize an effectively long distance of the unit interval like the zigzag configuration are preferably used. - Variations of the configuration of the
gate electrode 110 whose end is formed in a non-linear configuration are shown inFIGS. 10A to 10D . In the present invention, such variations all correspond to “the zigzag configuration”. The planar configuration of the gate electrode does not coincide perfectly with the pattern on a reticle and patterns with some rounded off corners are provided. Such patterns with rounded off corners are included in the zigzag configuration.
Claims (20)
1. A semiconductor device having an antifuse element, the antifuse element comprising:
a first semiconductor region of a first conductivity type;
a diffusion region of a second conductivity type formed in the first semiconductor region, the diffusion region being electrically connected to a first electrode via a contact electrode, the diffusion region having a predetermined edge of non-linear shaped so as to form a concave portion;
a second semiconductor region of the second conductivity type electrically connected to the diffusion region, the second semiconductor region and the diffusion region being in a conductive state, and the second semiconductor region being in contact with the predetermined edge of the diffusion region;
an insulating film formed on the second semiconductor region; and
a second electrode formed on the insulating film to cover the second semiconductor region,
wherein the antifuse element can be programmed by a dielectric breakdown of the insulating film by applying a voltage between the second semiconductor region via the first electrode and the second electrode.
2. The semiconductor device as claimed in claim 1 , further comprising an element isolation region surrounding the antifuse element.
3. The semiconductor device as claimed in claim 2 , wherein the second electrode is elongated on the element isolation region so that a part of the second electrode covers the element isolation region.
4. The semiconductor device as claimed in claim 2 , wherein the element isolation region includes a predetermined portion closer to the second electrode than the diffusion region, an area between the predetermined portion of the element isolation region and the predetermined edge of the diffusion region is free from another diffusion region coupled to the first electrode independent from the diffusion region.
5. The semiconductor device as claimed in claim 1 , wherein the diffusion region has a substantially rectangular shape, the predetermined edge being one of edges of the rectangular shape.
6. The semiconductor device as claimed in claim 1 , wherein the second semiconductor region is smaller in area than the diffusion region.
7. A semiconductor device having an antifuse element, the antifuse element comprising:
a first semiconductor region of a first conductivity type;
a diffusion region of a second conductivity type formed in the first semiconductor region, the diffusion region being electrically connected to a first electrode via a contact electrode;
a second semiconductor region of the second conductivity type electrically connected to the diffusion region, the diffusion region and the second semiconductor region being arranged in a first direction;
an insulating film formed on the second semiconductor region; and
a second electrode formed on the insulating film, a first width of the second electrode in a second direction different from the first direction being narrower than a second width of the diffusion region between first and second edges thereof that crossing the second direction,
wherein the antifuse element can be programmed by a dielectric breakdown of the insulating film by applying a voltage between the second semiconductor region via the first electrode and the second electrode.
8. The semiconductor device as claimed in claim 7 , further comprising an element isolation region surrounding the antifuse element.
9. The semiconductor device as claimed in claim 8 , wherein the second electrode is elongated on the element isolation region so that a part of the second electrode covers the element isolation region.
10. The semiconductor device as claimed in claim 8 , wherein the element isolation region includes a predetermined portion closer to the second electrode than the diffusion region, an area between the predetermined portion of the element isolation region and the predetermined edge of the diffusion region is free from another diffusion region coupled to the first electrode independent from the diffusion region.
11. The semiconductor device as claimed in claim 7 , wherein the diffusion region has a predetermined edge of non-linear shaped so as to form a concave portion, the second semiconductor region being arranged at the concave portion.
12. The semiconductor device as claimed in claim 11 , wherein the predetermined edge includes first and second portions extending in the first direction, the concave portion being arranged between the first and second portions.
13. The semiconductor device as claimed in claim 7 , wherein the second semiconductor region is smaller in area than the diffusion region.
14. A. semiconductor device having an antifuse element, the antifuse element comprising:
a first semiconductor region of a first conductivity type;
a diffusion region of a second conductivity type formed in the first semiconductor region, the diffusion region being electrically connected to a first electrode via a contact electrode;
a second semiconductor region of the second conductivity type electrically connected to the diffusion region, the second semiconductor being in contact with the diffusion region;
an insulating film formed on the second semiconductor region; and
a second electrode formed on the insulating film, the second electrode having an edge aligned with an edge of the insulating film,
wherein the antifuse element can be programmed by a dielectric breakdown of the insulating film by applying a voltage between the second semiconductor region via the first electrode and the second electrode.
15. The semiconductor device as claimed in claim 14 , further comprising an element isolation region surrounding the antifuse element.
16. The semiconductor device as claimed in claim 15 , wherein the second electrode is elongated on the element isolation region so that a part of the second electrode covers the element isolation region.
17. The semiconductor device as claimed in claim 15 , wherein the element isolation region includes a predetermined portion closer to the second electrode than the diffusion region, an area between the predetermined portion of the element isolation region and the predetermined edge of the diffusion region is free from another diffusion region coupled to the first electrode independent from the diffusion region.
18. The semiconductor device as claimed in claim 14 , wherein the diffusion region has a predetermined edge of non-linear shaped so as to form a concave portion, the second semiconductor region being arranged at the concave portion.
19. The semiconductor device as claimed in claim 18 , wherein the predetermined edge includes first and second portions extending in parallel, the concave portion being arranged between the first and second portions.
20. The semiconductor device as claimed in claim 14 , wherein the second semiconductor region is smaller in area than the diffusion region.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/448,096 US20120199943A1 (en) | 2007-08-24 | 2012-04-16 | Semiconductor device including antifuse element |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007217765A JP2009054662A (en) | 2007-08-24 | 2007-08-24 | Antifuse element and semiconductor device having the same |
JP2007-217765 | 2007-08-24 | ||
US12/196,325 US8179709B2 (en) | 2007-08-24 | 2008-08-22 | Semiconductor device including antifuse element |
US13/448,096 US20120199943A1 (en) | 2007-08-24 | 2012-04-16 | Semiconductor device including antifuse element |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/196,325 Continuation US8179709B2 (en) | 2007-08-24 | 2008-08-22 | Semiconductor device including antifuse element |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120199943A1 true US20120199943A1 (en) | 2012-08-09 |
Family
ID=40381980
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/196,325 Expired - Fee Related US8179709B2 (en) | 2007-08-24 | 2008-08-22 | Semiconductor device including antifuse element |
US13/448,096 Abandoned US20120199943A1 (en) | 2007-08-24 | 2012-04-16 | Semiconductor device including antifuse element |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/196,325 Expired - Fee Related US8179709B2 (en) | 2007-08-24 | 2008-08-22 | Semiconductor device including antifuse element |
Country Status (2)
Country | Link |
---|---|
US (2) | US8179709B2 (en) |
JP (1) | JP2009054662A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140183689A1 (en) * | 2012-12-28 | 2014-07-03 | SK Hynix Inc. | Anti-fuse array of semiconductor device and method for forming the same |
CN114078814A (en) * | 2020-08-20 | 2022-02-22 | 南亚科技股份有限公司 | Memory cell and method for reading data from a memory cell |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8049299B2 (en) | 2009-02-25 | 2011-11-01 | Freescale Semiconductor, Inc. | Antifuses with curved breakdown regions |
JP4937316B2 (en) * | 2009-08-21 | 2012-05-23 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US8350264B2 (en) | 2010-07-14 | 2013-01-08 | International Businesss Machines Corporation | Secure anti-fuse with low voltage programming through localized diffusion heating |
US8891328B2 (en) | 2011-06-27 | 2014-11-18 | International Business Machines Corporation | Low voltage metal gate antifuse with depletion mode MOSFET |
JP2018006525A (en) | 2016-06-30 | 2018-01-11 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
WO2020116263A1 (en) * | 2018-12-04 | 2020-06-11 | 日立オートモティブシステムズ株式会社 | Semiconductor device and automotive electronic control device using same |
TWI767850B (en) * | 2021-10-05 | 2022-06-11 | 華邦電子股份有限公司 | Anti-fuse device and manufacturing method thereof |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5163180A (en) * | 1991-01-18 | 1992-11-10 | Actel Corporation | Low voltage programming antifuse and transistor breakdown method for making same |
US5612565A (en) * | 1993-12-08 | 1997-03-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having channel boundary with uneven shape |
US6630724B1 (en) * | 2000-08-31 | 2003-10-07 | Micron Technology, Inc. | Gate dielectric antifuse circuits and methods for operating same |
US20040155315A1 (en) * | 2002-08-29 | 2004-08-12 | Micron Technology, Inc. | Circuits and methods to protect a gate dielectric antifuse |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2542951B2 (en) * | 1990-06-22 | 1996-10-09 | 三洋電機株式会社 | Method for manufacturing semiconductor device |
US6960819B2 (en) * | 2000-12-20 | 2005-11-01 | Broadcom Corporation | System and method for one-time programmed memory through direct-tunneling oxide breakdown |
JP2003168734A (en) * | 2001-11-29 | 2003-06-13 | Mitsubishi Electric Corp | Semiconductor device, its control method, and its manufacturing method |
US6700176B2 (en) * | 2002-07-18 | 2004-03-02 | Broadcom Corporation | MOSFET anti-fuse structure and method for making same |
US20080029844A1 (en) * | 2006-08-03 | 2008-02-07 | Adkisson James W | Anti-fuse structure optionally integrated with guard ring structure |
JP5666078B2 (en) * | 2007-07-27 | 2015-02-12 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | Antifuse element and semiconductor device having the same |
-
2007
- 2007-08-24 JP JP2007217765A patent/JP2009054662A/en active Pending
-
2008
- 2008-08-22 US US12/196,325 patent/US8179709B2/en not_active Expired - Fee Related
-
2012
- 2012-04-16 US US13/448,096 patent/US20120199943A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5163180A (en) * | 1991-01-18 | 1992-11-10 | Actel Corporation | Low voltage programming antifuse and transistor breakdown method for making same |
US5612565A (en) * | 1993-12-08 | 1997-03-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having channel boundary with uneven shape |
US6630724B1 (en) * | 2000-08-31 | 2003-10-07 | Micron Technology, Inc. | Gate dielectric antifuse circuits and methods for operating same |
US20060097345A1 (en) * | 2000-08-31 | 2006-05-11 | Micron Technology, Inc. | Gate dielectric antifuse circuits and methods for operating same |
US20040155315A1 (en) * | 2002-08-29 | 2004-08-12 | Micron Technology, Inc. | Circuits and methods to protect a gate dielectric antifuse |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140183689A1 (en) * | 2012-12-28 | 2014-07-03 | SK Hynix Inc. | Anti-fuse array of semiconductor device and method for forming the same |
US9000560B2 (en) * | 2012-12-28 | 2015-04-07 | SK Hynix Inc. | Anti-fuse array of semiconductor device and method for forming the same |
US9257345B2 (en) * | 2012-12-28 | 2016-02-09 | SK Hynix Inc. | Anti-fuse array of semiconductor device and method for forming the same |
CN114078814A (en) * | 2020-08-20 | 2022-02-22 | 南亚科技股份有限公司 | Memory cell and method for reading data from a memory cell |
Also Published As
Publication number | Publication date |
---|---|
JP2009054662A (en) | 2009-03-12 |
US20090052221A1 (en) | 2009-02-26 |
US8179709B2 (en) | 2012-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20120199943A1 (en) | Semiconductor device including antifuse element | |
US7755163B2 (en) | Antifuse element and semiconductor device including same | |
KR101236582B1 (en) | One time programmable memory and method of operation | |
US10868021B2 (en) | Semiconductor memory devices | |
US6249472B1 (en) | Semiconductor memory device with antifuse | |
JP4981661B2 (en) | Split channel antifuse array structure | |
US7531886B2 (en) | MOSFET fuse programmed by electromigration | |
JP2009117461A (en) | Anti-fuse element and method for setting anti-fuse element | |
KR20010108118A (en) | Semiconductor integrated circuit and manufacture thereof | |
US10886283B2 (en) | Compact antifuse element and fabrication process | |
US6642569B2 (en) | Semiconductor memory with nonvolatile memory cell array and semiconductor device with nonvolatile memory cell array and logic device | |
KR100384259B1 (en) | Semiconductor device | |
US20050073024A1 (en) | Integrated semiconductor circuit with an electrically programmable switching element | |
KR102331812B1 (en) | Efuse | |
KR20150087540A (en) | Antifuse array architecture | |
KR100294019B1 (en) | Transistor for electrostatic protection of semiconductor chip | |
US11515312B2 (en) | Memory cell and method for reading out data therefrom | |
US7805687B2 (en) | One-time programmable (OTP) memory cell | |
JP2015039042A (en) | Semiconductor device | |
KR100667461B1 (en) | OTP ROM cell structure in which contacts are formed in each cell source region, and a method of programming and reading the ROM | |
KR101150495B1 (en) | Fuse of semiconductor device | |
KR100797737B1 (en) | Structure and Operation Method of Modified Mask Rom Cell in Otipi Rom | |
KR20230045924A (en) | Semiconductor integrated circuit device and method of providing bias power to the same | |
JPH08288468A (en) | Semiconductor memory device and its writing method | |
KR980006420A (en) | A structure of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELPIDA MEMORY INC., JAPAN Free format text: SECURITY AGREEMENT;ASSIGNOR:PS4 LUXCO S.A.R.L.;REEL/FRAME:032414/0261 Effective date: 20130726 |
|
AS | Assignment |
Owner name: PS4 LUXCO S.A.R.L., LUXEMBOURG Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ELPIDA MEMORY, INC.;REEL/FRAME:032900/0568 Effective date: 20130726 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |